eth.h 148 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704
  1. /* Define to prevent recursive inclusion -------------------------------------*/
  2. #ifndef __ETH_H
  3. #define __ETH_H
  4. #ifdef __cplusplus
  5. extern "C" {
  6. #endif
  7. /* Includes ------------------------------------------------------------------*/
  8. #include "amt630hv160.h"
  9. #define USE_HAL_ETH_REGISTER_CALLBACKS 1
  10. #define ETH_MAC_BASE REGS_ETH_BASE
  11. #define IS_ETH_PHY_ADDRESS(ADDRESS) ((ADDRESS) <= 0x20)
  12. #define IS_ETH_AUTONEGOTIATION(CMD) (((CMD) == ETH_AUTONEGOTIATION_ENABLE) || \
  13. ((CMD) == ETH_AUTONEGOTIATION_DISABLE))
  14. #define IS_ETH_SPEED(SPEED) (((SPEED) == ETH_SPEED_10M) || \
  15. ((SPEED) == ETH_SPEED_100M))
  16. #define IS_ETH_DUPLEX_MODE(MODE) (((MODE) == ETH_MODE_FULLDUPLEX) || \
  17. ((MODE) == ETH_MODE_HALFDUPLEX))
  18. #define IS_ETH_RX_MODE(MODE) (((MODE) == ETH_RXPOLLING_MODE) || \
  19. ((MODE) == ETH_RXINTERRUPT_MODE))
  20. #define IS_ETH_CHECKSUM_MODE(MODE) (((MODE) == ETH_CHECKSUM_BY_HARDWARE) || \
  21. ((MODE) == ETH_CHECKSUM_BY_SOFTWARE))
  22. #define IS_ETH_MEDIA_INTERFACE(MODE) (((MODE) == ETH_MEDIA_INTERFACE_MII) || \
  23. ((MODE) == ETH_MEDIA_INTERFACE_RMII))
  24. #define IS_ETH_WATCHDOG(CMD) (((CMD) == ETH_WATCHDOG_ENABLE) || \
  25. ((CMD) == ETH_WATCHDOG_DISABLE))
  26. #define IS_ETH_JABBER(CMD) (((CMD) == ETH_JABBER_ENABLE) || \
  27. ((CMD) == ETH_JABBER_DISABLE))
  28. #define IS_ETH_INTER_FRAME_GAP(GAP) (((GAP) == ETH_INTERFRAMEGAP_96BIT) || \
  29. ((GAP) == ETH_INTERFRAMEGAP_88BIT) || \
  30. ((GAP) == ETH_INTERFRAMEGAP_80BIT) || \
  31. ((GAP) == ETH_INTERFRAMEGAP_72BIT) || \
  32. ((GAP) == ETH_INTERFRAMEGAP_64BIT) || \
  33. ((GAP) == ETH_INTERFRAMEGAP_56BIT) || \
  34. ((GAP) == ETH_INTERFRAMEGAP_48BIT) || \
  35. ((GAP) == ETH_INTERFRAMEGAP_40BIT))
  36. #define IS_ETH_CARRIER_SENSE(CMD) (((CMD) == ETH_CARRIERSENCE_ENABLE) || \
  37. ((CMD) == ETH_CARRIERSENCE_DISABLE))
  38. #define IS_ETH_RECEIVE_OWN(CMD) (((CMD) == ETH_RECEIVEOWN_ENABLE) || \
  39. ((CMD) == ETH_RECEIVEOWN_DISABLE))
  40. #define IS_ETH_LOOPBACK_MODE(CMD) (((CMD) == ETH_LOOPBACKMODE_ENABLE) || \
  41. ((CMD) == ETH_LOOPBACKMODE_DISABLE))
  42. #define IS_ETH_CHECKSUM_OFFLOAD(CMD) (((CMD) == ETH_CHECKSUMOFFLAOD_ENABLE) || \
  43. ((CMD) == ETH_CHECKSUMOFFLAOD_DISABLE))
  44. #define IS_ETH_RETRY_TRANSMISSION(CMD) (((CMD) == ETH_RETRYTRANSMISSION_ENABLE) || \
  45. ((CMD) == ETH_RETRYTRANSMISSION_DISABLE))
  46. #define IS_ETH_AUTOMATIC_PADCRC_STRIP(CMD) (((CMD) == ETH_AUTOMATICPADCRCSTRIP_ENABLE) || \
  47. ((CMD) == ETH_AUTOMATICPADCRCSTRIP_DISABLE))
  48. #define IS_ETH_BACKOFF_LIMIT(LIMIT) (((LIMIT) == ETH_BACKOFFLIMIT_10) || \
  49. ((LIMIT) == ETH_BACKOFFLIMIT_8) || \
  50. ((LIMIT) == ETH_BACKOFFLIMIT_4) || \
  51. ((LIMIT) == ETH_BACKOFFLIMIT_1))
  52. #define IS_ETH_DEFERRAL_CHECK(CMD) (((CMD) == ETH_DEFFERRALCHECK_ENABLE) || \
  53. ((CMD) == ETH_DEFFERRALCHECK_DISABLE))
  54. #define IS_ETH_RECEIVE_ALL(CMD) (((CMD) == ETH_RECEIVEALL_ENABLE) || \
  55. ((CMD) == ETH_RECEIVEAll_DISABLE))
  56. #define IS_ETH_SOURCE_ADDR_FILTER(CMD) (((CMD) == ETH_SOURCEADDRFILTER_NORMAL_ENABLE) || \
  57. ((CMD) == ETH_SOURCEADDRFILTER_INVERSE_ENABLE) || \
  58. ((CMD) == ETH_SOURCEADDRFILTER_DISABLE))
  59. #define IS_ETH_CONTROL_FRAMES(PASS) (((PASS) == ETH_PASSCONTROLFRAMES_BLOCKALL) || \
  60. ((PASS) == ETH_PASSCONTROLFRAMES_FORWARDALL) || \
  61. ((PASS) == ETH_PASSCONTROLFRAMES_FORWARDPASSEDADDRFILTER))
  62. #define IS_ETH_BROADCAST_FRAMES_RECEPTION(CMD) (((CMD) == ETH_BROADCASTFRAMESRECEPTION_ENABLE) || \
  63. ((CMD) == ETH_BROADCASTFRAMESRECEPTION_DISABLE))
  64. #define IS_ETH_DESTINATION_ADDR_FILTER(FILTER) (((FILTER) == ETH_DESTINATIONADDRFILTER_NORMAL) || \
  65. ((FILTER) == ETH_DESTINATIONADDRFILTER_INVERSE))
  66. #define IS_ETH_PROMISCUOUS_MODE(CMD) (((CMD) == ETH_PROMISCUOUS_MODE_ENABLE) || \
  67. ((CMD) == ETH_PROMISCUOUS_MODE_DISABLE))
  68. #define IS_ETH_MULTICAST_FRAMES_FILTER(FILTER) (((FILTER) == ETH_MULTICASTFRAMESFILTER_PERFECTHASHTABLE) || \
  69. ((FILTER) == ETH_MULTICASTFRAMESFILTER_HASHTABLE) || \
  70. ((FILTER) == ETH_MULTICASTFRAMESFILTER_PERFECT) || \
  71. ((FILTER) == ETH_MULTICASTFRAMESFILTER_NONE))
  72. #define IS_ETH_UNICAST_FRAMES_FILTER(FILTER) (((FILTER) == ETH_UNICASTFRAMESFILTER_PERFECTHASHTABLE) || \
  73. ((FILTER) == ETH_UNICASTFRAMESFILTER_HASHTABLE) || \
  74. ((FILTER) == ETH_UNICASTFRAMESFILTER_PERFECT))
  75. #define IS_ETH_PAUSE_TIME(TIME) ((TIME) <= 0xFFFF)
  76. #define IS_ETH_ZEROQUANTA_PAUSE(CMD) (((CMD) == ETH_ZEROQUANTAPAUSE_ENABLE) || \
  77. ((CMD) == ETH_ZEROQUANTAPAUSE_DISABLE))
  78. #define IS_ETH_PAUSE_LOW_THRESHOLD(THRESHOLD) (((THRESHOLD) == ETH_PAUSELOWTHRESHOLD_MINUS4) || \
  79. ((THRESHOLD) == ETH_PAUSELOWTHRESHOLD_MINUS28) || \
  80. ((THRESHOLD) == ETH_PAUSELOWTHRESHOLD_MINUS144) || \
  81. ((THRESHOLD) == ETH_PAUSELOWTHRESHOLD_MINUS256))
  82. #define IS_ETH_UNICAST_PAUSE_FRAME_DETECT(CMD) (((CMD) == ETH_UNICASTPAUSEFRAMEDETECT_ENABLE) || \
  83. ((CMD) == ETH_UNICASTPAUSEFRAMEDETECT_DISABLE))
  84. #define IS_ETH_RECEIVE_FLOWCONTROL(CMD) (((CMD) == ETH_RECEIVEFLOWCONTROL_ENABLE) || \
  85. ((CMD) == ETH_RECEIVEFLOWCONTROL_DISABLE))
  86. #define IS_ETH_TRANSMIT_FLOWCONTROL(CMD) (((CMD) == ETH_TRANSMITFLOWCONTROL_ENABLE) || \
  87. ((CMD) == ETH_TRANSMITFLOWCONTROL_DISABLE))
  88. #define IS_ETH_VLAN_TAG_COMPARISON(COMPARISON) (((COMPARISON) == ETH_VLANTAGCOMPARISON_12BIT) || \
  89. ((COMPARISON) == ETH_VLANTAGCOMPARISON_16BIT))
  90. #define IS_ETH_VLAN_TAG_IDENTIFIER(IDENTIFIER) ((IDENTIFIER) <= 0xFFFF)
  91. #define IS_ETH_MAC_ADDRESS0123(ADDRESS) (((ADDRESS) == ETH_MAC_ADDRESS0) || \
  92. ((ADDRESS) == ETH_MAC_ADDRESS1) || \
  93. ((ADDRESS) == ETH_MAC_ADDRESS2) || \
  94. ((ADDRESS) == ETH_MAC_ADDRESS3))
  95. #define IS_ETH_MAC_ADDRESS123(ADDRESS) (((ADDRESS) == ETH_MAC_ADDRESS1) || \
  96. ((ADDRESS) == ETH_MAC_ADDRESS2) || \
  97. ((ADDRESS) == ETH_MAC_ADDRESS3))
  98. #define IS_ETH_MAC_ADDRESS_FILTER(FILTER) (((FILTER) == ETH_MAC_ADDRESSFILTER_SA) || \
  99. ((FILTER) == ETH_MAC_ADDRESSFILTER_DA))
  100. #define IS_ETH_MAC_ADDRESS_MASK(MASK) (((MASK) == ETH_MAC_ADDRESSMASK_BYTE6) || \
  101. ((MASK) == ETH_MAC_ADDRESSMASK_BYTE5) || \
  102. ((MASK) == ETH_MAC_ADDRESSMASK_BYTE4) || \
  103. ((MASK) == ETH_MAC_ADDRESSMASK_BYTE3) || \
  104. ((MASK) == ETH_MAC_ADDRESSMASK_BYTE2) || \
  105. ((MASK) == ETH_MAC_ADDRESSMASK_BYTE1))
  106. #define IS_ETH_DROP_TCPIP_CHECKSUM_FRAME(CMD) (((CMD) == ETH_DROPTCPIPCHECKSUMERRORFRAME_ENABLE) || \
  107. ((CMD) == ETH_DROPTCPIPCHECKSUMERRORFRAME_DISABLE))
  108. #define IS_ETH_RECEIVE_STORE_FORWARD(CMD) (((CMD) == ETH_RECEIVESTOREFORWARD_ENABLE) || \
  109. ((CMD) == ETH_RECEIVESTOREFORWARD_DISABLE))
  110. #define IS_ETH_FLUSH_RECEIVE_FRAME(CMD) (((CMD) == ETH_FLUSHRECEIVEDFRAME_ENABLE) || \
  111. ((CMD) == ETH_FLUSHRECEIVEDFRAME_DISABLE))
  112. #define IS_ETH_TRANSMIT_STORE_FORWARD(CMD) (((CMD) == ETH_TRANSMITSTOREFORWARD_ENABLE) || \
  113. ((CMD) == ETH_TRANSMITSTOREFORWARD_DISABLE))
  114. #define IS_ETH_TRANSMIT_THRESHOLD_CONTROL(THRESHOLD) (((THRESHOLD) == ETH_TRANSMITTHRESHOLDCONTROL_64BYTES) || \
  115. ((THRESHOLD) == ETH_TRANSMITTHRESHOLDCONTROL_128BYTES) || \
  116. ((THRESHOLD) == ETH_TRANSMITTHRESHOLDCONTROL_192BYTES) || \
  117. ((THRESHOLD) == ETH_TRANSMITTHRESHOLDCONTROL_256BYTES) || \
  118. ((THRESHOLD) == ETH_TRANSMITTHRESHOLDCONTROL_40BYTES) || \
  119. ((THRESHOLD) == ETH_TRANSMITTHRESHOLDCONTROL_32BYTES) || \
  120. ((THRESHOLD) == ETH_TRANSMITTHRESHOLDCONTROL_24BYTES) || \
  121. ((THRESHOLD) == ETH_TRANSMITTHRESHOLDCONTROL_16BYTES))
  122. #define IS_ETH_FORWARD_ERROR_FRAMES(CMD) (((CMD) == ETH_FORWARDERRORFRAMES_ENABLE) || \
  123. ((CMD) == ETH_FORWARDERRORFRAMES_DISABLE))
  124. #define IS_ETH_FORWARD_UNDERSIZED_GOOD_FRAMES(CMD) (((CMD) == ETH_FORWARDUNDERSIZEDGOODFRAMES_ENABLE) || \
  125. ((CMD) == ETH_FORWARDUNDERSIZEDGOODFRAMES_DISABLE))
  126. #define IS_ETH_RECEIVE_THRESHOLD_CONTROL(THRESHOLD) (((THRESHOLD) == ETH_RECEIVEDTHRESHOLDCONTROL_64BYTES) || \
  127. ((THRESHOLD) == ETH_RECEIVEDTHRESHOLDCONTROL_32BYTES) || \
  128. ((THRESHOLD) == ETH_RECEIVEDTHRESHOLDCONTROL_96BYTES) || \
  129. ((THRESHOLD) == ETH_RECEIVEDTHRESHOLDCONTROL_128BYTES))
  130. #define IS_ETH_SECOND_FRAME_OPERATE(CMD) (((CMD) == ETH_SECONDFRAMEOPERARTE_ENABLE) || \
  131. ((CMD) == ETH_SECONDFRAMEOPERARTE_DISABLE))
  132. #define IS_ETH_ADDRESS_ALIGNED_BEATS(CMD) (((CMD) == ETH_ADDRESSALIGNEDBEATS_ENABLE) || \
  133. ((CMD) == ETH_ADDRESSALIGNEDBEATS_DISABLE))
  134. #define IS_ETH_FIXED_BURST(CMD) (((CMD) == ETH_FIXEDBURST_ENABLE) || \
  135. ((CMD) == ETH_FIXEDBURST_DISABLE))
  136. #define IS_ETH_RXDMA_BURST_LENGTH(LENGTH) (((LENGTH) == ETH_RXDMABURSTLENGTH_1BEAT) || \
  137. ((LENGTH) == ETH_RXDMABURSTLENGTH_2BEAT) || \
  138. ((LENGTH) == ETH_RXDMABURSTLENGTH_4BEAT) || \
  139. ((LENGTH) == ETH_RXDMABURSTLENGTH_8BEAT) || \
  140. ((LENGTH) == ETH_RXDMABURSTLENGTH_16BEAT) || \
  141. ((LENGTH) == ETH_RXDMABURSTLENGTH_32BEAT) || \
  142. ((LENGTH) == ETH_RXDMABURSTLENGTH_4XPBL_4BEAT) || \
  143. ((LENGTH) == ETH_RXDMABURSTLENGTH_4XPBL_8BEAT) || \
  144. ((LENGTH) == ETH_RXDMABURSTLENGTH_4XPBL_16BEAT) || \
  145. ((LENGTH) == ETH_RXDMABURSTLENGTH_4XPBL_32BEAT) || \
  146. ((LENGTH) == ETH_RXDMABURSTLENGTH_4XPBL_64BEAT) || \
  147. ((LENGTH) == ETH_RXDMABURSTLENGTH_4XPBL_128BEAT))
  148. #define IS_ETH_TXDMA_BURST_LENGTH(LENGTH) (((LENGTH) == ETH_TXDMABURSTLENGTH_1BEAT) || \
  149. ((LENGTH) == ETH_TXDMABURSTLENGTH_2BEAT) || \
  150. ((LENGTH) == ETH_TXDMABURSTLENGTH_4BEAT) || \
  151. ((LENGTH) == ETH_TXDMABURSTLENGTH_8BEAT) || \
  152. ((LENGTH) == ETH_TXDMABURSTLENGTH_16BEAT) || \
  153. ((LENGTH) == ETH_TXDMABURSTLENGTH_32BEAT) || \
  154. ((LENGTH) == ETH_TXDMABURSTLENGTH_4XPBL_4BEAT) || \
  155. ((LENGTH) == ETH_TXDMABURSTLENGTH_4XPBL_8BEAT) || \
  156. ((LENGTH) == ETH_TXDMABURSTLENGTH_4XPBL_16BEAT) || \
  157. ((LENGTH) == ETH_TXDMABURSTLENGTH_4XPBL_32BEAT) || \
  158. ((LENGTH) == ETH_TXDMABURSTLENGTH_4XPBL_64BEAT) || \
  159. ((LENGTH) == ETH_TXDMABURSTLENGTH_4XPBL_128BEAT))
  160. #define IS_ETH_DMA_DESC_SKIP_LENGTH(LENGTH) ((LENGTH) <= 0x1F)
  161. #define IS_ETH_DMA_ARBITRATION_ROUNDROBIN_RXTX(RATIO) (((RATIO) == ETH_DMAARBITRATION_ROUNDROBIN_RXTX_1_1) || \
  162. ((RATIO) == ETH_DMAARBITRATION_ROUNDROBIN_RXTX_2_1) || \
  163. ((RATIO) == ETH_DMAARBITRATION_ROUNDROBIN_RXTX_3_1) || \
  164. ((RATIO) == ETH_DMAARBITRATION_ROUNDROBIN_RXTX_4_1) || \
  165. ((RATIO) == ETH_DMAARBITRATION_RXPRIORTX))
  166. #define IS_ETH_DMATXDESC_GET_FLAG(FLAG) (((FLAG) == ETH_DMATXDESC_OWN) || \
  167. ((FLAG) == ETH_DMATXDESC_IC) || \
  168. ((FLAG) == ETH_DMATXDESC_LS) || \
  169. ((FLAG) == ETH_DMATXDESC_FS) || \
  170. ((FLAG) == ETH_DMATXDESC_DC) || \
  171. ((FLAG) == ETH_DMATXDESC_DP) || \
  172. ((FLAG) == ETH_DMATXDESC_TTSE) || \
  173. ((FLAG) == ETH_DMATXDESC_TER) || \
  174. ((FLAG) == ETH_DMATXDESC_TCH) || \
  175. ((FLAG) == ETH_DMATXDESC_TTSS) || \
  176. ((FLAG) == ETH_DMATXDESC_IHE) || \
  177. ((FLAG) == ETH_DMATXDESC_ES) || \
  178. ((FLAG) == ETH_DMATXDESC_JT) || \
  179. ((FLAG) == ETH_DMATXDESC_FF) || \
  180. ((FLAG) == ETH_DMATXDESC_PCE) || \
  181. ((FLAG) == ETH_DMATXDESC_LCA) || \
  182. ((FLAG) == ETH_DMATXDESC_NC) || \
  183. ((FLAG) == ETH_DMATXDESC_LCO) || \
  184. ((FLAG) == ETH_DMATXDESC_EC) || \
  185. ((FLAG) == ETH_DMATXDESC_VF) || \
  186. ((FLAG) == ETH_DMATXDESC_CC) || \
  187. ((FLAG) == ETH_DMATXDESC_ED) || \
  188. ((FLAG) == ETH_DMATXDESC_UF) || \
  189. ((FLAG) == ETH_DMATXDESC_DB))
  190. #define IS_ETH_DMA_TXDESC_SEGMENT(SEGMENT) (((SEGMENT) == ETH_DMATXDESC_LASTSEGMENTS) || \
  191. ((SEGMENT) == ETH_DMATXDESC_FIRSTSEGMENT))
  192. #define IS_ETH_DMA_TXDESC_CHECKSUM(CHECKSUM) (((CHECKSUM) == ETH_DMATXDESC_CHECKSUMBYPASS) || \
  193. ((CHECKSUM) == ETH_DMATXDESC_CHECKSUMIPV4HEADER) || \
  194. ((CHECKSUM) == ETH_DMATXDESC_CHECKSUMTCPUDPICMPSEGMENT) || \
  195. ((CHECKSUM) == ETH_DMATXDESC_CHECKSUMTCPUDPICMPFULL))
  196. #define IS_ETH_DMATXDESC_BUFFER_SIZE(SIZE) ((SIZE) <= 0x1FFF)
  197. #define IS_ETH_DMARXDESC_GET_FLAG(FLAG) (((FLAG) == ETH_DMARXDESC_OWN) || \
  198. ((FLAG) == ETH_DMARXDESC_AFM) || \
  199. ((FLAG) == ETH_DMARXDESC_ES) || \
  200. ((FLAG) == ETH_DMARXDESC_DE) || \
  201. ((FLAG) == ETH_DMARXDESC_SAF) || \
  202. ((FLAG) == ETH_DMARXDESC_LE) || \
  203. ((FLAG) == ETH_DMARXDESC_OE) || \
  204. ((FLAG) == ETH_DMARXDESC_VLAN) || \
  205. ((FLAG) == ETH_DMARXDESC_FS) || \
  206. ((FLAG) == ETH_DMARXDESC_LS) || \
  207. ((FLAG) == ETH_DMARXDESC_IPV4HCE) || \
  208. ((FLAG) == ETH_DMARXDESC_LC) || \
  209. ((FLAG) == ETH_DMARXDESC_FT) || \
  210. ((FLAG) == ETH_DMARXDESC_RWT) || \
  211. ((FLAG) == ETH_DMARXDESC_RE) || \
  212. ((FLAG) == ETH_DMARXDESC_DBE) || \
  213. ((FLAG) == ETH_DMARXDESC_CE) || \
  214. ((FLAG) == ETH_DMARXDESC_MAMPCE))
  215. #define IS_ETH_DMA_RXDESC_BUFFER(BUFFER) (((BUFFER) == ETH_DMARXDESC_BUFFER1) || \
  216. ((BUFFER) == ETH_DMARXDESC_BUFFER2))
  217. #define IS_ETH_PMT_GET_FLAG(FLAG) (((FLAG) == ETH_PMT_FLAG_WUFR) || \
  218. ((FLAG) == ETH_PMT_FLAG_MPR))
  219. #define IS_ETH_DMA_FLAG(FLAG) ((((FLAG) & (uint32_t)0xC7FE1800) == 0x00) && ((FLAG) != 0x00))
  220. #define IS_ETH_DMA_GET_FLAG(FLAG) (((FLAG) == ETH_DMA_FLAG_TST) || ((FLAG) == ETH_DMA_FLAG_PMT) || \
  221. ((FLAG) == ETH_DMA_FLAG_MMC) || ((FLAG) == ETH_DMA_FLAG_DATATRANSFERERROR) || \
  222. ((FLAG) == ETH_DMA_FLAG_READWRITEERROR) || ((FLAG) == ETH_DMA_FLAG_ACCESSERROR) || \
  223. ((FLAG) == ETH_DMA_FLAG_NIS) || ((FLAG) == ETH_DMA_FLAG_AIS) || \
  224. ((FLAG) == ETH_DMA_FLAG_ER) || ((FLAG) == ETH_DMA_FLAG_FBE) || \
  225. ((FLAG) == ETH_DMA_FLAG_ET) || ((FLAG) == ETH_DMA_FLAG_RWT) || \
  226. ((FLAG) == ETH_DMA_FLAG_RPS) || ((FLAG) == ETH_DMA_FLAG_RBU) || \
  227. ((FLAG) == ETH_DMA_FLAG_R) || ((FLAG) == ETH_DMA_FLAG_TU) || \
  228. ((FLAG) == ETH_DMA_FLAG_RO) || ((FLAG) == ETH_DMA_FLAG_TJT) || \
  229. ((FLAG) == ETH_DMA_FLAG_TBU) || ((FLAG) == ETH_DMA_FLAG_TPS) || \
  230. ((FLAG) == ETH_DMA_FLAG_T))
  231. #define IS_ETH_MAC_IT(IT) ((((IT) & (uint32_t)0xFFFFFDF1) == 0x00) && ((IT) != 0x00))
  232. #define IS_ETH_MAC_GET_IT(IT) (((IT) == ETH_MAC_IT_TST) || ((IT) == ETH_MAC_IT_MMCT) || \
  233. ((IT) == ETH_MAC_IT_MMCR) || ((IT) == ETH_MAC_IT_MMC) || \
  234. ((IT) == ETH_MAC_IT_PMT))
  235. #define IS_ETH_MAC_GET_FLAG(FLAG) (((FLAG) == ETH_MAC_FLAG_TST) || ((FLAG) == ETH_MAC_FLAG_MMCT) || \
  236. ((FLAG) == ETH_MAC_FLAG_MMCR) || ((FLAG) == ETH_MAC_FLAG_MMC) || \
  237. ((FLAG) == ETH_MAC_FLAG_PMT))
  238. #define IS_ETH_DMA_IT(IT) ((((IT) & (uint32_t)0xC7FE1800) == 0x00) && ((IT) != 0x00))
  239. #define IS_ETH_DMA_GET_IT(IT) (((IT) == ETH_DMA_IT_TST) || ((IT) == ETH_DMA_IT_PMT) || \
  240. ((IT) == ETH_DMA_IT_MMC) || ((IT) == ETH_DMA_IT_NIS) || \
  241. ((IT) == ETH_DMA_IT_AIS) || ((IT) == ETH_DMA_IT_ER) || \
  242. ((IT) == ETH_DMA_IT_FBE) || ((IT) == ETH_DMA_IT_ET) || \
  243. ((IT) == ETH_DMA_IT_RWT) || ((IT) == ETH_DMA_IT_RPS) || \
  244. ((IT) == ETH_DMA_IT_RBU) || ((IT) == ETH_DMA_IT_R) || \
  245. ((IT) == ETH_DMA_IT_TU) || ((IT) == ETH_DMA_IT_RO) || \
  246. ((IT) == ETH_DMA_IT_TJT) || ((IT) == ETH_DMA_IT_TBU) || \
  247. ((IT) == ETH_DMA_IT_TPS) || ((IT) == ETH_DMA_IT_T))
  248. #define IS_ETH_DMA_GET_OVERFLOW(OVERFLOW) (((OVERFLOW) == ETH_DMA_OVERFLOW_RXFIFOCOUNTER) || \
  249. ((OVERFLOW) == ETH_DMA_OVERFLOW_MISSEDFRAMECOUNTER))
  250. #define IS_ETH_MMC_IT(IT) (((((IT) & (uint32_t)0xFFDF3FFF) == 0x00) || (((IT) & (uint32_t)0xEFFDFF9F) == 0x00)) && \
  251. ((IT) != 0x00))
  252. #define IS_ETH_MMC_GET_IT(IT) (((IT) == ETH_MMC_IT_TGF) || ((IT) == ETH_MMC_IT_TGFMSC) || \
  253. ((IT) == ETH_MMC_IT_TGFSC) || ((IT) == ETH_MMC_IT_RGUF) || \
  254. ((IT) == ETH_MMC_IT_RFAE) || ((IT) == ETH_MMC_IT_RFCE))
  255. #define IS_ETH_ENHANCED_DESCRIPTOR_FORMAT(CMD) (((CMD) == ETH_DMAENHANCEDDESCRIPTOR_ENABLE) || \
  256. ((CMD) == ETH_DMAENHANCEDDESCRIPTOR_DISABLE))
  257. /******************************************************************************/
  258. /* */
  259. /* Ethernet MAC Registers bits definitions */
  260. /* */
  261. /******************************************************************************/
  262. /* Bit definition for Ethernet MAC Control Register register */
  263. #define ETH_MACCR_WD ((uint32_t)0x00800000) /* Watchdog disable */
  264. #define ETH_MACCR_JD ((uint32_t)0x00400000) /* Jabber disable */
  265. #define ETH_MACCR_IFG ((uint32_t)0x000E0000) /* Inter-frame gap */
  266. #define ETH_MACCR_IFG_96Bit ((uint32_t)0x00000000) /* Minimum IFG between frames during transmission is 96Bit */
  267. #define ETH_MACCR_IFG_88Bit ((uint32_t)0x00020000) /* Minimum IFG between frames during transmission is 88Bit */
  268. #define ETH_MACCR_IFG_80Bit ((uint32_t)0x00040000) /* Minimum IFG between frames during transmission is 80Bit */
  269. #define ETH_MACCR_IFG_72Bit ((uint32_t)0x00060000) /* Minimum IFG between frames during transmission is 72Bit */
  270. #define ETH_MACCR_IFG_64Bit ((uint32_t)0x00080000) /* Minimum IFG between frames during transmission is 64Bit */
  271. #define ETH_MACCR_IFG_56Bit ((uint32_t)0x000A0000) /* Minimum IFG between frames during transmission is 56Bit */
  272. #define ETH_MACCR_IFG_48Bit ((uint32_t)0x000C0000) /* Minimum IFG between frames during transmission is 48Bit */
  273. #define ETH_MACCR_IFG_40Bit ((uint32_t)0x000E0000) /* Minimum IFG between frames during transmission is 40Bit */
  274. #define ETH_MACCR_CSD ((uint32_t)0x00010000) /* Carrier sense disable (during transmission) */
  275. #define ETH_MACCR_FES ((uint32_t)0x00004000) /* Fast ethernet speed */
  276. #define ETH_MACCR_ROD ((uint32_t)0x00002000) /* Receive own disable */
  277. #define ETH_MACCR_LM ((uint32_t)0x00001000) /* loopback mode */
  278. #define ETH_MACCR_DM ((uint32_t)0x00000800) /* Duplex mode */
  279. #define ETH_MACCR_IPCO ((uint32_t)0x00000400) /* IP Checksum offload */
  280. #define ETH_MACCR_RD ((uint32_t)0x00000200) /* Retry disable */
  281. #define ETH_MACCR_APCS ((uint32_t)0x00000080) /* Automatic Pad/CRC stripping */
  282. #define ETH_MACCR_BL ((uint32_t)0x00000060) /* Back-off limit: random integer number (r) of slot time delays before rescheduling
  283. a transmission attempt during retries after a collision: 0 =< r <2^k */
  284. #define ETH_MACCR_BL_10 ((uint32_t)0x00000000) /* k = min (n, 10) */
  285. #define ETH_MACCR_BL_8 ((uint32_t)0x00000020) /* k = min (n, 8) */
  286. #define ETH_MACCR_BL_4 ((uint32_t)0x00000040) /* k = min (n, 4) */
  287. #define ETH_MACCR_BL_1 ((uint32_t)0x00000060) /* k = min (n, 1) */
  288. #define ETH_MACCR_DC ((uint32_t)0x00000010) /* Defferal check */
  289. #define ETH_MACCR_TE ((uint32_t)0x00000008) /* Transmitter enable */
  290. #define ETH_MACCR_RE ((uint32_t)0x00000004) /* Receiver enable */
  291. /* Bit definition for Ethernet MAC Frame Filter Register */
  292. #define ETH_MACFFR_RA ((uint32_t)0x80000000) /* Receive all */
  293. #define ETH_MACFFR_HPF ((uint32_t)0x00000400) /* Hash or perfect filter */
  294. #define ETH_MACFFR_SAF ((uint32_t)0x00000200) /* Source address filter enable */
  295. #define ETH_MACFFR_SAIF ((uint32_t)0x00000100) /* SA inverse filtering */
  296. #define ETH_MACFFR_PCF ((uint32_t)0x000000C0) /* Pass control frames: 3 cases */
  297. #define ETH_MACFFR_PCF_BlockAll ((uint32_t)0x00000040) /* MAC filters all control frames from reaching the application */
  298. #define ETH_MACFFR_PCF_ForwardAll ((uint32_t)0x00000080) /* MAC forwards all control frames to application even if they fail the Address Filter */
  299. #define ETH_MACFFR_PCF_ForwardPassedAddrFilter ((uint32_t)0x000000C0) /* MAC forwards control frames that pass the Address Filter. */
  300. #define ETH_MACFFR_BFD ((uint32_t)0x00000020) /* Broadcast frame disable */
  301. #define ETH_MACFFR_PAM ((uint32_t)0x00000010) /* Pass all mutlicast */
  302. #define ETH_MACFFR_DAIF ((uint32_t)0x00000008) /* DA Inverse filtering */
  303. #define ETH_MACFFR_HM ((uint32_t)0x00000004) /* Hash multicast */
  304. #define ETH_MACFFR_HU ((uint32_t)0x00000002) /* Hash unicast */
  305. #define ETH_MACFFR_PM ((uint32_t)0x00000001) /* Promiscuous mode */
  306. /* Bit definition for Ethernet MAC Hash Table High Register */
  307. #define ETH_MACHTHR_HTH ((uint32_t)0xFFFFFFFF) /* Hash table high */
  308. /* Bit definition for Ethernet MAC Hash Table Low Register */
  309. #define ETH_MACHTLR_HTL ((uint32_t)0xFFFFFFFF) /* Hash table low */
  310. /* Bit definition for Ethernet MAC MII Address Register */
  311. #define ETH_MACMIIAR_PA ((uint32_t)0x0000F800) /* Physical layer address */
  312. #define ETH_MACMIIAR_MR ((uint32_t)0x000007C0) /* MII register in the selected PHY */
  313. #define ETH_MACMIIAR_CR ((uint32_t)0x0000001C) /* CR clock range: 6 cases */
  314. #define ETH_MACMIIAR_CR_Div42 ((uint32_t)0x00000000) /* HCLK:60-100 MHz; MDC clock= HCLK/42 */
  315. #define ETH_MACMIIAR_CR_Div62 ((uint32_t)0x00000004) /* HCLK:100-150 MHz; MDC clock= HCLK/62 */
  316. #define ETH_MACMIIAR_CR_Div16 ((uint32_t)0x00000008) /* HCLK:20-35 MHz; MDC clock= HCLK/16 */
  317. #define ETH_MACMIIAR_CR_Div26 ((uint32_t)0x0000000C) /* HCLK:35-60 MHz; MDC clock= HCLK/26 */
  318. #define ETH_MACMIIAR_CR_Div102 ((uint32_t)0x00000010) /* HCLK:150-168 MHz; MDC clock= HCLK/102 */
  319. #define ETH_MACMIIAR_MW ((uint32_t)0x00000002) /* MII write */
  320. #define ETH_MACMIIAR_MB ((uint32_t)0x00000001) /* MII busy */
  321. /* Bit definition for Ethernet MAC MII Data Register */
  322. #define ETH_MACMIIDR_MD ((uint32_t)0x0000FFFF) /* MII data: read/write data from/to PHY */
  323. /* Bit definition for Ethernet MAC Flow Control Register */
  324. #define ETH_MACFCR_PT ((uint32_t)0xFFFF0000) /* Pause time */
  325. #define ETH_MACFCR_ZQPD ((uint32_t)0x00000080) /* Zero-quanta pause disable */
  326. #define ETH_MACFCR_PLT ((uint32_t)0x00000030) /* Pause low threshold: 4 cases */
  327. #define ETH_MACFCR_PLT_Minus4 ((uint32_t)0x00000000) /* Pause time minus 4 slot times */
  328. #define ETH_MACFCR_PLT_Minus28 ((uint32_t)0x00000010) /* Pause time minus 28 slot times */
  329. #define ETH_MACFCR_PLT_Minus144 ((uint32_t)0x00000020) /* Pause time minus 144 slot times */
  330. #define ETH_MACFCR_PLT_Minus256 ((uint32_t)0x00000030) /* Pause time minus 256 slot times */
  331. #define ETH_MACFCR_UPFD ((uint32_t)0x00000008) /* Unicast pause frame detect */
  332. #define ETH_MACFCR_RFCE ((uint32_t)0x00000004) /* Receive flow control enable */
  333. #define ETH_MACFCR_TFCE ((uint32_t)0x00000002) /* Transmit flow control enable */
  334. #define ETH_MACFCR_FCBBPA ((uint32_t)0x00000001) /* Flow control busy/backpressure activate */
  335. /* Bit definition for Ethernet MAC VLAN Tag Register */
  336. #define ETH_MACVLANTR_VLANTC ((uint32_t)0x00010000) /* 12-bit VLAN tag comparison */
  337. #define ETH_MACVLANTR_VLANTI ((uint32_t)0x0000FFFF) /* VLAN tag identifier (for receive frames) */
  338. /* Bit definition for Ethernet MAC Remote Wake-UpFrame Filter Register */
  339. #define ETH_MACRWUFFR_D ((uint32_t)0xFFFFFFFF) /* Wake-up frame filter register data */
  340. /* Eight sequential Writes to this address (offset 0x28) will write all Wake-UpFrame Filter Registers.
  341. Eight sequential Reads from this address (offset 0x28) will read all Wake-UpFrame Filter Registers. */
  342. /* Wake-UpFrame Filter Reg0 : Filter 0 Byte Mask
  343. Wake-UpFrame Filter Reg1 : Filter 1 Byte Mask
  344. Wake-UpFrame Filter Reg2 : Filter 2 Byte Mask
  345. Wake-UpFrame Filter Reg3 : Filter 3 Byte Mask
  346. Wake-UpFrame Filter Reg4 : RSVD - Filter3 Command - RSVD - Filter2 Command -
  347. RSVD - Filter1 Command - RSVD - Filter0 Command
  348. Wake-UpFrame Filter Re5 : Filter3 Offset - Filter2 Offset - Filter1 Offset - Filter0 Offset
  349. Wake-UpFrame Filter Re6 : Filter1 CRC16 - Filter0 CRC16
  350. Wake-UpFrame Filter Re7 : Filter3 CRC16 - Filter2 CRC16 */
  351. /* Bit definition for Ethernet MAC PMT Control and Status Register */
  352. #define ETH_MACPMTCSR_WFFRPR ((uint32_t)0x80000000) /* Wake-Up Frame Filter Register Pointer Reset */
  353. #define ETH_MACPMTCSR_GU ((uint32_t)0x00000200) /* Global Unicast */
  354. #define ETH_MACPMTCSR_WFR ((uint32_t)0x00000040) /* Wake-Up Frame Received */
  355. #define ETH_MACPMTCSR_MPR ((uint32_t)0x00000020) /* Magic Packet Received */
  356. #define ETH_MACPMTCSR_WFE ((uint32_t)0x00000004) /* Wake-Up Frame Enable */
  357. #define ETH_MACPMTCSR_MPE ((uint32_t)0x00000002) /* Magic Packet Enable */
  358. #define ETH_MACPMTCSR_PD ((uint32_t)0x00000001) /* Power Down */
  359. /* Bit definition for Ethernet MAC Status Register */
  360. #define ETH_MACSR_TSTS ((uint32_t)0x00000200) /* Time stamp trigger status */
  361. #define ETH_MACSR_MMCTS ((uint32_t)0x00000040) /* MMC transmit status */
  362. #define ETH_MACSR_MMMCRS ((uint32_t)0x00000020) /* MMC receive status */
  363. #define ETH_MACSR_MMCS ((uint32_t)0x00000010) /* MMC status */
  364. #define ETH_MACSR_PMTS ((uint32_t)0x00000008) /* PMT status */
  365. /* Bit definition for Ethernet MAC Interrupt Mask Register */
  366. #define ETH_MACIMR_TSTIM ((uint32_t)0x00000200) /* Time stamp trigger interrupt mask */
  367. #define ETH_MACIMR_PMTIM ((uint32_t)0x00000008) /* PMT interrupt mask */
  368. /* Bit definition for Ethernet MAC Address0 High Register */
  369. #define ETH_MACA0HR_MACA0H ((uint32_t)0x0000FFFF) /* MAC address0 high */
  370. /* Bit definition for Ethernet MAC Address0 Low Register */
  371. #define ETH_MACA0LR_MACA0L ((uint32_t)0xFFFFFFFF) /* MAC address0 low */
  372. /* Bit definition for Ethernet MAC Address1 High Register */
  373. #define ETH_MACA1HR_AE ((uint32_t)0x80000000) /* Address enable */
  374. #define ETH_MACA1HR_SA ((uint32_t)0x40000000) /* Source address */
  375. #define ETH_MACA1HR_MBC ((uint32_t)0x3F000000) /* Mask byte control: bits to mask for comparison of the MAC Address bytes */
  376. #define ETH_MACA1HR_MBC_HBits15_8 ((uint32_t)0x20000000) /* Mask MAC Address high reg bits [15:8] */
  377. #define ETH_MACA1HR_MBC_HBits7_0 ((uint32_t)0x10000000) /* Mask MAC Address high reg bits [7:0] */
  378. #define ETH_MACA1HR_MBC_LBits31_24 ((uint32_t)0x08000000) /* Mask MAC Address low reg bits [31:24] */
  379. #define ETH_MACA1HR_MBC_LBits23_16 ((uint32_t)0x04000000) /* Mask MAC Address low reg bits [23:16] */
  380. #define ETH_MACA1HR_MBC_LBits15_8 ((uint32_t)0x02000000) /* Mask MAC Address low reg bits [15:8] */
  381. #define ETH_MACA1HR_MBC_LBits7_0 ((uint32_t)0x01000000) /* Mask MAC Address low reg bits [7:0] */
  382. #define ETH_MACA1HR_MACA1H ((uint32_t)0x0000FFFF) /* MAC address1 high */
  383. /* Bit definition for Ethernet MAC Address1 Low Register */
  384. #define ETH_MACA1LR_MACA1L ((uint32_t)0xFFFFFFFF) /* MAC address1 low */
  385. /* Bit definition for Ethernet MAC Address2 High Register */
  386. #define ETH_MACA2HR_AE ((uint32_t)0x80000000) /* Address enable */
  387. #define ETH_MACA2HR_SA ((uint32_t)0x40000000) /* Source address */
  388. #define ETH_MACA2HR_MBC ((uint32_t)0x3F000000) /* Mask byte control */
  389. #define ETH_MACA2HR_MBC_HBits15_8 ((uint32_t)0x20000000) /* Mask MAC Address high reg bits [15:8] */
  390. #define ETH_MACA2HR_MBC_HBits7_0 ((uint32_t)0x10000000) /* Mask MAC Address high reg bits [7:0] */
  391. #define ETH_MACA2HR_MBC_LBits31_24 ((uint32_t)0x08000000) /* Mask MAC Address low reg bits [31:24] */
  392. #define ETH_MACA2HR_MBC_LBits23_16 ((uint32_t)0x04000000) /* Mask MAC Address low reg bits [23:16] */
  393. #define ETH_MACA2HR_MBC_LBits15_8 ((uint32_t)0x02000000) /* Mask MAC Address low reg bits [15:8] */
  394. #define ETH_MACA2HR_MBC_LBits7_0 ((uint32_t)0x01000000) /* Mask MAC Address low reg bits [70] */
  395. #define ETH_MACA2HR_MACA2H ((uint32_t)0x0000FFFF) /* MAC address1 high */
  396. /* Bit definition for Ethernet MAC Address2 Low Register */
  397. #define ETH_MACA2LR_MACA2L ((uint32_t)0xFFFFFFFF) /* MAC address2 low */
  398. /* Bit definition for Ethernet MAC Address3 High Register */
  399. #define ETH_MACA3HR_AE ((uint32_t)0x80000000) /* Address enable */
  400. #define ETH_MACA3HR_SA ((uint32_t)0x40000000) /* Source address */
  401. #define ETH_MACA3HR_MBC ((uint32_t)0x3F000000) /* Mask byte control */
  402. #define ETH_MACA3HR_MBC_HBits15_8 ((uint32_t)0x20000000) /* Mask MAC Address high reg bits [15:8] */
  403. #define ETH_MACA3HR_MBC_HBits7_0 ((uint32_t)0x10000000) /* Mask MAC Address high reg bits [7:0] */
  404. #define ETH_MACA3HR_MBC_LBits31_24 ((uint32_t)0x08000000) /* Mask MAC Address low reg bits [31:24] */
  405. #define ETH_MACA3HR_MBC_LBits23_16 ((uint32_t)0x04000000) /* Mask MAC Address low reg bits [23:16] */
  406. #define ETH_MACA3HR_MBC_LBits15_8 ((uint32_t)0x02000000) /* Mask MAC Address low reg bits [15:8] */
  407. #define ETH_MACA3HR_MBC_LBits7_0 ((uint32_t)0x01000000) /* Mask MAC Address low reg bits [70] */
  408. #define ETH_MACA3HR_MACA3H ((uint32_t)0x0000FFFF) /* MAC address3 high */
  409. /* Bit definition for Ethernet MAC Address3 Low Register */
  410. #define ETH_MACA3LR_MACA3L ((uint32_t)0xFFFFFFFF) /* MAC address3 low */
  411. /******************************************************************************/
  412. /* Ethernet MMC Registers bits definition */
  413. /******************************************************************************/
  414. /* Bit definition for Ethernet MMC Contol Register */
  415. #define ETH_MMCCR_MCFHP ((uint32_t)0x00000020) /* MMC counter Full-Half preset */
  416. #define ETH_MMCCR_MCP ((uint32_t)0x00000010) /* MMC counter preset */
  417. #define ETH_MMCCR_MCF ((uint32_t)0x00000008) /* MMC Counter Freeze */
  418. #define ETH_MMCCR_ROR ((uint32_t)0x00000004) /* Reset on Read */
  419. #define ETH_MMCCR_CSR ((uint32_t)0x00000002) /* Counter Stop Rollover */
  420. #define ETH_MMCCR_CR ((uint32_t)0x00000001) /* Counters Reset */
  421. /* Bit definition for Ethernet MMC Receive Interrupt Register */
  422. #define ETH_MMCRIR_RGUFS ((uint32_t)0x00020000) /* Set when Rx good unicast frames counter reaches half the maximum value */
  423. #define ETH_MMCRIR_RFAES ((uint32_t)0x00000040) /* Set when Rx alignment error counter reaches half the maximum value */
  424. #define ETH_MMCRIR_RFCES ((uint32_t)0x00000020) /* Set when Rx crc error counter reaches half the maximum value */
  425. /* Bit definition for Ethernet MMC Transmit Interrupt Register */
  426. #define ETH_MMCTIR_TGFS ((uint32_t)0x00200000) /* Set when Tx good frame count counter reaches half the maximum value */
  427. #define ETH_MMCTIR_TGFMSCS ((uint32_t)0x00008000) /* Set when Tx good multi col counter reaches half the maximum value */
  428. #define ETH_MMCTIR_TGFSCS ((uint32_t)0x00004000) /* Set when Tx good single col counter reaches half the maximum value */
  429. /* Bit definition for Ethernet MMC Receive Interrupt Mask Register */
  430. #define ETH_MMCRIMR_RGUFM ((uint32_t)0x00020000) /* Mask the interrupt when Rx good unicast frames counter reaches half the maximum value */
  431. #define ETH_MMCRIMR_RFAEM ((uint32_t)0x00000040) /* Mask the interrupt when when Rx alignment error counter reaches half the maximum value */
  432. #define ETH_MMCRIMR_RFCEM ((uint32_t)0x00000020) /* Mask the interrupt when Rx crc error counter reaches half the maximum value */
  433. /* Bit definition for Ethernet MMC Transmit Interrupt Mask Register */
  434. #define ETH_MMCTIMR_TGFM ((uint32_t)0x00200000) /* Mask the interrupt when Tx good frame count counter reaches half the maximum value */
  435. #define ETH_MMCTIMR_TGFMSCM ((uint32_t)0x00008000) /* Mask the interrupt when Tx good multi col counter reaches half the maximum value */
  436. #define ETH_MMCTIMR_TGFSCM ((uint32_t)0x00004000) /* Mask the interrupt when Tx good single col counter reaches half the maximum value */
  437. /* Bit definition for Ethernet MMC Transmitted Good Frames after Single Collision Counter Register */
  438. #define ETH_MMCTGFSCCR_TGFSCC ((uint32_t)0xFFFFFFFF) /* Number of successfully transmitted frames after a single collision in Half-duplex mode. */
  439. /* Bit definition for Ethernet MMC Transmitted Good Frames after More than a Single Collision Counter Register */
  440. #define ETH_MMCTGFMSCCR_TGFMSCC ((uint32_t)0xFFFFFFFF) /* Number of successfully transmitted frames after more than a single collision in Half-duplex mode. */
  441. /* Bit definition for Ethernet MMC Transmitted Good Frames Counter Register */
  442. #define ETH_MMCTGFCR_TGFC ((uint32_t)0xFFFFFFFF) /* Number of good frames transmitted. */
  443. /* Bit definition for Ethernet MMC Received Frames with CRC Error Counter Register */
  444. #define ETH_MMCRFCECR_RFCEC ((uint32_t)0xFFFFFFFF) /* Number of frames received with CRC error. */
  445. /* Bit definition for Ethernet MMC Received Frames with Alignement Error Counter Register */
  446. #define ETH_MMCRFAECR_RFAEC ((uint32_t)0xFFFFFFFF) /* Number of frames received with alignment (dribble) error */
  447. /* Bit definition for Ethernet MMC Received Good Unicast Frames Counter Register */
  448. #define ETH_MMCRGUFCR_RGUFC ((uint32_t)0xFFFFFFFF) /* Number of good unicast frames received. */
  449. /******************************************************************************/
  450. /* Ethernet PTP Registers bits definition */
  451. /******************************************************************************/
  452. /* Bit definition for Ethernet PTP Time Stamp Contol Register */
  453. #define ETH_PTPTSCR_TSCNT ((uint32_t)0x00030000) /* Time stamp clock node type */
  454. #define ETH_PTPTSSR_TSSMRME ((uint32_t)0x00008000) /* Time stamp snapshot for message relevant to master enable */
  455. #define ETH_PTPTSSR_TSSEME ((uint32_t)0x00004000) /* Time stamp snapshot for event message enable */
  456. #define ETH_PTPTSSR_TSSIPV4FE ((uint32_t)0x00002000) /* Time stamp snapshot for IPv4 frames enable */
  457. #define ETH_PTPTSSR_TSSIPV6FE ((uint32_t)0x00001000) /* Time stamp snapshot for IPv6 frames enable */
  458. #define ETH_PTPTSSR_TSSPTPOEFE ((uint32_t)0x00000800) /* Time stamp snapshot for PTP over ethernet frames enable */
  459. #define ETH_PTPTSSR_TSPTPPSV2E ((uint32_t)0x00000400) /* Time stamp PTP packet snooping for version2 format enable */
  460. #define ETH_PTPTSSR_TSSSR ((uint32_t)0x00000200) /* Time stamp Sub-seconds rollover */
  461. #define ETH_PTPTSSR_TSSARFE ((uint32_t)0x00000100) /* Time stamp snapshot for all received frames enable */
  462. #define ETH_PTPTSCR_TSARU ((uint32_t)0x00000020) /* Addend register update */
  463. #define ETH_PTPTSCR_TSITE ((uint32_t)0x00000010) /* Time stamp interrupt trigger enable */
  464. #define ETH_PTPTSCR_TSSTU ((uint32_t)0x00000008) /* Time stamp update */
  465. #define ETH_PTPTSCR_TSSTI ((uint32_t)0x00000004) /* Time stamp initialize */
  466. #define ETH_PTPTSCR_TSFCU ((uint32_t)0x00000002) /* Time stamp fine or coarse update */
  467. #define ETH_PTPTSCR_TSE ((uint32_t)0x00000001) /* Time stamp enable */
  468. /* Bit definition for Ethernet PTP Sub-Second Increment Register */
  469. #define ETH_PTPSSIR_STSSI ((uint32_t)0x000000FF) /* System time Sub-second increment value */
  470. /* Bit definition for Ethernet PTP Time Stamp High Register */
  471. #define ETH_PTPTSHR_STS ((uint32_t)0xFFFFFFFF) /* System Time second */
  472. /* Bit definition for Ethernet PTP Time Stamp Low Register */
  473. #define ETH_PTPTSLR_STPNS ((uint32_t)0x80000000) /* System Time Positive or negative time */
  474. #define ETH_PTPTSLR_STSS ((uint32_t)0x7FFFFFFF) /* System Time sub-seconds */
  475. /* Bit definition for Ethernet PTP Time Stamp High Update Register */
  476. #define ETH_PTPTSHUR_TSUS ((uint32_t)0xFFFFFFFF) /* Time stamp update seconds */
  477. /* Bit definition for Ethernet PTP Time Stamp Low Update Register */
  478. #define ETH_PTPTSLUR_TSUPNS ((uint32_t)0x80000000) /* Time stamp update Positive or negative time */
  479. #define ETH_PTPTSLUR_TSUSS ((uint32_t)0x7FFFFFFF) /* Time stamp update sub-seconds */
  480. /* Bit definition for Ethernet PTP Time Stamp Addend Register */
  481. #define ETH_PTPTSAR_TSA ((uint32_t)0xFFFFFFFF) /* Time stamp addend */
  482. /* Bit definition for Ethernet PTP Target Time High Register */
  483. #define ETH_PTPTTHR_TTSH ((uint32_t)0xFFFFFFFF) /* Target time stamp high */
  484. /* Bit definition for Ethernet PTP Target Time Low Register */
  485. #define ETH_PTPTTLR_TTSL ((uint32_t)0xFFFFFFFF) /* Target time stamp low */
  486. /* Bit definition for Ethernet PTP Time Stamp Status Register */
  487. #define ETH_PTPTSSR_TSTTR ((uint32_t)0x00000020) /* Time stamp target time reached */
  488. #define ETH_PTPTSSR_TSSO ((uint32_t)0x00000010) /* Time stamp seconds overflow */
  489. /******************************************************************************/
  490. /* Ethernet DMA Registers bits definition */
  491. /******************************************************************************/
  492. /* Bit definition for Ethernet DMA Bus Mode Register */
  493. #define ETH_DMABMR_AAB ((uint32_t)0x02000000) /* Address-Aligned beats */
  494. #define ETH_DMABMR_FPM ((uint32_t)0x01000000) /* 4xPBL mode */
  495. #define ETH_DMABMR_USP ((uint32_t)0x00800000) /* Use separate PBL */
  496. #define ETH_DMABMR_RDP ((uint32_t)0x007E0000) /* RxDMA PBL */
  497. #define ETH_DMABMR_RDP_1Beat ((uint32_t)0x00020000) /* maximum number of beats to be transferred in one RxDMA transaction is 1 */
  498. #define ETH_DMABMR_RDP_2Beat ((uint32_t)0x00040000) /* maximum number of beats to be transferred in one RxDMA transaction is 2 */
  499. #define ETH_DMABMR_RDP_4Beat ((uint32_t)0x00080000) /* maximum number of beats to be transferred in one RxDMA transaction is 4 */
  500. #define ETH_DMABMR_RDP_8Beat ((uint32_t)0x00100000) /* maximum number of beats to be transferred in one RxDMA transaction is 8 */
  501. #define ETH_DMABMR_RDP_16Beat ((uint32_t)0x00200000) /* maximum number of beats to be transferred in one RxDMA transaction is 16 */
  502. #define ETH_DMABMR_RDP_32Beat ((uint32_t)0x00400000) /* maximum number of beats to be transferred in one RxDMA transaction is 32 */
  503. #define ETH_DMABMR_RDP_4xPBL_4Beat ((uint32_t)0x01020000) /* maximum number of beats to be transferred in one RxDMA transaction is 4 */
  504. #define ETH_DMABMR_RDP_4xPBL_8Beat ((uint32_t)0x01040000) /* maximum number of beats to be transferred in one RxDMA transaction is 8 */
  505. #define ETH_DMABMR_RDP_4xPBL_16Beat ((uint32_t)0x01080000) /* maximum number of beats to be transferred in one RxDMA transaction is 16 */
  506. #define ETH_DMABMR_RDP_4xPBL_32Beat ((uint32_t)0x01100000) /* maximum number of beats to be transferred in one RxDMA transaction is 32 */
  507. #define ETH_DMABMR_RDP_4xPBL_64Beat ((uint32_t)0x01200000) /* maximum number of beats to be transferred in one RxDMA transaction is 64 */
  508. #define ETH_DMABMR_RDP_4xPBL_128Beat ((uint32_t)0x01400000) /* maximum number of beats to be transferred in one RxDMA transaction is 128 */
  509. #define ETH_DMABMR_FB ((uint32_t)0x00010000) /* Fixed Burst */
  510. #define ETH_DMABMR_RTPR ((uint32_t)0x0000C000) /* Rx Tx priority ratio */
  511. #define ETH_DMABMR_RTPR_1_1 ((uint32_t)0x00000000) /* Rx Tx priority ratio */
  512. #define ETH_DMABMR_RTPR_2_1 ((uint32_t)0x00004000) /* Rx Tx priority ratio */
  513. #define ETH_DMABMR_RTPR_3_1 ((uint32_t)0x00008000) /* Rx Tx priority ratio */
  514. #define ETH_DMABMR_RTPR_4_1 ((uint32_t)0x0000C000) /* Rx Tx priority ratio */
  515. #define ETH_DMABMR_PBL ((uint32_t)0x00003F00) /* Programmable burst length */
  516. #define ETH_DMABMR_PBL_1Beat ((uint32_t)0x00000100) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 1 */
  517. #define ETH_DMABMR_PBL_2Beat ((uint32_t)0x00000200) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 2 */
  518. #define ETH_DMABMR_PBL_4Beat ((uint32_t)0x00000400) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 4 */
  519. #define ETH_DMABMR_PBL_8Beat ((uint32_t)0x00000800) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 8 */
  520. #define ETH_DMABMR_PBL_16Beat ((uint32_t)0x00001000) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 16 */
  521. #define ETH_DMABMR_PBL_32Beat ((uint32_t)0x00002000) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 32 */
  522. #define ETH_DMABMR_PBL_4xPBL_4Beat ((uint32_t)0x01000100) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 4 */
  523. #define ETH_DMABMR_PBL_4xPBL_8Beat ((uint32_t)0x01000200) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 8 */
  524. #define ETH_DMABMR_PBL_4xPBL_16Beat ((uint32_t)0x01000400) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 16 */
  525. #define ETH_DMABMR_PBL_4xPBL_32Beat ((uint32_t)0x01000800) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 32 */
  526. #define ETH_DMABMR_PBL_4xPBL_64Beat ((uint32_t)0x01001000) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 64 */
  527. #define ETH_DMABMR_PBL_4xPBL_128Beat ((uint32_t)0x01002000) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 128 */
  528. #define ETH_DMABMR_EDE ((uint32_t)0x00000080) /* Enhanced Descriptor Enable */
  529. #define ETH_DMABMR_DSL ((uint32_t)0x0000007C) /* Descriptor Skip Length */
  530. #define ETH_DMABMR_DA ((uint32_t)0x00000002) /* DMA arbitration scheme */
  531. #define ETH_DMABMR_SR ((uint32_t)0x00000001) /* Software reset */
  532. /* Bit definition for Ethernet DMA Transmit Poll Demand Register */
  533. #define ETH_DMATPDR_TPD ((uint32_t)0xFFFFFFFF) /* Transmit poll demand */
  534. /* Bit definition for Ethernet DMA Receive Poll Demand Register */
  535. #define ETH_DMARPDR_RPD ((uint32_t)0xFFFFFFFF) /* Receive poll demand */
  536. /* Bit definition for Ethernet DMA Receive Descriptor List Address Register */
  537. #define ETH_DMARDLAR_SRL ((uint32_t)0xFFFFFFFF) /* Start of receive list */
  538. /* Bit definition for Ethernet DMA Transmit Descriptor List Address Register */
  539. #define ETH_DMATDLAR_STL ((uint32_t)0xFFFFFFFF) /* Start of transmit list */
  540. /* Bit definition for Ethernet DMA Status Register */
  541. #define ETH_DMASR_TSTS ((uint32_t)0x20000000) /* Time-stamp trigger status */
  542. #define ETH_DMASR_PMTS ((uint32_t)0x10000000) /* PMT status */
  543. #define ETH_DMASR_MMCS ((uint32_t)0x08000000) /* MMC status */
  544. #define ETH_DMASR_EBS ((uint32_t)0x03800000) /* Error bits status */
  545. /* combination with EBS[2:0] for GetFlagStatus function */
  546. #define ETH_DMASR_EBS_DescAccess ((uint32_t)0x02000000) /* Error bits 0-data buffer, 1-desc. access */
  547. #define ETH_DMASR_EBS_ReadTransf ((uint32_t)0x01000000) /* Error bits 0-write trnsf, 1-read transfr */
  548. #define ETH_DMASR_EBS_DataTransfTx ((uint32_t)0x00800000) /* Error bits 0-Rx DMA, 1-Tx DMA */
  549. #define ETH_DMASR_TPS ((uint32_t)0x00700000) /* Transmit process state */
  550. #define ETH_DMASR_TPS_Stopped ((uint32_t)0x00000000) /* Stopped - Reset or Stop Tx Command issued */
  551. #define ETH_DMASR_TPS_Fetching ((uint32_t)0x00100000) /* Running - fetching the Tx descriptor */
  552. #define ETH_DMASR_TPS_Waiting ((uint32_t)0x00200000) /* Running - waiting for status */
  553. #define ETH_DMASR_TPS_Reading ((uint32_t)0x00300000) /* Running - reading the data from host memory */
  554. #define ETH_DMASR_TPS_Suspended ((uint32_t)0x00600000) /* Suspended - Tx Descriptor unavailabe */
  555. #define ETH_DMASR_TPS_Closing ((uint32_t)0x00700000) /* Running - closing Rx descriptor */
  556. #define ETH_DMASR_RPS ((uint32_t)0x000E0000) /* Receive process state */
  557. #define ETH_DMASR_RPS_Stopped ((uint32_t)0x00000000) /* Stopped - Reset or Stop Rx Command issued */
  558. #define ETH_DMASR_RPS_Fetching ((uint32_t)0x00020000) /* Running - fetching the Rx descriptor */
  559. #define ETH_DMASR_RPS_Waiting ((uint32_t)0x00060000) /* Running - waiting for packet */
  560. #define ETH_DMASR_RPS_Suspended ((uint32_t)0x00080000) /* Suspended - Rx Descriptor unavailable */
  561. #define ETH_DMASR_RPS_Closing ((uint32_t)0x000A0000) /* Running - closing descriptor */
  562. #define ETH_DMASR_RPS_Queuing ((uint32_t)0x000E0000) /* Running - queuing the recieve frame into host memory */
  563. #define ETH_DMASR_NIS ((uint32_t)0x00010000) /* Normal interrupt summary */
  564. #define ETH_DMASR_AIS ((uint32_t)0x00008000) /* Abnormal interrupt summary */
  565. #define ETH_DMASR_ERS ((uint32_t)0x00004000) /* Early receive status */
  566. #define ETH_DMASR_FBES ((uint32_t)0x00002000) /* Fatal bus error status */
  567. #define ETH_DMASR_ETS ((uint32_t)0x00000400) /* Early transmit status */
  568. #define ETH_DMASR_RWTS ((uint32_t)0x00000200) /* Receive watchdog timeout status */
  569. #define ETH_DMASR_RPSS ((uint32_t)0x00000100) /* Receive process stopped status */
  570. #define ETH_DMASR_RBUS ((uint32_t)0x00000080) /* Receive buffer unavailable status */
  571. #define ETH_DMASR_RS ((uint32_t)0x00000040) /* Receive status */
  572. #define ETH_DMASR_TUS ((uint32_t)0x00000020) /* Transmit underflow status */
  573. #define ETH_DMASR_ROS ((uint32_t)0x00000010) /* Receive overflow status */
  574. #define ETH_DMASR_TJTS ((uint32_t)0x00000008) /* Transmit jabber timeout status */
  575. #define ETH_DMASR_TBUS ((uint32_t)0x00000004) /* Transmit buffer unavailable status */
  576. #define ETH_DMASR_TPSS ((uint32_t)0x00000002) /* Transmit process stopped status */
  577. #define ETH_DMASR_TS ((uint32_t)0x00000001) /* Transmit status */
  578. /* Bit definition for Ethernet DMA Operation Mode Register */
  579. #define ETH_DMAOMR_DTCEFD ((uint32_t)0x04000000) /* Disable Dropping of TCP/IP checksum error frames */
  580. #define ETH_DMAOMR_RSF ((uint32_t)0x02000000) /* Receive store and forward */
  581. #define ETH_DMAOMR_DFRF ((uint32_t)0x01000000) /* Disable flushing of received frames */
  582. #define ETH_DMAOMR_TSF ((uint32_t)0x00200000) /* Transmit store and forward */
  583. #define ETH_DMAOMR_FTF ((uint32_t)0x00100000) /* Flush transmit FIFO */
  584. #define ETH_DMAOMR_TTC ((uint32_t)0x0001C000) /* Transmit threshold control */
  585. #define ETH_DMAOMR_TTC_64Bytes ((uint32_t)0x00000000) /* threshold level of the MTL Transmit FIFO is 64 Bytes */
  586. #define ETH_DMAOMR_TTC_128Bytes ((uint32_t)0x00004000) /* threshold level of the MTL Transmit FIFO is 128 Bytes */
  587. #define ETH_DMAOMR_TTC_192Bytes ((uint32_t)0x00008000) /* threshold level of the MTL Transmit FIFO is 192 Bytes */
  588. #define ETH_DMAOMR_TTC_256Bytes ((uint32_t)0x0000C000) /* threshold level of the MTL Transmit FIFO is 256 Bytes */
  589. #define ETH_DMAOMR_TTC_40Bytes ((uint32_t)0x00010000) /* threshold level of the MTL Transmit FIFO is 40 Bytes */
  590. #define ETH_DMAOMR_TTC_32Bytes ((uint32_t)0x00014000) /* threshold level of the MTL Transmit FIFO is 32 Bytes */
  591. #define ETH_DMAOMR_TTC_24Bytes ((uint32_t)0x00018000) /* threshold level of the MTL Transmit FIFO is 24 Bytes */
  592. #define ETH_DMAOMR_TTC_16Bytes ((uint32_t)0x0001C000) /* threshold level of the MTL Transmit FIFO is 16 Bytes */
  593. #define ETH_DMAOMR_ST ((uint32_t)0x00002000) /* Start/stop transmission command */
  594. #define ETH_DMAOMR_FEF ((uint32_t)0x00000080) /* Forward error frames */
  595. #define ETH_DMAOMR_FUGF ((uint32_t)0x00000040) /* Forward undersized good frames */
  596. #define ETH_DMAOMR_RTC ((uint32_t)0x00000018) /* receive threshold control */
  597. #define ETH_DMAOMR_RTC_64Bytes ((uint32_t)0x00000000) /* threshold level of the MTL Receive FIFO is 64 Bytes */
  598. #define ETH_DMAOMR_RTC_32Bytes ((uint32_t)0x00000008) /* threshold level of the MTL Receive FIFO is 32 Bytes */
  599. #define ETH_DMAOMR_RTC_96Bytes ((uint32_t)0x00000010) /* threshold level of the MTL Receive FIFO is 96 Bytes */
  600. #define ETH_DMAOMR_RTC_128Bytes ((uint32_t)0x00000018) /* threshold level of the MTL Receive FIFO is 128 Bytes */
  601. #define ETH_DMAOMR_OSF ((uint32_t)0x00000004) /* operate on second frame */
  602. #define ETH_DMAOMR_SR ((uint32_t)0x00000002) /* Start/stop receive */
  603. /* Bit definition for Ethernet DMA Interrupt Enable Register */
  604. #define ETH_DMAIER_NISE ((uint32_t)0x00010000) /* Normal interrupt summary enable */
  605. #define ETH_DMAIER_AISE ((uint32_t)0x00008000) /* Abnormal interrupt summary enable */
  606. #define ETH_DMAIER_ERIE ((uint32_t)0x00004000) /* Early receive interrupt enable */
  607. #define ETH_DMAIER_FBEIE ((uint32_t)0x00002000) /* Fatal bus error interrupt enable */
  608. #define ETH_DMAIER_ETIE ((uint32_t)0x00000400) /* Early transmit interrupt enable */
  609. #define ETH_DMAIER_RWTIE ((uint32_t)0x00000200) /* Receive watchdog timeout interrupt enable */
  610. #define ETH_DMAIER_RPSIE ((uint32_t)0x00000100) /* Receive process stopped interrupt enable */
  611. #define ETH_DMAIER_RBUIE ((uint32_t)0x00000080) /* Receive buffer unavailable interrupt enable */
  612. #define ETH_DMAIER_RIE ((uint32_t)0x00000040) /* Receive interrupt enable */
  613. #define ETH_DMAIER_TUIE ((uint32_t)0x00000020) /* Transmit Underflow interrupt enable */
  614. #define ETH_DMAIER_ROIE ((uint32_t)0x00000010) /* Receive Overflow interrupt enable */
  615. #define ETH_DMAIER_TJTIE ((uint32_t)0x00000008) /* Transmit jabber timeout interrupt enable */
  616. #define ETH_DMAIER_TBUIE ((uint32_t)0x00000004) /* Transmit buffer unavailable interrupt enable */
  617. #define ETH_DMAIER_TPSIE ((uint32_t)0x00000002) /* Transmit process stopped interrupt enable */
  618. #define ETH_DMAIER_TIE ((uint32_t)0x00000001) /* Transmit interrupt enable */
  619. /* Bit definition for Ethernet DMA Missed Frame and Buffer Overflow Counter Register */
  620. #define ETH_DMAMFBOCR_OFOC ((uint32_t)0x10000000) /* Overflow bit for FIFO overflow counter */
  621. #define ETH_DMAMFBOCR_MFA ((uint32_t)0x0FFE0000) /* Number of frames missed by the application */
  622. #define ETH_DMAMFBOCR_OMFC ((uint32_t)0x00010000) /* Overflow bit for missed frame counter */
  623. #define ETH_DMAMFBOCR_MFC ((uint32_t)0x0000FFFF) /* Number of frames missed by the controller */
  624. /* Bit definition for Ethernet DMA Current Host Transmit Descriptor Register */
  625. #define ETH_DMACHTDR_HTDAP ((uint32_t)0xFFFFFFFF) /* Host transmit descriptor address pointer */
  626. /* Bit definition for Ethernet DMA Current Host Receive Descriptor Register */
  627. #define ETH_DMACHRDR_HRDAP ((uint32_t)0xFFFFFFFF) /* Host receive descriptor address pointer */
  628. /* Bit definition for Ethernet DMA Current Host Transmit Buffer Address Register */
  629. #define ETH_DMACHTBAR_HTBAP ((uint32_t)0xFFFFFFFF) /* Host transmit buffer address pointer */
  630. /* Bit definition for Ethernet DMA Current Host Receive Buffer Address Register */
  631. #define ETH_DMACHRBAR_HRBAP ((uint32_t)0xFFFFFFFF) /* Host receive buffer address pointer */
  632. /** @addtogroup ETH_Private_Defines
  633. * @{
  634. */
  635. /* Delay to wait when writing to some Ethernet registers */
  636. #define ETH_REG_WRITE_DELAY ((uint32_t)0x00000001)
  637. /* ETHERNET Errors */
  638. #define ETH_SUCCESS ((uint32_t)0)
  639. #define ETH_ERROR ((uint32_t)1)
  640. /* ETHERNET DMA Tx descriptors Collision Count Shift */
  641. #define ETH_DMATXDESC_COLLISION_COUNTSHIFT ((uint32_t)3)
  642. /* ETHERNET DMA Tx descriptors Buffer2 Size Shift */
  643. #define ETH_DMATXDESC_BUFFER2_SIZESHIFT ((uint32_t)16)
  644. /* ETHERNET DMA Rx descriptors Frame Length Shift */
  645. #define ETH_DMARXDESC_FRAME_LENGTHSHIFT ((uint32_t)16)
  646. /* ETHERNET DMA Rx descriptors Buffer2 Size Shift */
  647. #define ETH_DMARXDESC_BUFFER2_SIZESHIFT ((uint32_t)16)
  648. /* ETHERNET DMA Rx descriptors Frame length Shift */
  649. #define ETH_DMARXDESC_FRAMELENGTHSHIFT ((uint32_t)16)
  650. /* ETHERNET MAC address offsets */
  651. #define ETH_MAC_ADDR_HBASE (uint32_t)(ETH_MAC_BASE + (uint32_t)0x40) /* ETHERNET MAC address high offset */
  652. #define ETH_MAC_ADDR_LBASE (uint32_t)(ETH_MAC_BASE + (uint32_t)0x44) /* ETHERNET MAC address low offset */
  653. /* ETHERNET MACMIIAR register Mask */
  654. #define ETH_MACMIIAR_CR_MASK ((uint32_t)0xFFFFFFE3)
  655. /* ETHERNET MACCR register Mask */
  656. #define ETH_MACCR_CLEAR_MASK ((uint32_t)0xFF20810F)
  657. /* ETHERNET MACFCR register Mask */
  658. #define ETH_MACFCR_CLEAR_MASK ((uint32_t)0x0000FF41)
  659. /* ETHERNET DMAOMR register Mask */
  660. #define ETH_DMAOMR_CLEAR_MASK ((uint32_t)0xF8DE3F23)
  661. /* ETHERNET Remote Wake-up frame register length */
  662. #define ETH_WAKEUP_REGISTER_LENGTH 8
  663. /* ETHERNET Missed frames counter Shift */
  664. #define ETH_DMA_RX_OVERFLOW_MISSEDFRAMES_COUNTERSHIFT 17
  665. /**
  666. * @}
  667. */
  668. #define SYSCFG_PMC_MII_RMII_SEL ((uint32_t)0x00800000) /*!<Ethernet PHY interface selection */
  669. /**
  670. * @brief HAL State structures definition
  671. */
  672. typedef enum
  673. {
  674. HAL_ETH_STATE_RESET = 0x00, /*!< Peripheral not yet Initialized or disabled */
  675. HAL_ETH_STATE_READY = 0x01, /*!< Peripheral Initialized and ready for use */
  676. HAL_ETH_STATE_BUSY = 0x02, /*!< an internal process is ongoing */
  677. HAL_ETH_STATE_BUSY_TX = 0x12, /*!< Data Transmission process is ongoing */
  678. HAL_ETH_STATE_BUSY_RX = 0x22, /*!< Data Reception process is ongoing */
  679. HAL_ETH_STATE_BUSY_TX_RX = 0x32, /*!< Data Transmission and Reception process is ongoing */
  680. HAL_ETH_STATE_BUSY_WR = 0x42, /*!< Write process is ongoing */
  681. HAL_ETH_STATE_BUSY_RD = 0x82, /*!< Read process is ongoing */
  682. HAL_ETH_STATE_TIMEOUT = 0x03, /*!< Timeout state */
  683. HAL_ETH_STATE_ERROR = 0x04 /*!< Reception process is ongoing */
  684. }HAL_ETH_StateTypeDef;
  685. /**
  686. * @brief HAL Status structures definition
  687. */
  688. typedef enum
  689. {
  690. HAL_OK = 0x00,
  691. HAL_ERROR = 0x01,
  692. HAL_BUSY = 0x02,
  693. HAL_TIMEOUT = 0x03
  694. } HAL_StatusTypeDef;
  695. /**
  696. * @brief HAL Lock structures definition
  697. */
  698. typedef enum
  699. {
  700. HAL_UNLOCKED = 0x00,
  701. HAL_LOCKED = 0x01
  702. } HAL_LockTypeDef;
  703. /**
  704. * @brief Ethernet MAC
  705. */
  706. typedef struct
  707. {
  708. __IO uint32_t MACCR;
  709. __IO uint32_t MACFFR;
  710. __IO uint32_t MACHTHR;
  711. __IO uint32_t MACHTLR;
  712. __IO uint32_t MACMIIAR;
  713. __IO uint32_t MACMIIDR;
  714. __IO uint32_t MACFCR;
  715. __IO uint32_t MACVLANTR; /* 8 */
  716. uint32_t RESERVED0[2];
  717. __IO uint32_t MACRWUFFR; /* 11 */
  718. __IO uint32_t MACPMTCSR;
  719. uint32_t RESERVED1[2];
  720. __IO uint32_t MACSR; /* 15 */
  721. __IO uint32_t MACIMR;
  722. __IO uint32_t MACA0HR;
  723. __IO uint32_t MACA0LR;
  724. __IO uint32_t MACA1HR;
  725. __IO uint32_t MACA1LR;
  726. __IO uint32_t MACA2HR;
  727. __IO uint32_t MACA2LR;
  728. __IO uint32_t MACA3HR;
  729. __IO uint32_t MACA3LR; /* 24 */
  730. uint32_t RESERVED2[40];
  731. __IO uint32_t MMCCR; /* 65 */
  732. __IO uint32_t MMCRIR;
  733. __IO uint32_t MMCTIR;
  734. __IO uint32_t MMCRIMR;
  735. __IO uint32_t MMCTIMR; /* 69 */
  736. uint32_t RESERVED3[14];
  737. __IO uint32_t MMCTGFSCCR; /* 84 */
  738. __IO uint32_t MMCTGFMSCCR;
  739. uint32_t RESERVED4[5];
  740. __IO uint32_t MMCTGFCR;
  741. uint32_t RESERVED5[10];
  742. __IO uint32_t MMCRFCECR;
  743. __IO uint32_t MMCRFAECR;
  744. uint32_t RESERVED6[10];
  745. __IO uint32_t MMCRGUFCR;
  746. uint32_t RESERVED7[334];
  747. __IO uint32_t PTPTSCR;
  748. __IO uint32_t PTPSSIR;
  749. __IO uint32_t PTPTSHR;
  750. __IO uint32_t PTPTSLR;
  751. __IO uint32_t PTPTSHUR;
  752. __IO uint32_t PTPTSLUR;
  753. __IO uint32_t PTPTSAR;
  754. __IO uint32_t PTPTTHR;
  755. __IO uint32_t PTPTTLR;
  756. __IO uint32_t RESERVED8;
  757. __IO uint32_t PTPTSSR;
  758. uint32_t RESERVED9[565];
  759. __IO uint32_t DMABMR;
  760. __IO uint32_t DMATPDR;
  761. __IO uint32_t DMARPDR;
  762. __IO uint32_t DMARDLAR;
  763. __IO uint32_t DMATDLAR;
  764. __IO uint32_t DMASR;
  765. __IO uint32_t DMAOMR;
  766. __IO uint32_t DMAIER;
  767. __IO uint32_t DMAMFBOCR;
  768. __IO uint32_t DMARSWTR;
  769. uint32_t RESERVED10[8];
  770. __IO uint32_t DMACHTDR;
  771. __IO uint32_t DMACHRDR;
  772. __IO uint32_t DMACHTBAR;
  773. __IO uint32_t DMACHRBAR;
  774. } ETH_TypeDef;
  775. /**
  776. * @brief ETH Init Structure definition
  777. */
  778. typedef struct
  779. {
  780. uint32_t AutoNegotiation; /*!< Selects or not the AutoNegotiation mode for the external PHY
  781. The AutoNegotiation allows an automatic setting of the Speed (10/100Mbps)
  782. and the mode (half/full-duplex).
  783. This parameter can be a value of @ref ETH_AutoNegotiation */
  784. uint32_t Speed; /*!< Sets the Ethernet speed: 10/100 Mbps.
  785. This parameter can be a value of @ref ETH_Speed */
  786. uint32_t DuplexMode; /*!< Selects the MAC duplex mode: Half-Duplex or Full-Duplex mode
  787. This parameter can be a value of @ref ETH_Duplex_Mode */
  788. uint16_t PhyAddress; /*!< Ethernet PHY address.
  789. This parameter must be a number between Min_Data = 0 and Max_Data = 32 */
  790. uint8_t *MACAddr; /*!< MAC Address of used Hardware: must be pointer on an array of 6 bytes */
  791. uint32_t RxMode; /*!< Selects the Ethernet Rx mode: Polling mode, Interrupt mode.
  792. This parameter can be a value of @ref ETH_Rx_Mode */
  793. uint32_t ChecksumMode; /*!< Selects if the checksum is check by hardware or by software.
  794. This parameter can be a value of @ref ETH_Checksum_Mode */
  795. uint32_t MediaInterface ; /*!< Selects the media-independent interface or the reduced media-independent interface.
  796. This parameter can be a value of @ref ETH_Media_Interface */
  797. } ETH_InitTypeDef;
  798. /**
  799. * @brief ETH MAC Configuration Structure definition
  800. */
  801. typedef struct
  802. {
  803. uint32_t Watchdog; /*!< Selects or not the Watchdog timer
  804. When enabled, the MAC allows no more then 2048 bytes to be received.
  805. When disabled, the MAC can receive up to 16384 bytes.
  806. This parameter can be a value of @ref ETH_Watchdog */
  807. uint32_t Jabber; /*!< Selects or not Jabber timer
  808. When enabled, the MAC allows no more then 2048 bytes to be sent.
  809. When disabled, the MAC can send up to 16384 bytes.
  810. This parameter can be a value of @ref ETH_Jabber */
  811. uint32_t InterFrameGap; /*!< Selects the minimum IFG between frames during transmission.
  812. This parameter can be a value of @ref ETH_Inter_Frame_Gap */
  813. uint32_t CarrierSense; /*!< Selects or not the Carrier Sense.
  814. This parameter can be a value of @ref ETH_Carrier_Sense */
  815. uint32_t ReceiveOwn; /*!< Selects or not the ReceiveOwn,
  816. ReceiveOwn allows the reception of frames when the TX_EN signal is asserted
  817. in Half-Duplex mode.
  818. This parameter can be a value of @ref ETH_Receive_Own */
  819. uint32_t LoopbackMode; /*!< Selects or not the internal MAC MII Loopback mode.
  820. This parameter can be a value of @ref ETH_Loop_Back_Mode */
  821. uint32_t ChecksumOffload; /*!< Selects or not the IPv4 checksum checking for received frame payloads' TCP/UDP/ICMP headers.
  822. This parameter can be a value of @ref ETH_Checksum_Offload */
  823. uint32_t RetryTransmission; /*!< Selects or not the MAC attempt retries transmission, based on the settings of BL,
  824. when a collision occurs (Half-Duplex mode).
  825. This parameter can be a value of @ref ETH_Retry_Transmission */
  826. uint32_t AutomaticPadCRCStrip; /*!< Selects or not the Automatic MAC Pad/CRC Stripping.
  827. This parameter can be a value of @ref ETH_Automatic_Pad_CRC_Strip */
  828. uint32_t BackOffLimit; /*!< Selects the BackOff limit value.
  829. This parameter can be a value of @ref ETH_Back_Off_Limit */
  830. uint32_t DeferralCheck; /*!< Selects or not the deferral check function (Half-Duplex mode).
  831. This parameter can be a value of @ref ETH_Deferral_Check */
  832. uint32_t ReceiveAll; /*!< Selects or not all frames reception by the MAC (No filtering).
  833. This parameter can be a value of @ref ETH_Receive_All */
  834. uint32_t SourceAddrFilter; /*!< Selects the Source Address Filter mode.
  835. This parameter can be a value of @ref ETH_Source_Addr_Filter */
  836. uint32_t PassControlFrames; /*!< Sets the forwarding mode of the control frames (including unicast and multicast PAUSE frames)
  837. This parameter can be a value of @ref ETH_Pass_Control_Frames */
  838. uint32_t BroadcastFramesReception; /*!< Selects or not the reception of Broadcast Frames.
  839. This parameter can be a value of @ref ETH_Broadcast_Frames_Reception */
  840. uint32_t DestinationAddrFilter; /*!< Sets the destination filter mode for both unicast and multicast frames.
  841. This parameter can be a value of @ref ETH_Destination_Addr_Filter */
  842. uint32_t PromiscuousMode; /*!< Selects or not the Promiscuous Mode
  843. This parameter can be a value of @ref ETH_Promiscuous_Mode */
  844. uint32_t MulticastFramesFilter; /*!< Selects the Multicast Frames filter mode: None/HashTableFilter/PerfectFilter/PerfectHashTableFilter.
  845. This parameter can be a value of @ref ETH_Multicast_Frames_Filter */
  846. uint32_t UnicastFramesFilter; /*!< Selects the Unicast Frames filter mode: HashTableFilter/PerfectFilter/PerfectHashTableFilter.
  847. This parameter can be a value of @ref ETH_Unicast_Frames_Filter */
  848. uint32_t HashTableHigh; /*!< This field holds the higher 32 bits of Hash table.
  849. This parameter must be a number between Min_Data = 0x0 and Max_Data = 0xFFFFFFFF */
  850. uint32_t HashTableLow; /*!< This field holds the lower 32 bits of Hash table.
  851. This parameter must be a number between Min_Data = 0x0 and Max_Data = 0xFFFFFFFF */
  852. uint32_t PauseTime; /*!< This field holds the value to be used in the Pause Time field in the transmit control frame.
  853. This parameter must be a number between Min_Data = 0x0 and Max_Data = 0xFFFF */
  854. uint32_t ZeroQuantaPause; /*!< Selects or not the automatic generation of Zero-Quanta Pause Control frames.
  855. This parameter can be a value of @ref ETH_Zero_Quanta_Pause */
  856. uint32_t PauseLowThreshold; /*!< This field configures the threshold of the PAUSE to be checked for
  857. automatic retransmission of PAUSE Frame.
  858. This parameter can be a value of @ref ETH_Pause_Low_Threshold */
  859. uint32_t UnicastPauseFrameDetect; /*!< Selects or not the MAC detection of the Pause frames (with MAC Address0
  860. unicast address and unique multicast address).
  861. This parameter can be a value of @ref ETH_Unicast_Pause_Frame_Detect */
  862. uint32_t ReceiveFlowControl; /*!< Enables or disables the MAC to decode the received Pause frame and
  863. disable its transmitter for a specified time (Pause Time)
  864. This parameter can be a value of @ref ETH_Receive_Flow_Control */
  865. uint32_t TransmitFlowControl; /*!< Enables or disables the MAC to transmit Pause frames (Full-Duplex mode)
  866. or the MAC back-pressure operation (Half-Duplex mode)
  867. This parameter can be a value of @ref ETH_Transmit_Flow_Control */
  868. uint32_t VLANTagComparison; /*!< Selects the 12-bit VLAN identifier or the complete 16-bit VLAN tag for
  869. comparison and filtering.
  870. This parameter can be a value of @ref ETH_VLAN_Tag_Comparison */
  871. uint32_t VLANTagIdentifier; /*!< Holds the VLAN tag identifier for receive frames */
  872. } ETH_MACInitTypeDef;
  873. /**
  874. * @brief ETH DMA Configuration Structure definition
  875. */
  876. typedef struct
  877. {
  878. uint32_t DropTCPIPChecksumErrorFrame; /*!< Selects or not the Dropping of TCP/IP Checksum Error Frames.
  879. This parameter can be a value of @ref ETH_Drop_TCP_IP_Checksum_Error_Frame */
  880. uint32_t ReceiveStoreForward; /*!< Enables or disables the Receive store and forward mode.
  881. This parameter can be a value of @ref ETH_Receive_Store_Forward */
  882. uint32_t FlushReceivedFrame; /*!< Enables or disables the flushing of received frames.
  883. This parameter can be a value of @ref ETH_Flush_Received_Frame */
  884. uint32_t TransmitStoreForward; /*!< Enables or disables Transmit store and forward mode.
  885. This parameter can be a value of @ref ETH_Transmit_Store_Forward */
  886. uint32_t TransmitThresholdControl; /*!< Selects or not the Transmit Threshold Control.
  887. This parameter can be a value of @ref ETH_Transmit_Threshold_Control */
  888. uint32_t ForwardErrorFrames; /*!< Selects or not the forward to the DMA of erroneous frames.
  889. This parameter can be a value of @ref ETH_Forward_Error_Frames */
  890. uint32_t ForwardUndersizedGoodFrames; /*!< Enables or disables the Rx FIFO to forward Undersized frames (frames with no Error
  891. and length less than 64 bytes) including pad-bytes and CRC)
  892. This parameter can be a value of @ref ETH_Forward_Undersized_Good_Frames */
  893. uint32_t ReceiveThresholdControl; /*!< Selects the threshold level of the Receive FIFO.
  894. This parameter can be a value of @ref ETH_Receive_Threshold_Control */
  895. uint32_t SecondFrameOperate; /*!< Selects or not the Operate on second frame mode, which allows the DMA to process a second
  896. frame of Transmit data even before obtaining the status for the first frame.
  897. This parameter can be a value of @ref ETH_Second_Frame_Operate */
  898. uint32_t AddressAlignedBeats; /*!< Enables or disables the Address Aligned Beats.
  899. This parameter can be a value of @ref ETH_Address_Aligned_Beats */
  900. uint32_t FixedBurst; /*!< Enables or disables the AHB Master interface fixed burst transfers.
  901. This parameter can be a value of @ref ETH_Fixed_Burst */
  902. uint32_t RxDMABurstLength; /*!< Indicates the maximum number of beats to be transferred in one Rx DMA transaction.
  903. This parameter can be a value of @ref ETH_Rx_DMA_Burst_Length */
  904. uint32_t TxDMABurstLength; /*!< Indicates the maximum number of beats to be transferred in one Tx DMA transaction.
  905. This parameter can be a value of @ref ETH_Tx_DMA_Burst_Length */
  906. uint32_t EnhancedDescriptorFormat; /*!< Enables the enhanced descriptor format.
  907. This parameter can be a value of @ref ETH_DMA_Enhanced_descriptor_format */
  908. uint32_t DescriptorSkipLength; /*!< Specifies the number of word to skip between two unchained descriptors (Ring mode)
  909. This parameter must be a number between Min_Data = 0 and Max_Data = 32 */
  910. uint32_t DMAArbitration; /*!< Selects the DMA Tx/Rx arbitration.
  911. This parameter can be a value of @ref ETH_DMA_Arbitration */
  912. } ETH_DMAInitTypeDef;
  913. /**
  914. * @brief ETH DMA Descriptors data structure definition
  915. */
  916. typedef struct
  917. {
  918. __IO uint32_t Status; /*!< Status */
  919. uint32_t ControlBufferSize; /*!< Control and Buffer1, Buffer2 lengths */
  920. uint32_t Buffer1Addr; /*!< Buffer1 address pointer */
  921. uint32_t Buffer2NextDescAddr; /*!< Buffer2 or next descriptor address pointer */
  922. /*!< Enhanced ETHERNET DMA PTP Descriptors */
  923. uint32_t ExtendedStatus; /*!< Extended status for PTP receive descriptor */
  924. uint32_t Reserved1; /*!< Reserved */
  925. uint32_t TimeStampLow; /*!< Time Stamp Low value for transmit and receive */
  926. uint32_t TimeStampHigh; /*!< Time Stamp High value for transmit and receive */
  927. } ETH_DMADescTypeDef;
  928. /**
  929. * @brief Received Frame Informations structure definition
  930. */
  931. typedef struct
  932. {
  933. ETH_DMADescTypeDef *FSRxDesc; /*!< First Segment Rx Desc */
  934. ETH_DMADescTypeDef *LSRxDesc; /*!< Last Segment Rx Desc */
  935. uint32_t SegCount; /*!< Segment count */
  936. uint32_t length; /*!< Frame length */
  937. uint32_t buffer; /*!< Frame buffer */
  938. } ETH_DMARxFrameInfos;
  939. /**
  940. * @brief ETH Handle Structure definition
  941. */
  942. #if (USE_HAL_ETH_REGISTER_CALLBACKS == 1)
  943. typedef struct __ETH_HandleTypeDef
  944. #else
  945. typedef struct
  946. #endif
  947. {
  948. ETH_TypeDef *Instance; /*!< Register base address */
  949. ETH_InitTypeDef Init; /*!< Ethernet Init Configuration */
  950. uint32_t LinkStatus; /*!< Ethernet link status */
  951. ETH_DMADescTypeDef *RxDesc; /*!< Rx descriptor to Get */
  952. ETH_DMADescTypeDef *TxDesc; /*!< Tx descriptor to Set */
  953. ETH_DMARxFrameInfos RxFrameInfos; /*!< last Rx frame infos */
  954. __IO HAL_ETH_StateTypeDef State; /*!< ETH communication state */
  955. HAL_LockTypeDef Lock; /*!< ETH Lock */
  956. #if (USE_HAL_ETH_REGISTER_CALLBACKS == 1)
  957. HAL_StatusTypeDef (*PhyConfigCallback) (struct __ETH_HandleTypeDef * heth); /*!< PHY Config Callback */
  958. HAL_StatusTypeDef (*TxCpltCallback) (struct __ETH_HandleTypeDef * heth); /*!< ETH Tx Complete Callback */
  959. HAL_StatusTypeDef (*RxCpltCallback) (struct __ETH_HandleTypeDef * heth); /*!< ETH Rx Complete Callback */
  960. HAL_StatusTypeDef (*DMAErrorCallback) (struct __ETH_HandleTypeDef * heth); /*!< DMA Error Callback */
  961. HAL_StatusTypeDef (*MspInitCallback) (struct __ETH_HandleTypeDef * heth); /*!< ETH Msp Init callback */
  962. HAL_StatusTypeDef (*MspDeInitCallback) (struct __ETH_HandleTypeDef * heth); /*!< ETH Msp DeInit callback */
  963. #endif
  964. } ETH_HandleTypeDef;
  965. #if (USE_HAL_ETH_REGISTER_CALLBACKS == 1)
  966. typedef enum
  967. {
  968. HAL_ETH_MSPINIT_CB_ID = 0x00U, /*!< ETH MspInit callback ID */
  969. HAL_ETH_MSPDEINIT_CB_ID = 0x01U, /*!< ETH MspDeInit callback ID */
  970. HAL_ETH_TX_COMPLETE_CB_ID = 0x02U, /*!< ETH Tx Complete Callback ID */
  971. HAL_ETH_RX_COMPLETE_CB_ID = 0x03U, /*!< ETH Rx Complete Callback ID */
  972. HAL_ETH_DMA_ERROR_CB_ID = 0x04U, /*!< ETH DMA Error Callback ID */
  973. HAL_ETH_PHY_CFG_CB_ID = 0x05U, /*!< ETH DMA Error Callback ID */
  974. }HAL_ETH_CallbackIDTypeDef;
  975. typedef HAL_StatusTypeDef (*pETH_CallbackTypeDef)(ETH_HandleTypeDef * heth); /*!< pointer to an ETH callback function */
  976. #endif /* USE_HAL_ETH_REGISTER_CALLBACKS */
  977. /**
  978. * @}
  979. */
  980. /* Exported constants --------------------------------------------------------*/
  981. /** @defgroup ETH_Exported_Constants ETH Exported Constants
  982. * @{
  983. */
  984. /** @defgroup ETH_Buffers_setting ETH Buffers setting
  985. * @{
  986. */
  987. #define ETH_MAX_PACKET_SIZE ((uint32_t)1524) /*!< ETH_HEADER + ETH_EXTRA + ETH_VLAN_TAG + ETH_MAX_ETH_PAYLOAD + ETH_CRC */
  988. #define ETH_HEADER ((uint32_t)14) /*!< 6 byte Dest addr, 6 byte Src addr, 2 byte length/type */
  989. #define ETH_CRC ((uint32_t)4) /*!< Ethernet CRC */
  990. #define ETH_EXTRA ((uint32_t)2) /*!< Extra bytes in some cases */
  991. #define ETH_VLAN_TAG ((uint32_t)4) /*!< optional 802.1q VLAN Tag */
  992. #define ETH_MIN_ETH_PAYLOAD ((uint32_t)46) /*!< Minimum Ethernet payload size */
  993. #define ETH_MAX_ETH_PAYLOAD ((uint32_t)1500) /*!< Maximum Ethernet payload size */
  994. #define ETH_JUMBO_FRAME_PAYLOAD ((uint32_t)9000) /*!< Jumbo frame payload size */
  995. /* Ethernet driver receive buffers are organized in a chained linked-list, when
  996. an ethernet packet is received, the Rx-DMA will transfer the packet from RxFIFO
  997. to the driver receive buffers memory.
  998. Depending on the size of the received ethernet packet and the size of
  999. each ethernet driver receive buffer, the received packet can take one or more
  1000. ethernet driver receive buffer.
  1001. In below are defined the size of one ethernet driver receive buffer ETH_RX_BUF_SIZE
  1002. and the total count of the driver receive buffers ETH_RXBUFNB.
  1003. The configured value for ETH_RX_BUF_SIZE and ETH_RXBUFNB are only provided as
  1004. example, they can be reconfigured in the application layer to fit the application
  1005. needs */
  1006. /* Here we configure each Ethernet driver receive buffer to fit the Max size Ethernet
  1007. packet */
  1008. #ifndef ETH_RX_BUF_SIZE
  1009. #define ETH_RX_BUF_SIZE ETH_MAX_PACKET_SIZE
  1010. #endif
  1011. /* 5 Ethernet driver receive buffers are used (in a chained linked list)*/
  1012. #ifndef ETH_RXBUFNB
  1013. #define ETH_RXBUFNB ((uint32_t)24) /* 5 Rx buffers of size ETH_RX_BUF_SIZE */
  1014. #endif
  1015. /* Ethernet driver transmit buffers are organized in a chained linked-list, when
  1016. an ethernet packet is transmitted, Tx-DMA will transfer the packet from the
  1017. driver transmit buffers memory to the TxFIFO.
  1018. Depending on the size of the Ethernet packet to be transmitted and the size of
  1019. each ethernet driver transmit buffer, the packet to be transmitted can take
  1020. one or more ethernet driver transmit buffer.
  1021. In below are defined the size of one ethernet driver transmit buffer ETH_TX_BUF_SIZE
  1022. and the total count of the driver transmit buffers ETH_TXBUFNB.
  1023. The configured value for ETH_TX_BUF_SIZE and ETH_TXBUFNB are only provided as
  1024. example, they can be reconfigured in the application layer to fit the application
  1025. needs */
  1026. /* Here we configure each Ethernet driver transmit buffer to fit the Max size Ethernet
  1027. packet */
  1028. #ifndef ETH_TX_BUF_SIZE
  1029. #define ETH_TX_BUF_SIZE ETH_MAX_PACKET_SIZE
  1030. #endif
  1031. /* 5 ethernet driver transmit buffers are used (in a chained linked list)*/
  1032. #ifndef ETH_TXBUFNB
  1033. #define ETH_TXBUFNB ((uint32_t)24) /* 5 Tx buffers of size ETH_TX_BUF_SIZE */
  1034. #endif
  1035. /**
  1036. * @}
  1037. */
  1038. /** @defgroup ETH_DMA_TX_Descriptor ETH DMA TX Descriptor
  1039. * @{
  1040. */
  1041. /*
  1042. DMA Tx Descriptor
  1043. -----------------------------------------------------------------------------------------------
  1044. TDES0 | OWN(31) | CTRL[30:26] | Reserved[25:24] | CTRL[23:20] | Reserved[19:17] | Status[16:0] |
  1045. -----------------------------------------------------------------------------------------------
  1046. TDES1 | Reserved[31:29] | Buffer2 ByteCount[28:16] | Reserved[15:13] | Buffer1 ByteCount[12:0] |
  1047. -----------------------------------------------------------------------------------------------
  1048. TDES2 | Buffer1 Address [31:0] |
  1049. -----------------------------------------------------------------------------------------------
  1050. TDES3 | Buffer2 Address [31:0] / Next Descriptor Address [31:0] |
  1051. -----------------------------------------------------------------------------------------------
  1052. */
  1053. /**
  1054. * @brief Bit definition of TDES0 register: DMA Tx descriptor status register
  1055. */
  1056. #define ETH_DMATXDESC_OWN ((uint32_t)0x80000000) /*!< OWN bit: descriptor is owned by DMA engine */
  1057. #define ETH_DMATXDESC_IC ((uint32_t)0x40000000) /*!< Interrupt on Completion */
  1058. #define ETH_DMATXDESC_LS ((uint32_t)0x20000000) /*!< Last Segment */
  1059. #define ETH_DMATXDESC_FS ((uint32_t)0x10000000) /*!< First Segment */
  1060. #define ETH_DMATXDESC_DC ((uint32_t)0x08000000) /*!< Disable CRC */
  1061. #define ETH_DMATXDESC_DP ((uint32_t)0x04000000) /*!< Disable Padding */
  1062. #define ETH_DMATXDESC_TTSE ((uint32_t)0x02000000) /*!< Transmit Time Stamp Enable */
  1063. #define ETH_DMATXDESC_CIC ((uint32_t)0x00C00000) /*!< Checksum Insertion Control: 4 cases */
  1064. #define ETH_DMATXDESC_CIC_BYPASS ((uint32_t)0x00000000) /*!< Do Nothing: Checksum Engine is bypassed */
  1065. #define ETH_DMATXDESC_CIC_IPV4HEADER ((uint32_t)0x00400000) /*!< IPV4 header Checksum Insertion */
  1066. #define ETH_DMATXDESC_CIC_TCPUDPICMP_SEGMENT ((uint32_t)0x00800000) /*!< TCP/UDP/ICMP Checksum Insertion calculated over segment only */
  1067. #define ETH_DMATXDESC_CIC_TCPUDPICMP_FULL ((uint32_t)0x00C00000) /*!< TCP/UDP/ICMP Checksum Insertion fully calculated */
  1068. #define ETH_DMATXDESC_TER ((uint32_t)0x00200000) /*!< Transmit End of Ring */
  1069. #define ETH_DMATXDESC_TCH ((uint32_t)0x00100000) /*!< Second Address Chained */
  1070. #define ETH_DMATXDESC_TTSS ((uint32_t)0x00020000) /*!< Tx Time Stamp Status */
  1071. #define ETH_DMATXDESC_IHE ((uint32_t)0x00010000) /*!< IP Header Error */
  1072. #define ETH_DMATXDESC_ES ((uint32_t)0x00008000) /*!< Error summary: OR of the following bits: UE || ED || EC || LCO || NC || LCA || FF || JT */
  1073. #define ETH_DMATXDESC_JT ((uint32_t)0x00004000) /*!< Jabber Timeout */
  1074. #define ETH_DMATXDESC_FF ((uint32_t)0x00002000) /*!< Frame Flushed: DMA/MTL flushed the frame due to SW flush */
  1075. #define ETH_DMATXDESC_PCE ((uint32_t)0x00001000) /*!< Payload Checksum Error */
  1076. #define ETH_DMATXDESC_LCA ((uint32_t)0x00000800) /*!< Loss of Carrier: carrier lost during transmission */
  1077. #define ETH_DMATXDESC_NC ((uint32_t)0x00000400) /*!< No Carrier: no carrier signal from the transceiver */
  1078. #define ETH_DMATXDESC_LCO ((uint32_t)0x00000200) /*!< Late Collision: transmission aborted due to collision */
  1079. #define ETH_DMATXDESC_EC ((uint32_t)0x00000100) /*!< Excessive Collision: transmission aborted after 16 collisions */
  1080. #define ETH_DMATXDESC_VF ((uint32_t)0x00000080) /*!< VLAN Frame */
  1081. #define ETH_DMATXDESC_CC ((uint32_t)0x00000078) /*!< Collision Count */
  1082. #define ETH_DMATXDESC_ED ((uint32_t)0x00000004) /*!< Excessive Deferral */
  1083. #define ETH_DMATXDESC_UF ((uint32_t)0x00000002) /*!< Underflow Error: late data arrival from the memory */
  1084. #define ETH_DMATXDESC_DB ((uint32_t)0x00000001) /*!< Deferred Bit */
  1085. /**
  1086. * @brief Bit definition of TDES1 register
  1087. */
  1088. #define ETH_DMATXDESC_TBS2 ((uint32_t)0x1FFF0000) /*!< Transmit Buffer2 Size */
  1089. #define ETH_DMATXDESC_TBS1 ((uint32_t)0x00001FFF) /*!< Transmit Buffer1 Size */
  1090. /**
  1091. * @brief Bit definition of TDES2 register
  1092. */
  1093. #define ETH_DMATXDESC_B1AP ((uint32_t)0xFFFFFFFF) /*!< Buffer1 Address Pointer */
  1094. /**
  1095. * @brief Bit definition of TDES3 register
  1096. */
  1097. #define ETH_DMATXDESC_B2AP ((uint32_t)0xFFFFFFFF) /*!< Buffer2 Address Pointer */
  1098. /*---------------------------------------------------------------------------------------------
  1099. TDES6 | Transmit Time Stamp Low [31:0] |
  1100. -----------------------------------------------------------------------------------------------
  1101. TDES7 | Transmit Time Stamp High [31:0] |
  1102. ----------------------------------------------------------------------------------------------*/
  1103. /* Bit definition of TDES6 register */
  1104. #define ETH_DMAPTPTXDESC_TTSL ((uint32_t)0xFFFFFFFF) /* Transmit Time Stamp Low */
  1105. /* Bit definition of TDES7 register */
  1106. #define ETH_DMAPTPTXDESC_TTSH ((uint32_t)0xFFFFFFFF) /* Transmit Time Stamp High */
  1107. /**
  1108. * @}
  1109. */
  1110. /** @defgroup ETH_DMA_RX_Descriptor ETH DMA RX Descriptor
  1111. * @{
  1112. */
  1113. /*
  1114. DMA Rx Descriptor
  1115. --------------------------------------------------------------------------------------------------------------------
  1116. RDES0 | OWN(31) | Status [30:0] |
  1117. ---------------------------------------------------------------------------------------------------------------------
  1118. RDES1 | CTRL(31) | Reserved[30:29] | Buffer2 ByteCount[28:16] | CTRL[15:14] | Reserved(13) | Buffer1 ByteCount[12:0] |
  1119. ---------------------------------------------------------------------------------------------------------------------
  1120. RDES2 | Buffer1 Address [31:0] |
  1121. ---------------------------------------------------------------------------------------------------------------------
  1122. RDES3 | Buffer2 Address [31:0] / Next Descriptor Address [31:0] |
  1123. ---------------------------------------------------------------------------------------------------------------------
  1124. */
  1125. /**
  1126. * @brief Bit definition of RDES0 register: DMA Rx descriptor status register
  1127. */
  1128. #define ETH_DMARXDESC_OWN ((uint32_t)0x80000000) /*!< OWN bit: descriptor is owned by DMA engine */
  1129. #define ETH_DMARXDESC_AFM ((uint32_t)0x40000000) /*!< DA Filter Fail for the rx frame */
  1130. #define ETH_DMARXDESC_FL ((uint32_t)0x3FFF0000) /*!< Receive descriptor frame length */
  1131. #define ETH_DMARXDESC_ES ((uint32_t)0x00008000) /*!< Error summary: OR of the following bits: DE || OE || IPC || LC || RWT || RE || CE */
  1132. #define ETH_DMARXDESC_DE ((uint32_t)0x00004000) /*!< Descriptor error: no more descriptors for receive frame */
  1133. #define ETH_DMARXDESC_SAF ((uint32_t)0x00002000) /*!< SA Filter Fail for the received frame */
  1134. #define ETH_DMARXDESC_LE ((uint32_t)0x00001000) /*!< Frame size not matching with length field */
  1135. #define ETH_DMARXDESC_OE ((uint32_t)0x00000800) /*!< Overflow Error: Frame was damaged due to buffer overflow */
  1136. #define ETH_DMARXDESC_VLAN ((uint32_t)0x00000400) /*!< VLAN Tag: received frame is a VLAN frame */
  1137. #define ETH_DMARXDESC_FS ((uint32_t)0x00000200) /*!< First descriptor of the frame */
  1138. #define ETH_DMARXDESC_LS ((uint32_t)0x00000100) /*!< Last descriptor of the frame */
  1139. #define ETH_DMARXDESC_IPV4HCE ((uint32_t)0x00000080) /*!< IPC Checksum Error: Rx Ipv4 header checksum error */
  1140. #define ETH_DMARXDESC_LC ((uint32_t)0x00000040) /*!< Late collision occurred during reception */
  1141. #define ETH_DMARXDESC_FT ((uint32_t)0x00000020) /*!< Frame type - Ethernet, otherwise 802.3 */
  1142. #define ETH_DMARXDESC_RWT ((uint32_t)0x00000010) /*!< Receive Watchdog Timeout: watchdog timer expired during reception */
  1143. #define ETH_DMARXDESC_RE ((uint32_t)0x00000008) /*!< Receive error: error reported by MII interface */
  1144. #define ETH_DMARXDESC_DBE ((uint32_t)0x00000004) /*!< Dribble bit error: frame contains non int multiple of 8 bits */
  1145. #define ETH_DMARXDESC_CE ((uint32_t)0x00000002) /*!< CRC error */
  1146. #define ETH_DMARXDESC_MAMPCE ((uint32_t)0x00000001) /*!< Rx MAC Address/Payload Checksum Error: Rx MAC address matched/ Rx Payload Checksum Error */
  1147. /**
  1148. * @brief Bit definition of RDES1 register
  1149. */
  1150. #define ETH_DMARXDESC_DIC ((uint32_t)0x80000000) /*!< Disable Interrupt on Completion */
  1151. #define ETH_DMARXDESC_RBS2 ((uint32_t)0x1FFF0000) /*!< Receive Buffer2 Size */
  1152. #define ETH_DMARXDESC_RER ((uint32_t)0x00008000) /*!< Receive End of Ring */
  1153. #define ETH_DMARXDESC_RCH ((uint32_t)0x00004000) /*!< Second Address Chained */
  1154. #define ETH_DMARXDESC_RBS1 ((uint32_t)0x00001FFF) /*!< Receive Buffer1 Size */
  1155. /**
  1156. * @brief Bit definition of RDES2 register
  1157. */
  1158. #define ETH_DMARXDESC_B1AP ((uint32_t)0xFFFFFFFF) /*!< Buffer1 Address Pointer */
  1159. /**
  1160. * @brief Bit definition of RDES3 register
  1161. */
  1162. #define ETH_DMARXDESC_B2AP ((uint32_t)0xFFFFFFFF) /*!< Buffer2 Address Pointer */
  1163. /*---------------------------------------------------------------------------------------------------------------------
  1164. RDES4 | Reserved[31:15] | Extended Status [14:0] |
  1165. ---------------------------------------------------------------------------------------------------------------------
  1166. RDES5 | Reserved[31:0] |
  1167. ---------------------------------------------------------------------------------------------------------------------
  1168. RDES6 | Receive Time Stamp Low [31:0] |
  1169. ---------------------------------------------------------------------------------------------------------------------
  1170. RDES7 | Receive Time Stamp High [31:0] |
  1171. --------------------------------------------------------------------------------------------------------------------*/
  1172. /* Bit definition of RDES4 register */
  1173. #define ETH_DMAPTPRXDESC_PTPV ((uint32_t)0x00002000) /* PTP Version */
  1174. #define ETH_DMAPTPRXDESC_PTPFT ((uint32_t)0x00001000) /* PTP Frame Type */
  1175. #define ETH_DMAPTPRXDESC_PTPMT ((uint32_t)0x00000F00) /* PTP Message Type */
  1176. #define ETH_DMAPTPRXDESC_PTPMT_SYNC ((uint32_t)0x00000100) /* SYNC message (all clock types) */
  1177. #define ETH_DMAPTPRXDESC_PTPMT_FOLLOWUP ((uint32_t)0x00000200) /* FollowUp message (all clock types) */
  1178. #define ETH_DMAPTPRXDESC_PTPMT_DELAYREQ ((uint32_t)0x00000300) /* DelayReq message (all clock types) */
  1179. #define ETH_DMAPTPRXDESC_PTPMT_DELAYRESP ((uint32_t)0x00000400) /* DelayResp message (all clock types) */
  1180. #define ETH_DMAPTPRXDESC_PTPMT_PDELAYREQ_ANNOUNCE ((uint32_t)0x00000500) /* PdelayReq message (peer-to-peer transparent clock) or Announce message (Ordinary or Boundary clock) */
  1181. #define ETH_DMAPTPRXDESC_PTPMT_PDELAYRESP_MANAG ((uint32_t)0x00000600) /* PdelayResp message (peer-to-peer transparent clock) or Management message (Ordinary or Boundary clock) */
  1182. #define ETH_DMAPTPRXDESC_PTPMT_PDELAYRESPFOLLOWUP_SIGNAL ((uint32_t)0x00000700) /* PdelayRespFollowUp message (peer-to-peer transparent clock) or Signaling message (Ordinary or Boundary clock) */
  1183. #define ETH_DMAPTPRXDESC_IPV6PR ((uint32_t)0x00000080) /* IPv6 Packet Received */
  1184. #define ETH_DMAPTPRXDESC_IPV4PR ((uint32_t)0x00000040) /* IPv4 Packet Received */
  1185. #define ETH_DMAPTPRXDESC_IPCB ((uint32_t)0x00000020) /* IP Checksum Bypassed */
  1186. #define ETH_DMAPTPRXDESC_IPPE ((uint32_t)0x00000010) /* IP Payload Error */
  1187. #define ETH_DMAPTPRXDESC_IPHE ((uint32_t)0x00000008) /* IP Header Error */
  1188. #define ETH_DMAPTPRXDESC_IPPT ((uint32_t)0x00000007) /* IP Payload Type */
  1189. #define ETH_DMAPTPRXDESC_IPPT_UDP ((uint32_t)0x00000001) /* UDP payload encapsulated in the IP datagram */
  1190. #define ETH_DMAPTPRXDESC_IPPT_TCP ((uint32_t)0x00000002) /* TCP payload encapsulated in the IP datagram */
  1191. #define ETH_DMAPTPRXDESC_IPPT_ICMP ((uint32_t)0x00000003) /* ICMP payload encapsulated in the IP datagram */
  1192. /* Bit definition of RDES6 register */
  1193. #define ETH_DMAPTPRXDESC_RTSL ((uint32_t)0xFFFFFFFF) /* Receive Time Stamp Low */
  1194. /* Bit definition of RDES7 register */
  1195. #define ETH_DMAPTPRXDESC_RTSH ((uint32_t)0xFFFFFFFF) /* Receive Time Stamp High */
  1196. /**
  1197. * @}
  1198. */
  1199. /** @defgroup ETH_AutoNegotiation ETH AutoNegotiation
  1200. * @{
  1201. */
  1202. #define ETH_AUTONEGOTIATION_ENABLE ((uint32_t)0x00000001)
  1203. #define ETH_AUTONEGOTIATION_DISABLE ((uint32_t)0x00000000)
  1204. /**
  1205. * @}
  1206. */
  1207. /** @defgroup ETH_Speed ETH Speed
  1208. * @{
  1209. */
  1210. #define ETH_SPEED_10M ((uint32_t)0x00000000)
  1211. #define ETH_SPEED_100M ((uint32_t)0x00004000)
  1212. /**
  1213. * @}
  1214. */
  1215. /** @defgroup ETH_Duplex_Mode ETH Duplex Mode
  1216. * @{
  1217. */
  1218. #define ETH_MODE_FULLDUPLEX ((uint32_t)0x00000800)
  1219. #define ETH_MODE_HALFDUPLEX ((uint32_t)0x00000000)
  1220. /**
  1221. * @}
  1222. */
  1223. /** @defgroup ETH_Rx_Mode ETH Rx Mode
  1224. * @{
  1225. */
  1226. #define ETH_RXPOLLING_MODE ((uint32_t)0x00000000)
  1227. #define ETH_RXINTERRUPT_MODE ((uint32_t)0x00000001)
  1228. /**
  1229. * @}
  1230. */
  1231. /** @defgroup ETH_Checksum_Mode ETH Checksum Mode
  1232. * @{
  1233. */
  1234. #define ETH_CHECKSUM_BY_HARDWARE ((uint32_t)0x00000000)
  1235. #define ETH_CHECKSUM_BY_SOFTWARE ((uint32_t)0x00000001)
  1236. /** @defgroup ETH_Media_Interface ETH Media Interface
  1237. * @{
  1238. */
  1239. #define ETH_MEDIA_INTERFACE_MII ((uint32_t)0x00000000)
  1240. #define ETH_MEDIA_INTERFACE_RMII ((uint32_t)SYSCFG_PMC_MII_RMII_SEL)
  1241. /**
  1242. * @}
  1243. */
  1244. /** @defgroup ETH_Watchdog ETH Watchdog
  1245. * @{
  1246. */
  1247. #define ETH_WATCHDOG_ENABLE ((uint32_t)0x00000000)
  1248. #define ETH_WATCHDOG_DISABLE ((uint32_t)0x00800000)
  1249. /**
  1250. * @}
  1251. */
  1252. /** @defgroup ETH_Jabber ETH Jabber
  1253. * @{
  1254. */
  1255. #define ETH_JABBER_ENABLE ((uint32_t)0x00000000)
  1256. #define ETH_JABBER_DISABLE ((uint32_t)0x00400000)
  1257. /**
  1258. * @}
  1259. */
  1260. /** @defgroup ETH_Inter_Frame_Gap ETH Inter Frame Gap
  1261. * @{
  1262. */
  1263. #define ETH_INTERFRAMEGAP_96BIT ((uint32_t)0x00000000) /*!< minimum IFG between frames during transmission is 96Bit */
  1264. #define ETH_INTERFRAMEGAP_88BIT ((uint32_t)0x00020000) /*!< minimum IFG between frames during transmission is 88Bit */
  1265. #define ETH_INTERFRAMEGAP_80BIT ((uint32_t)0x00040000) /*!< minimum IFG between frames during transmission is 80Bit */
  1266. #define ETH_INTERFRAMEGAP_72BIT ((uint32_t)0x00060000) /*!< minimum IFG between frames during transmission is 72Bit */
  1267. #define ETH_INTERFRAMEGAP_64BIT ((uint32_t)0x00080000) /*!< minimum IFG between frames during transmission is 64Bit */
  1268. #define ETH_INTERFRAMEGAP_56BIT ((uint32_t)0x000A0000) /*!< minimum IFG between frames during transmission is 56Bit */
  1269. #define ETH_INTERFRAMEGAP_48BIT ((uint32_t)0x000C0000) /*!< minimum IFG between frames during transmission is 48Bit */
  1270. #define ETH_INTERFRAMEGAP_40BIT ((uint32_t)0x000E0000) /*!< minimum IFG between frames during transmission is 40Bit */
  1271. /**
  1272. * @}
  1273. */
  1274. /** @defgroup ETH_Carrier_Sense ETH Carrier Sense
  1275. * @{
  1276. */
  1277. #define ETH_CARRIERSENCE_ENABLE ((uint32_t)0x00000000)
  1278. #define ETH_CARRIERSENCE_DISABLE ((uint32_t)0x00010000)
  1279. /**
  1280. * @}
  1281. */
  1282. /** @defgroup ETH_Receive_Own ETH Receive Own
  1283. * @{
  1284. */
  1285. #define ETH_RECEIVEOWN_ENABLE ((uint32_t)0x00000000)
  1286. #define ETH_RECEIVEOWN_DISABLE ((uint32_t)0x00002000)
  1287. /**
  1288. * @}
  1289. */
  1290. /** @defgroup ETH_Loop_Back_Mode ETH Loop Back Mode
  1291. * @{
  1292. */
  1293. #define ETH_LOOPBACKMODE_ENABLE ((uint32_t)0x00001000)
  1294. #define ETH_LOOPBACKMODE_DISABLE ((uint32_t)0x00000000)
  1295. /**
  1296. * @}
  1297. */
  1298. /** @defgroup ETH_Checksum_Offload ETH Checksum Offload
  1299. * @{
  1300. */
  1301. #define ETH_CHECKSUMOFFLAOD_ENABLE ((uint32_t)0x00000400)
  1302. #define ETH_CHECKSUMOFFLAOD_DISABLE ((uint32_t)0x00000000)
  1303. /**
  1304. * @}
  1305. */
  1306. /** @defgroup ETH_Retry_Transmission ETH Retry Transmission
  1307. * @{
  1308. */
  1309. #define ETH_RETRYTRANSMISSION_ENABLE ((uint32_t)0x00000000)
  1310. #define ETH_RETRYTRANSMISSION_DISABLE ((uint32_t)0x00000200)
  1311. /**
  1312. * @}
  1313. */
  1314. /** @defgroup ETH_Automatic_Pad_CRC_Strip ETH Automatic Pad CRC Strip
  1315. * @{
  1316. */
  1317. #define ETH_AUTOMATICPADCRCSTRIP_ENABLE ((uint32_t)0x00000080)
  1318. #define ETH_AUTOMATICPADCRCSTRIP_DISABLE ((uint32_t)0x00000000)
  1319. /**
  1320. * @}
  1321. */
  1322. /** @defgroup ETH_Back_Off_Limit ETH Back Off Limit
  1323. * @{
  1324. */
  1325. #define ETH_BACKOFFLIMIT_10 ((uint32_t)0x00000000)
  1326. #define ETH_BACKOFFLIMIT_8 ((uint32_t)0x00000020)
  1327. #define ETH_BACKOFFLIMIT_4 ((uint32_t)0x00000040)
  1328. #define ETH_BACKOFFLIMIT_1 ((uint32_t)0x00000060)
  1329. /**
  1330. * @}
  1331. */
  1332. /** @defgroup ETH_Deferral_Check ETH Deferral Check
  1333. * @{
  1334. */
  1335. #define ETH_DEFFERRALCHECK_ENABLE ((uint32_t)0x00000010)
  1336. #define ETH_DEFFERRALCHECK_DISABLE ((uint32_t)0x00000000)
  1337. /**
  1338. * @}
  1339. */
  1340. /** @defgroup ETH_Receive_All ETH Receive All
  1341. * @{
  1342. */
  1343. #define ETH_RECEIVEALL_ENABLE ((uint32_t)0x80000000)
  1344. #define ETH_RECEIVEAll_DISABLE ((uint32_t)0x00000000)
  1345. /**
  1346. * @}
  1347. */
  1348. /** @defgroup ETH_Source_Addr_Filter ETH Source Addr Filter
  1349. * @{
  1350. */
  1351. #define ETH_SOURCEADDRFILTER_NORMAL_ENABLE ((uint32_t)0x00000200)
  1352. #define ETH_SOURCEADDRFILTER_INVERSE_ENABLE ((uint32_t)0x00000300)
  1353. #define ETH_SOURCEADDRFILTER_DISABLE ((uint32_t)0x00000000)
  1354. /**
  1355. * @}
  1356. */
  1357. /** @defgroup ETH_Pass_Control_Frames ETH Pass Control Frames
  1358. * @{
  1359. */
  1360. #define ETH_PASSCONTROLFRAMES_BLOCKALL ((uint32_t)0x00000040) /*!< MAC filters all control frames from reaching the application */
  1361. #define ETH_PASSCONTROLFRAMES_FORWARDALL ((uint32_t)0x00000080) /*!< MAC forwards all control frames to application even if they fail the Address Filter */
  1362. #define ETH_PASSCONTROLFRAMES_FORWARDPASSEDADDRFILTER ((uint32_t)0x000000C0) /*!< MAC forwards control frames that pass the Address Filter. */
  1363. /**
  1364. * @}
  1365. */
  1366. /** @defgroup ETH_Broadcast_Frames_Reception ETH Broadcast Frames Reception
  1367. * @{
  1368. */
  1369. #define ETH_BROADCASTFRAMESRECEPTION_ENABLE ((uint32_t)0x00000000)
  1370. #define ETH_BROADCASTFRAMESRECEPTION_DISABLE ((uint32_t)0x00000020)
  1371. /**
  1372. * @}
  1373. */
  1374. /** @defgroup ETH_Destination_Addr_Filter ETH Destination Addr Filter
  1375. * @{
  1376. */
  1377. #define ETH_DESTINATIONADDRFILTER_NORMAL ((uint32_t)0x00000000)
  1378. #define ETH_DESTINATIONADDRFILTER_INVERSE ((uint32_t)0x00000008)
  1379. /**
  1380. * @}
  1381. */
  1382. /** @defgroup ETH_Promiscuous_Mode ETH Promiscuous Mode
  1383. * @{
  1384. */
  1385. #define ETH_PROMISCUOUS_MODE_ENABLE ((uint32_t)0x00000001)
  1386. #define ETH_PROMISCUOUS_MODE_DISABLE ((uint32_t)0x00000000)
  1387. /**
  1388. * @}
  1389. */
  1390. /** @defgroup ETH_Multicast_Frames_Filter ETH Multicast Frames Filter
  1391. * @{
  1392. */
  1393. #define ETH_MULTICASTFRAMESFILTER_PERFECTHASHTABLE ((uint32_t)0x00000404)
  1394. #define ETH_MULTICASTFRAMESFILTER_HASHTABLE ((uint32_t)0x00000004)
  1395. #define ETH_MULTICASTFRAMESFILTER_PERFECT ((uint32_t)0x00000000)
  1396. #define ETH_MULTICASTFRAMESFILTER_NONE ((uint32_t)0x00000010)
  1397. /**
  1398. * @}
  1399. */
  1400. /** @defgroup ETH_Unicast_Frames_Filter ETH Unicast Frames Filter
  1401. * @{
  1402. */
  1403. #define ETH_UNICASTFRAMESFILTER_PERFECTHASHTABLE ((uint32_t)0x00000402)
  1404. #define ETH_UNICASTFRAMESFILTER_HASHTABLE ((uint32_t)0x00000002)
  1405. #define ETH_UNICASTFRAMESFILTER_PERFECT ((uint32_t)0x00000000)
  1406. /**
  1407. * @}
  1408. */
  1409. /** @defgroup ETH_Zero_Quanta_Pause ETH Zero Quanta Pause
  1410. * @{
  1411. */
  1412. #define ETH_ZEROQUANTAPAUSE_ENABLE ((uint32_t)0x00000000)
  1413. #define ETH_ZEROQUANTAPAUSE_DISABLE ((uint32_t)0x00000080)
  1414. /**
  1415. * @}
  1416. */
  1417. /** @defgroup ETH_Pause_Low_Threshold ETH Pause Low Threshold
  1418. * @{
  1419. */
  1420. #define ETH_PAUSELOWTHRESHOLD_MINUS4 ((uint32_t)0x00000000) /*!< Pause time minus 4 slot times */
  1421. #define ETH_PAUSELOWTHRESHOLD_MINUS28 ((uint32_t)0x00000010) /*!< Pause time minus 28 slot times */
  1422. #define ETH_PAUSELOWTHRESHOLD_MINUS144 ((uint32_t)0x00000020) /*!< Pause time minus 144 slot times */
  1423. #define ETH_PAUSELOWTHRESHOLD_MINUS256 ((uint32_t)0x00000030) /*!< Pause time minus 256 slot times */
  1424. /**
  1425. * @}
  1426. */
  1427. /** @defgroup ETH_Unicast_Pause_Frame_Detect ETH Unicast Pause Frame Detect
  1428. * @{
  1429. */
  1430. #define ETH_UNICASTPAUSEFRAMEDETECT_ENABLE ((uint32_t)0x00000008)
  1431. #define ETH_UNICASTPAUSEFRAMEDETECT_DISABLE ((uint32_t)0x00000000)
  1432. /**
  1433. * @}
  1434. */
  1435. /** @defgroup ETH_Receive_Flow_Control ETH Receive Flow Control
  1436. * @{
  1437. */
  1438. #define ETH_RECEIVEFLOWCONTROL_ENABLE ((uint32_t)0x00000004)
  1439. #define ETH_RECEIVEFLOWCONTROL_DISABLE ((uint32_t)0x00000000)
  1440. /**
  1441. * @}
  1442. */
  1443. /** @defgroup ETH_Transmit_Flow_Control ETH Transmit Flow Control
  1444. * @{
  1445. */
  1446. #define ETH_TRANSMITFLOWCONTROL_ENABLE ((uint32_t)0x00000002)
  1447. #define ETH_TRANSMITFLOWCONTROL_DISABLE ((uint32_t)0x00000000)
  1448. /**
  1449. * @}
  1450. */
  1451. /** @defgroup ETH_VLAN_Tag_Comparison ETH VLAN Tag Comparison
  1452. * @{
  1453. */
  1454. #define ETH_VLANTAGCOMPARISON_12BIT ((uint32_t)0x00010000)
  1455. #define ETH_VLANTAGCOMPARISON_16BIT ((uint32_t)0x00000000)
  1456. /**
  1457. * @}
  1458. */
  1459. /** @defgroup ETH_MAC_addresses ETH MAC addresses
  1460. * @{
  1461. */
  1462. #define ETH_MAC_ADDRESS0 ((uint32_t)0x00000000)
  1463. #define ETH_MAC_ADDRESS1 ((uint32_t)0x00000008)
  1464. #define ETH_MAC_ADDRESS2 ((uint32_t)0x00000010)
  1465. #define ETH_MAC_ADDRESS3 ((uint32_t)0x00000018)
  1466. /**
  1467. * @}
  1468. */
  1469. /** @defgroup ETH_MAC_addresses_filter_SA_DA ETH MAC addresses filter SA DA
  1470. * @{
  1471. */
  1472. #define ETH_MAC_ADDRESSFILTER_SA ((uint32_t)0x00000000)
  1473. #define ETH_MAC_ADDRESSFILTER_DA ((uint32_t)0x00000008)
  1474. /**
  1475. * @}
  1476. */
  1477. /** @defgroup ETH_MAC_addresses_filter_Mask_bytes ETH MAC addresses filter Mask bytes
  1478. * @{
  1479. */
  1480. #define ETH_MAC_ADDRESSMASK_BYTE6 ((uint32_t)0x20000000) /*!< Mask MAC Address high reg bits [15:8] */
  1481. #define ETH_MAC_ADDRESSMASK_BYTE5 ((uint32_t)0x10000000) /*!< Mask MAC Address high reg bits [7:0] */
  1482. #define ETH_MAC_ADDRESSMASK_BYTE4 ((uint32_t)0x08000000) /*!< Mask MAC Address low reg bits [31:24] */
  1483. #define ETH_MAC_ADDRESSMASK_BYTE3 ((uint32_t)0x04000000) /*!< Mask MAC Address low reg bits [23:16] */
  1484. #define ETH_MAC_ADDRESSMASK_BYTE2 ((uint32_t)0x02000000) /*!< Mask MAC Address low reg bits [15:8] */
  1485. #define ETH_MAC_ADDRESSMASK_BYTE1 ((uint32_t)0x01000000) /*!< Mask MAC Address low reg bits [70] */
  1486. /**
  1487. * @}
  1488. */
  1489. /** @defgroup ETH_MAC_Debug_flags ETH MAC Debug flags
  1490. * @{
  1491. */
  1492. #define ETH_MAC_TXFIFO_FULL ((uint32_t)0x02000000) /* Tx FIFO full */
  1493. #define ETH_MAC_TXFIFONOT_EMPTY ((uint32_t)0x01000000) /* Tx FIFO not empty */
  1494. #define ETH_MAC_TXFIFO_WRITE_ACTIVE ((uint32_t)0x00400000) /* Tx FIFO write active */
  1495. #define ETH_MAC_TXFIFO_IDLE ((uint32_t)0x00000000) /* Tx FIFO read status: Idle */
  1496. #define ETH_MAC_TXFIFO_READ ((uint32_t)0x00100000) /* Tx FIFO read status: Read (transferring data to the MAC transmitter) */
  1497. #define ETH_MAC_TXFIFO_WAITING ((uint32_t)0x00200000) /* Tx FIFO read status: Waiting for TxStatus from MAC transmitter */
  1498. #define ETH_MAC_TXFIFO_WRITING ((uint32_t)0x00300000) /* Tx FIFO read status: Writing the received TxStatus or flushing the TxFIFO */
  1499. #define ETH_MAC_TRANSMISSION_PAUSE ((uint32_t)0x00080000) /* MAC transmitter in pause */
  1500. #define ETH_MAC_TRANSMITFRAMECONTROLLER_IDLE ((uint32_t)0x00000000) /* MAC transmit frame controller: Idle */
  1501. #define ETH_MAC_TRANSMITFRAMECONTROLLER_WAITING ((uint32_t)0x00020000) /* MAC transmit frame controller: Waiting for Status of previous frame or IFG/backoff period to be over */
  1502. #define ETH_MAC_TRANSMITFRAMECONTROLLER_GENRATING_PCF ((uint32_t)0x00040000) /* MAC transmit frame controller: Generating and transmitting a Pause control frame (in full duplex mode) */
  1503. #define ETH_MAC_TRANSMITFRAMECONTROLLER_TRANSFERRING ((uint32_t)0x00060000) /* MAC transmit frame controller: Transferring input frame for transmission */
  1504. #define ETH_MAC_MII_TRANSMIT_ACTIVE ((uint32_t)0x00010000) /* MAC MII transmit engine active */
  1505. #define ETH_MAC_RXFIFO_EMPTY ((uint32_t)0x00000000) /* Rx FIFO fill level: empty */
  1506. #define ETH_MAC_RXFIFO_BELOW_THRESHOLD ((uint32_t)0x00000100) /* Rx FIFO fill level: fill-level below flow-control de-activate threshold */
  1507. #define ETH_MAC_RXFIFO_ABOVE_THRESHOLD ((uint32_t)0x00000200) /* Rx FIFO fill level: fill-level above flow-control activate threshold */
  1508. #define ETH_MAC_RXFIFO_FULL ((uint32_t)0x00000300) /* Rx FIFO fill level: full */
  1509. #define ETH_MAC_READCONTROLLER_IDLE ((uint32_t)0x00000000) /* Rx FIFO read controller IDLE state */
  1510. #define ETH_MAC_READCONTROLLER_READING_DATA ((uint32_t)0x00000020) /* Rx FIFO read controller Reading frame data */
  1511. #define ETH_MAC_READCONTROLLER_READING_STATUS ((uint32_t)0x00000040) /* Rx FIFO read controller Reading frame status (or time-stamp) */
  1512. #define ETH_MAC_READCONTROLLER_FLUSHING ((uint32_t)0x00000060) /* Rx FIFO read controller Flushing the frame data and status */
  1513. #define ETH_MAC_RXFIFO_WRITE_ACTIVE ((uint32_t)0x00000010) /* Rx FIFO write controller active */
  1514. #define ETH_MAC_SMALL_FIFO_NOTACTIVE ((uint32_t)0x00000000) /* MAC small FIFO read / write controllers not active */
  1515. #define ETH_MAC_SMALL_FIFO_READ_ACTIVE ((uint32_t)0x00000002) /* MAC small FIFO read controller active */
  1516. #define ETH_MAC_SMALL_FIFO_WRITE_ACTIVE ((uint32_t)0x00000004) /* MAC small FIFO write controller active */
  1517. #define ETH_MAC_SMALL_FIFO_RW_ACTIVE ((uint32_t)0x00000006) /* MAC small FIFO read / write controllers active */
  1518. #define ETH_MAC_MII_RECEIVE_PROTOCOL_ACTIVE ((uint32_t)0x00000001) /* MAC MII receive protocol engine active */
  1519. /**
  1520. * @}
  1521. */
  1522. /** @defgroup ETH_Drop_TCP_IP_Checksum_Error_Frame ETH Drop TCP IP Checksum Error Frame
  1523. * @{
  1524. */
  1525. #define ETH_DROPTCPIPCHECKSUMERRORFRAME_ENABLE ((uint32_t)0x00000000)
  1526. #define ETH_DROPTCPIPCHECKSUMERRORFRAME_DISABLE ((uint32_t)0x04000000)
  1527. /**
  1528. * @}
  1529. */
  1530. /** @defgroup ETH_Receive_Store_Forward ETH Receive Store Forward
  1531. * @{
  1532. */
  1533. #define ETH_RECEIVESTOREFORWARD_ENABLE ((uint32_t)0x02000000)
  1534. #define ETH_RECEIVESTOREFORWARD_DISABLE ((uint32_t)0x00000000)
  1535. /**
  1536. * @}
  1537. */
  1538. /** @defgroup ETH_Flush_Received_Frame ETH Flush Received Frame
  1539. * @{
  1540. */
  1541. #define ETH_FLUSHRECEIVEDFRAME_ENABLE ((uint32_t)0x00000000)
  1542. #define ETH_FLUSHRECEIVEDFRAME_DISABLE ((uint32_t)0x01000000)
  1543. /**
  1544. * @}
  1545. */
  1546. /** @defgroup ETH_Transmit_Store_Forward ETH Transmit Store Forward
  1547. * @{
  1548. */
  1549. #define ETH_TRANSMITSTOREFORWARD_ENABLE ((uint32_t)0x00200000)
  1550. #define ETH_TRANSMITSTOREFORWARD_DISABLE ((uint32_t)0x00000000)
  1551. /**
  1552. * @}
  1553. */
  1554. /** @defgroup ETH_Transmit_Threshold_Control ETH Transmit Threshold Control
  1555. * @{
  1556. */
  1557. #define ETH_TRANSMITTHRESHOLDCONTROL_64BYTES ((uint32_t)0x00000000) /*!< threshold level of the MTL Transmit FIFO is 64 Bytes */
  1558. #define ETH_TRANSMITTHRESHOLDCONTROL_128BYTES ((uint32_t)0x00004000) /*!< threshold level of the MTL Transmit FIFO is 128 Bytes */
  1559. #define ETH_TRANSMITTHRESHOLDCONTROL_192BYTES ((uint32_t)0x00008000) /*!< threshold level of the MTL Transmit FIFO is 192 Bytes */
  1560. #define ETH_TRANSMITTHRESHOLDCONTROL_256BYTES ((uint32_t)0x0000C000) /*!< threshold level of the MTL Transmit FIFO is 256 Bytes */
  1561. #define ETH_TRANSMITTHRESHOLDCONTROL_40BYTES ((uint32_t)0x00010000) /*!< threshold level of the MTL Transmit FIFO is 40 Bytes */
  1562. #define ETH_TRANSMITTHRESHOLDCONTROL_32BYTES ((uint32_t)0x00014000) /*!< threshold level of the MTL Transmit FIFO is 32 Bytes */
  1563. #define ETH_TRANSMITTHRESHOLDCONTROL_24BYTES ((uint32_t)0x00018000) /*!< threshold level of the MTL Transmit FIFO is 24 Bytes */
  1564. #define ETH_TRANSMITTHRESHOLDCONTROL_16BYTES ((uint32_t)0x0001C000) /*!< threshold level of the MTL Transmit FIFO is 16 Bytes */
  1565. /**
  1566. * @}
  1567. */
  1568. /** @defgroup ETH_Forward_Error_Frames ETH Forward Error Frames
  1569. * @{
  1570. */
  1571. #define ETH_FORWARDERRORFRAMES_ENABLE ((uint32_t)0x00000080)
  1572. #define ETH_FORWARDERRORFRAMES_DISABLE ((uint32_t)0x00000000)
  1573. /**
  1574. * @}
  1575. */
  1576. /** @defgroup ETH_Forward_Undersized_Good_Frames ETH Forward Undersized Good Frames
  1577. * @{
  1578. */
  1579. #define ETH_FORWARDUNDERSIZEDGOODFRAMES_ENABLE ((uint32_t)0x00000040)
  1580. #define ETH_FORWARDUNDERSIZEDGOODFRAMES_DISABLE ((uint32_t)0x00000000)
  1581. /**
  1582. * @}
  1583. */
  1584. /** @defgroup ETH_Receive_Threshold_Control ETH Receive Threshold Control
  1585. * @{
  1586. */
  1587. #define ETH_RECEIVEDTHRESHOLDCONTROL_64BYTES ((uint32_t)0x00000000) /*!< threshold level of the MTL Receive FIFO is 64 Bytes */
  1588. #define ETH_RECEIVEDTHRESHOLDCONTROL_32BYTES ((uint32_t)0x00000008) /*!< threshold level of the MTL Receive FIFO is 32 Bytes */
  1589. #define ETH_RECEIVEDTHRESHOLDCONTROL_96BYTES ((uint32_t)0x00000010) /*!< threshold level of the MTL Receive FIFO is 96 Bytes */
  1590. #define ETH_RECEIVEDTHRESHOLDCONTROL_128BYTES ((uint32_t)0x00000018) /*!< threshold level of the MTL Receive FIFO is 128 Bytes */
  1591. /**
  1592. * @}
  1593. */
  1594. /** @defgroup ETH_Second_Frame_Operate ETH Second Frame Operate
  1595. * @{
  1596. */
  1597. #define ETH_SECONDFRAMEOPERARTE_ENABLE ((uint32_t)0x00000004)
  1598. #define ETH_SECONDFRAMEOPERARTE_DISABLE ((uint32_t)0x00000000)
  1599. /**
  1600. * @}
  1601. */
  1602. /** @defgroup ETH_Address_Aligned_Beats ETH Address Aligned Beats
  1603. * @{
  1604. */
  1605. #define ETH_ADDRESSALIGNEDBEATS_ENABLE ((uint32_t)0x02000000)
  1606. #define ETH_ADDRESSALIGNEDBEATS_DISABLE ((uint32_t)0x00000000)
  1607. /**
  1608. * @}
  1609. */
  1610. /** @defgroup ETH_Fixed_Burst ETH Fixed Burst
  1611. * @{
  1612. */
  1613. #define ETH_FIXEDBURST_ENABLE ((uint32_t)0x00010000)
  1614. #define ETH_FIXEDBURST_DISABLE ((uint32_t)0x00000000)
  1615. /**
  1616. * @}
  1617. */
  1618. /** @defgroup ETH_Rx_DMA_Burst_Length ETH Rx DMA Burst Length
  1619. * @{
  1620. */
  1621. #define ETH_RXDMABURSTLENGTH_1BEAT ((uint32_t)0x00020000) /*!< maximum number of beats to be transferred in one RxDMA transaction is 1 */
  1622. #define ETH_RXDMABURSTLENGTH_2BEAT ((uint32_t)0x00040000) /*!< maximum number of beats to be transferred in one RxDMA transaction is 2 */
  1623. #define ETH_RXDMABURSTLENGTH_4BEAT ((uint32_t)0x00080000) /*!< maximum number of beats to be transferred in one RxDMA transaction is 4 */
  1624. #define ETH_RXDMABURSTLENGTH_8BEAT ((uint32_t)0x00100000) /*!< maximum number of beats to be transferred in one RxDMA transaction is 8 */
  1625. #define ETH_RXDMABURSTLENGTH_16BEAT ((uint32_t)0x00200000) /*!< maximum number of beats to be transferred in one RxDMA transaction is 16 */
  1626. #define ETH_RXDMABURSTLENGTH_32BEAT ((uint32_t)0x00400000) /*!< maximum number of beats to be transferred in one RxDMA transaction is 32 */
  1627. #define ETH_RXDMABURSTLENGTH_4XPBL_4BEAT ((uint32_t)0x01020000) /*!< maximum number of beats to be transferred in one RxDMA transaction is 4 */
  1628. #define ETH_RXDMABURSTLENGTH_4XPBL_8BEAT ((uint32_t)0x01040000) /*!< maximum number of beats to be transferred in one RxDMA transaction is 8 */
  1629. #define ETH_RXDMABURSTLENGTH_4XPBL_16BEAT ((uint32_t)0x01080000) /*!< maximum number of beats to be transferred in one RxDMA transaction is 16 */
  1630. #define ETH_RXDMABURSTLENGTH_4XPBL_32BEAT ((uint32_t)0x01100000) /*!< maximum number of beats to be transferred in one RxDMA transaction is 32 */
  1631. #define ETH_RXDMABURSTLENGTH_4XPBL_64BEAT ((uint32_t)0x01200000) /*!< maximum number of beats to be transferred in one RxDMA transaction is 64 */
  1632. #define ETH_RXDMABURSTLENGTH_4XPBL_128BEAT ((uint32_t)0x01400000) /*!< maximum number of beats to be transferred in one RxDMA transaction is 128 */
  1633. /**
  1634. * @}
  1635. */
  1636. /** @defgroup ETH_Tx_DMA_Burst_Length ETH Tx DMA Burst Length
  1637. * @{
  1638. */
  1639. #define ETH_TXDMABURSTLENGTH_1BEAT ((uint32_t)0x00000100) /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 1 */
  1640. #define ETH_TXDMABURSTLENGTH_2BEAT ((uint32_t)0x00000200) /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 2 */
  1641. #define ETH_TXDMABURSTLENGTH_4BEAT ((uint32_t)0x00000400) /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 4 */
  1642. #define ETH_TXDMABURSTLENGTH_8BEAT ((uint32_t)0x00000800) /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 8 */
  1643. #define ETH_TXDMABURSTLENGTH_16BEAT ((uint32_t)0x00001000) /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 16 */
  1644. #define ETH_TXDMABURSTLENGTH_32BEAT ((uint32_t)0x00002000) /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 32 */
  1645. #define ETH_TXDMABURSTLENGTH_4XPBL_4BEAT ((uint32_t)0x01000100) /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 4 */
  1646. #define ETH_TXDMABURSTLENGTH_4XPBL_8BEAT ((uint32_t)0x01000200) /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 8 */
  1647. #define ETH_TXDMABURSTLENGTH_4XPBL_16BEAT ((uint32_t)0x01000400) /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 16 */
  1648. #define ETH_TXDMABURSTLENGTH_4XPBL_32BEAT ((uint32_t)0x01000800) /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 32 */
  1649. #define ETH_TXDMABURSTLENGTH_4XPBL_64BEAT ((uint32_t)0x01001000) /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 64 */
  1650. #define ETH_TXDMABURSTLENGTH_4XPBL_128BEAT ((uint32_t)0x01002000) /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 128 */
  1651. /**
  1652. * @}
  1653. */
  1654. /** @defgroup ETH_DMA_Enhanced_descriptor_format ETH DMA Enhanced descriptor format
  1655. * @{
  1656. */
  1657. #define ETH_DMAENHANCEDDESCRIPTOR_ENABLE ((uint32_t)0x00000080)
  1658. #define ETH_DMAENHANCEDDESCRIPTOR_DISABLE ((uint32_t)0x00000000)
  1659. /**
  1660. * @}
  1661. */
  1662. /** @defgroup ETH_DMA_Arbitration ETH DMA Arbitration
  1663. * @{
  1664. */
  1665. #define ETH_DMAARBITRATION_ROUNDROBIN_RXTX_1_1 ((uint32_t)0x00000000)
  1666. #define ETH_DMAARBITRATION_ROUNDROBIN_RXTX_2_1 ((uint32_t)0x00004000)
  1667. #define ETH_DMAARBITRATION_ROUNDROBIN_RXTX_3_1 ((uint32_t)0x00008000)
  1668. #define ETH_DMAARBITRATION_ROUNDROBIN_RXTX_4_1 ((uint32_t)0x0000C000)
  1669. #define ETH_DMAARBITRATION_RXPRIORTX ((uint32_t)0x00000002)
  1670. /**
  1671. * @}
  1672. */
  1673. /** @defgroup ETH_DMA_Tx_descriptor_segment ETH DMA Tx descriptor segment
  1674. * @{
  1675. */
  1676. #define ETH_DMATXDESC_LASTSEGMENTS ((uint32_t)0x40000000) /*!< Last Segment */
  1677. #define ETH_DMATXDESC_FIRSTSEGMENT ((uint32_t)0x20000000) /*!< First Segment */
  1678. /**
  1679. * @}
  1680. */
  1681. /** @defgroup ETH_DMA_Tx_descriptor_Checksum_Insertion_Control ETH DMA Tx descriptor Checksum Insertion Control
  1682. * @{
  1683. */
  1684. #define ETH_DMATXDESC_CHECKSUMBYPASS ((uint32_t)0x00000000) /*!< Checksum engine bypass */
  1685. #define ETH_DMATXDESC_CHECKSUMIPV4HEADER ((uint32_t)0x00400000) /*!< IPv4 header checksum insertion */
  1686. #define ETH_DMATXDESC_CHECKSUMTCPUDPICMPSEGMENT ((uint32_t)0x00800000) /*!< TCP/UDP/ICMP checksum insertion. Pseudo header checksum is assumed to be present */
  1687. #define ETH_DMATXDESC_CHECKSUMTCPUDPICMPFULL ((uint32_t)0x00C00000) /*!< TCP/UDP/ICMP checksum fully in hardware including pseudo header */
  1688. /**
  1689. * @}
  1690. */
  1691. /** @defgroup ETH_DMA_Rx_descriptor_buffers ETH DMA Rx descriptor buffers
  1692. * @{
  1693. */
  1694. #define ETH_DMARXDESC_BUFFER1 ((uint32_t)0x00000000) /*!< DMA Rx Desc Buffer1 */
  1695. #define ETH_DMARXDESC_BUFFER2 ((uint32_t)0x00000001) /*!< DMA Rx Desc Buffer2 */
  1696. /**
  1697. * @}
  1698. */
  1699. /** @defgroup ETH_PMT_Flags ETH PMT Flags
  1700. * @{
  1701. */
  1702. #define ETH_PMT_FLAG_WUFFRPR ((uint32_t)0x80000000) /*!< Wake-Up Frame Filter Register Pointer Reset */
  1703. #define ETH_PMT_FLAG_WUFR ((uint32_t)0x00000040) /*!< Wake-Up Frame Received */
  1704. #define ETH_PMT_FLAG_MPR ((uint32_t)0x00000020) /*!< Magic Packet Received */
  1705. /**
  1706. * @}
  1707. */
  1708. /** @defgroup ETH_MMC_Tx_Interrupts ETH MMC Tx Interrupts
  1709. * @{
  1710. */
  1711. #define ETH_MMC_IT_TGF ((uint32_t)0x00200000) /*!< When Tx good frame counter reaches half the maximum value */
  1712. #define ETH_MMC_IT_TGFMSC ((uint32_t)0x00008000) /*!< When Tx good multi col counter reaches half the maximum value */
  1713. #define ETH_MMC_IT_TGFSC ((uint32_t)0x00004000) /*!< When Tx good single col counter reaches half the maximum value */
  1714. /**
  1715. * @}
  1716. */
  1717. /** @defgroup ETH_MMC_Rx_Interrupts ETH MMC Rx Interrupts
  1718. * @{
  1719. */
  1720. #define ETH_MMC_IT_RGUF ((uint32_t)0x10020000) /*!< When Rx good unicast frames counter reaches half the maximum value */
  1721. #define ETH_MMC_IT_RFAE ((uint32_t)0x10000040) /*!< When Rx alignment error counter reaches half the maximum value */
  1722. #define ETH_MMC_IT_RFCE ((uint32_t)0x10000020) /*!< When Rx crc error counter reaches half the maximum value */
  1723. /**
  1724. * @}
  1725. */
  1726. /** @defgroup ETH_MAC_Flags ETH MAC Flags
  1727. * @{
  1728. */
  1729. #define ETH_MAC_FLAG_TST ((uint32_t)0x00000200) /*!< Time stamp trigger flag (on MAC) */
  1730. #define ETH_MAC_FLAG_MMCT ((uint32_t)0x00000040) /*!< MMC transmit flag */
  1731. #define ETH_MAC_FLAG_MMCR ((uint32_t)0x00000020) /*!< MMC receive flag */
  1732. #define ETH_MAC_FLAG_MMC ((uint32_t)0x00000010) /*!< MMC flag (on MAC) */
  1733. #define ETH_MAC_FLAG_PMT ((uint32_t)0x00000008) /*!< PMT flag (on MAC) */
  1734. /**
  1735. * @}
  1736. */
  1737. /** @defgroup ETH_DMA_Flags ETH DMA Flags
  1738. * @{
  1739. */
  1740. #define ETH_DMA_FLAG_TST ((uint32_t)0x20000000) /*!< Time-stamp trigger interrupt (on DMA) */
  1741. #define ETH_DMA_FLAG_PMT ((uint32_t)0x10000000) /*!< PMT interrupt (on DMA) */
  1742. #define ETH_DMA_FLAG_MMC ((uint32_t)0x08000000) /*!< MMC interrupt (on DMA) */
  1743. #define ETH_DMA_FLAG_DATATRANSFERERROR ((uint32_t)0x00800000) /*!< Error bits 0-Rx DMA, 1-Tx DMA */
  1744. #define ETH_DMA_FLAG_READWRITEERROR ((uint32_t)0x01000000) /*!< Error bits 0-write transfer, 1-read transfer */
  1745. #define ETH_DMA_FLAG_ACCESSERROR ((uint32_t)0x02000000) /*!< Error bits 0-data buffer, 1-desc. access */
  1746. #define ETH_DMA_FLAG_NIS ((uint32_t)0x00010000) /*!< Normal interrupt summary flag */
  1747. #define ETH_DMA_FLAG_AIS ((uint32_t)0x00008000) /*!< Abnormal interrupt summary flag */
  1748. #define ETH_DMA_FLAG_ER ((uint32_t)0x00004000) /*!< Early receive flag */
  1749. #define ETH_DMA_FLAG_FBE ((uint32_t)0x00002000) /*!< Fatal bus error flag */
  1750. #define ETH_DMA_FLAG_ET ((uint32_t)0x00000400) /*!< Early transmit flag */
  1751. #define ETH_DMA_FLAG_RWT ((uint32_t)0x00000200) /*!< Receive watchdog timeout flag */
  1752. #define ETH_DMA_FLAG_RPS ((uint32_t)0x00000100) /*!< Receive process stopped flag */
  1753. #define ETH_DMA_FLAG_RBU ((uint32_t)0x00000080) /*!< Receive buffer unavailable flag */
  1754. #define ETH_DMA_FLAG_R ((uint32_t)0x00000040) /*!< Receive flag */
  1755. #define ETH_DMA_FLAG_TU ((uint32_t)0x00000020) /*!< Underflow flag */
  1756. #define ETH_DMA_FLAG_RO ((uint32_t)0x00000010) /*!< Overflow flag */
  1757. #define ETH_DMA_FLAG_TJT ((uint32_t)0x00000008) /*!< Transmit jabber timeout flag */
  1758. #define ETH_DMA_FLAG_TBU ((uint32_t)0x00000004) /*!< Transmit buffer unavailable flag */
  1759. #define ETH_DMA_FLAG_TPS ((uint32_t)0x00000002) /*!< Transmit process stopped flag */
  1760. #define ETH_DMA_FLAG_T ((uint32_t)0x00000001) /*!< Transmit flag */
  1761. /**
  1762. * @}
  1763. */
  1764. /** @defgroup ETH_MAC_Interrupts ETH MAC Interrupts
  1765. * @{
  1766. */
  1767. #define ETH_MAC_IT_TST ((uint32_t)0x00000200) /*!< Time stamp trigger interrupt (on MAC) */
  1768. #define ETH_MAC_IT_MMCT ((uint32_t)0x00000040) /*!< MMC transmit interrupt */
  1769. #define ETH_MAC_IT_MMCR ((uint32_t)0x00000020) /*!< MMC receive interrupt */
  1770. #define ETH_MAC_IT_MMC ((uint32_t)0x00000010) /*!< MMC interrupt (on MAC) */
  1771. #define ETH_MAC_IT_PMT ((uint32_t)0x00000008) /*!< PMT interrupt (on MAC) */
  1772. /**
  1773. * @}
  1774. */
  1775. /** @defgroup ETH_DMA_Interrupts ETH DMA Interrupts
  1776. * @{
  1777. */
  1778. #define ETH_DMA_IT_TST ((uint32_t)0x20000000) /*!< Time-stamp trigger interrupt (on DMA) */
  1779. #define ETH_DMA_IT_PMT ((uint32_t)0x10000000) /*!< PMT interrupt (on DMA) */
  1780. #define ETH_DMA_IT_MMC ((uint32_t)0x08000000) /*!< MMC interrupt (on DMA) */
  1781. #define ETH_DMA_IT_NIS ((uint32_t)0x00010000) /*!< Normal interrupt summary */
  1782. #define ETH_DMA_IT_AIS ((uint32_t)0x00008000) /*!< Abnormal interrupt summary */
  1783. #define ETH_DMA_IT_ER ((uint32_t)0x00004000) /*!< Early receive interrupt */
  1784. #define ETH_DMA_IT_FBE ((uint32_t)0x00002000) /*!< Fatal bus error interrupt */
  1785. #define ETH_DMA_IT_ET ((uint32_t)0x00000400) /*!< Early transmit interrupt */
  1786. #define ETH_DMA_IT_RWT ((uint32_t)0x00000200) /*!< Receive watchdog timeout interrupt */
  1787. #define ETH_DMA_IT_RPS ((uint32_t)0x00000100) /*!< Receive process stopped interrupt */
  1788. #define ETH_DMA_IT_RBU ((uint32_t)0x00000080) /*!< Receive buffer unavailable interrupt */
  1789. #define ETH_DMA_IT_R ((uint32_t)0x00000040) /*!< Receive interrupt */
  1790. #define ETH_DMA_IT_TU ((uint32_t)0x00000020) /*!< Underflow interrupt */
  1791. #define ETH_DMA_IT_RO ((uint32_t)0x00000010) /*!< Overflow interrupt */
  1792. #define ETH_DMA_IT_TJT ((uint32_t)0x00000008) /*!< Transmit jabber timeout interrupt */
  1793. #define ETH_DMA_IT_TBU ((uint32_t)0x00000004) /*!< Transmit buffer unavailable interrupt */
  1794. #define ETH_DMA_IT_TPS ((uint32_t)0x00000002) /*!< Transmit process stopped interrupt */
  1795. #define ETH_DMA_IT_T ((uint32_t)0x00000001) /*!< Transmit interrupt */
  1796. /**
  1797. * @}
  1798. */
  1799. /** @defgroup ETH_DMA_transmit_process_state ETH DMA transmit process state
  1800. * @{
  1801. */
  1802. #define ETH_DMA_TRANSMITPROCESS_STOPPED ((uint32_t)0x00000000) /*!< Stopped - Reset or Stop Tx Command issued */
  1803. #define ETH_DMA_TRANSMITPROCESS_FETCHING ((uint32_t)0x00100000) /*!< Running - fetching the Tx descriptor */
  1804. #define ETH_DMA_TRANSMITPROCESS_WAITING ((uint32_t)0x00200000) /*!< Running - waiting for status */
  1805. #define ETH_DMA_TRANSMITPROCESS_READING ((uint32_t)0x00300000) /*!< Running - reading the data from host memory */
  1806. #define ETH_DMA_TRANSMITPROCESS_SUSPENDED ((uint32_t)0x00600000) /*!< Suspended - Tx Descriptor unavailable */
  1807. #define ETH_DMA_TRANSMITPROCESS_CLOSING ((uint32_t)0x00700000) /*!< Running - closing Rx descriptor */
  1808. /**
  1809. * @}
  1810. */
  1811. /** @defgroup ETH_DMA_receive_process_state ETH DMA receive process state
  1812. * @{
  1813. */
  1814. #define ETH_DMA_RECEIVEPROCESS_STOPPED ((uint32_t)0x00000000) /*!< Stopped - Reset or Stop Rx Command issued */
  1815. #define ETH_DMA_RECEIVEPROCESS_FETCHING ((uint32_t)0x00020000) /*!< Running - fetching the Rx descriptor */
  1816. #define ETH_DMA_RECEIVEPROCESS_WAITING ((uint32_t)0x00060000) /*!< Running - waiting for packet */
  1817. #define ETH_DMA_RECEIVEPROCESS_SUSPENDED ((uint32_t)0x00080000) /*!< Suspended - Rx Descriptor unavailable */
  1818. #define ETH_DMA_RECEIVEPROCESS_CLOSING ((uint32_t)0x000A0000) /*!< Running - closing descriptor */
  1819. #define ETH_DMA_RECEIVEPROCESS_QUEUING ((uint32_t)0x000E0000) /*!< Running - queuing the receive frame into host memory */
  1820. /**
  1821. * @}
  1822. */
  1823. /** @defgroup ETH_DMA_overflow ETH DMA overflow
  1824. * @{
  1825. */
  1826. #define ETH_DMA_OVERFLOW_RXFIFOCOUNTER ((uint32_t)0x10000000) /*!< Overflow bit for FIFO overflow counter */
  1827. #define ETH_DMA_OVERFLOW_MISSEDFRAMECOUNTER ((uint32_t)0x00010000) /*!< Overflow bit for missed frame counter */
  1828. /**
  1829. * @}
  1830. */
  1831. /** @defgroup ETH_EXTI_LINE_WAKEUP ETH EXTI LINE WAKEUP
  1832. * @{
  1833. */
  1834. #define ETH_EXTI_LINE_WAKEUP ((uint32_t)0x00080000) /*!< External interrupt line 19 Connected to the ETH EXTI Line */
  1835. /**
  1836. * @}
  1837. */
  1838. /**
  1839. * @}
  1840. */
  1841. /* Exported macro ------------------------------------------------------------*/
  1842. /** @defgroup ETH_Exported_Macros ETH Exported Macros
  1843. * @brief macros to handle interrupts and specific clock configurations
  1844. * @{
  1845. */
  1846. /** @brief Reset ETH handle state
  1847. * @param __HANDLE__: specifies the ETH handle.
  1848. * @retval None
  1849. */
  1850. #define __HAL_ETH_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_ETH_STATE_RESET)
  1851. /**
  1852. * @brief Checks whether the specified ETHERNET DMA Tx Desc flag is set or not.
  1853. * @param __HANDLE__: ETH Handle
  1854. * @param __FLAG__: specifies the flag of TDES0 to check.
  1855. * @retval the ETH_DMATxDescFlag (SET or RESET).
  1856. */
  1857. #define __HAL_ETH_DMATXDESC_GET_FLAG(__HANDLE__, __FLAG__) ((__HANDLE__)->TxDesc->Status & (__FLAG__) == (__FLAG__))
  1858. /**
  1859. * @brief Checks whether the specified ETHERNET DMA Rx Desc flag is set or not.
  1860. * @param __HANDLE__: ETH Handle
  1861. * @param __FLAG__: specifies the flag of RDES0 to check.
  1862. * @retval the ETH_DMATxDescFlag (SET or RESET).
  1863. */
  1864. #define __HAL_ETH_DMARXDESC_GET_FLAG(__HANDLE__, __FLAG__) ((__HANDLE__)->RxDesc->Status & (__FLAG__) == (__FLAG__))
  1865. /**
  1866. * @brief Enables the specified DMA Rx Desc receive interrupt.
  1867. * @param __HANDLE__: ETH Handle
  1868. * @retval None
  1869. */
  1870. #define __HAL_ETH_DMARXDESC_ENABLE_IT(__HANDLE__) ((__HANDLE__)->RxDesc->ControlBufferSize &=(~(uint32_t)ETH_DMARXDESC_DIC))
  1871. /**
  1872. * @brief Disables the specified DMA Rx Desc receive interrupt.
  1873. * @param __HANDLE__: ETH Handle
  1874. * @retval None
  1875. */
  1876. #define __HAL_ETH_DMARXDESC_DISABLE_IT(__HANDLE__) ((__HANDLE__)->RxDesc->ControlBufferSize |= ETH_DMARXDESC_DIC)
  1877. /**
  1878. * @brief Set the specified DMA Rx Desc Own bit.
  1879. * @param __HANDLE__: ETH Handle
  1880. * @retval None
  1881. */
  1882. #define __HAL_ETH_DMARXDESC_SET_OWN_BIT(__HANDLE__) ((__HANDLE__)->RxDesc->Status |= ETH_DMARXDESC_OWN)
  1883. /**
  1884. * @brief Returns the specified ETHERNET DMA Tx Desc collision count.
  1885. * @param __HANDLE__: ETH Handle
  1886. * @retval The Transmit descriptor collision counter value.
  1887. */
  1888. #define __HAL_ETH_DMATXDESC_GET_COLLISION_COUNT(__HANDLE__) (((__HANDLE__)->TxDesc->Status & ETH_DMATXDESC_CC) >> ETH_DMATXDESC_COLLISION_COUNTSHIFT)
  1889. /**
  1890. * @brief Set the specified DMA Tx Desc Own bit.
  1891. * @param __HANDLE__: ETH Handle
  1892. * @retval None
  1893. */
  1894. #define __HAL_ETH_DMATXDESC_SET_OWN_BIT(__HANDLE__) ((__HANDLE__)->TxDesc->Status |= ETH_DMATXDESC_OWN)
  1895. /**
  1896. * @brief Enables the specified DMA Tx Desc Transmit interrupt.
  1897. * @param __HANDLE__: ETH Handle
  1898. * @retval None
  1899. */
  1900. #define __HAL_ETH_DMATXDESC_ENABLE_IT(__HANDLE__) ((__HANDLE__)->TxDesc->Status |= ETH_DMATXDESC_IC)
  1901. /**
  1902. * @brief Disables the specified DMA Tx Desc Transmit interrupt.
  1903. * @param __HANDLE__: ETH Handle
  1904. * @retval None
  1905. */
  1906. #define __HAL_ETH_DMATXDESC_DISABLE_IT(__HANDLE__) ((__HANDLE__)->TxDesc->Status &= ~ETH_DMATXDESC_IC)
  1907. /**
  1908. * @brief Selects the specified ETHERNET DMA Tx Desc Checksum Insertion.
  1909. * @param __HANDLE__: ETH Handle
  1910. * @param __CHECKSUM__: specifies is the DMA Tx desc checksum insertion.
  1911. * This parameter can be one of the following values:
  1912. * @arg ETH_DMATXDESC_CHECKSUMBYPASS : Checksum bypass
  1913. * @arg ETH_DMATXDESC_CHECKSUMIPV4HEADER : IPv4 header checksum
  1914. * @arg ETH_DMATXDESC_CHECKSUMTCPUDPICMPSEGMENT : TCP/UDP/ICMP checksum. Pseudo header checksum is assumed to be present
  1915. * @arg ETH_DMATXDESC_CHECKSUMTCPUDPICMPFULL : TCP/UDP/ICMP checksum fully in hardware including pseudo header
  1916. * @retval None
  1917. */
  1918. #define __HAL_ETH_DMATXDESC_CHECKSUM_INSERTION(__HANDLE__, __CHECKSUM__) ((__HANDLE__)->TxDesc->Status |= (__CHECKSUM__))
  1919. /**
  1920. * @brief Enables the DMA Tx Desc CRC.
  1921. * @param __HANDLE__: ETH Handle
  1922. * @retval None
  1923. */
  1924. #define __HAL_ETH_DMATXDESC_CRC_ENABLE(__HANDLE__) ((__HANDLE__)->TxDesc->Status &= ~ETH_DMATXDESC_DC)
  1925. /**
  1926. * @brief Disables the DMA Tx Desc CRC.
  1927. * @param __HANDLE__: ETH Handle
  1928. * @retval None
  1929. */
  1930. #define __HAL_ETH_DMATXDESC_CRC_DISABLE(__HANDLE__) ((__HANDLE__)->TxDesc->Status |= ETH_DMATXDESC_DC)
  1931. /**
  1932. * @brief Enables the DMA Tx Desc padding for frame shorter than 64 bytes.
  1933. * @param __HANDLE__: ETH Handle
  1934. * @retval None
  1935. */
  1936. #define __HAL_ETH_DMATXDESC_SHORT_FRAME_PADDING_ENABLE(__HANDLE__) ((__HANDLE__)->TxDesc->Status &= ~ETH_DMATXDESC_DP)
  1937. /**
  1938. * @brief Disables the DMA Tx Desc padding for frame shorter than 64 bytes.
  1939. * @param __HANDLE__: ETH Handle
  1940. * @retval None
  1941. */
  1942. #define __HAL_ETH_DMATXDESC_SHORT_FRAME_PADDING_DISABLE(__HANDLE__) ((__HANDLE__)->TxDesc->Status |= ETH_DMATXDESC_DP)
  1943. /**
  1944. * @brief Enables the specified ETHERNET MAC interrupts.
  1945. * @param __HANDLE__ : ETH Handle
  1946. * @param __INTERRUPT__: specifies the ETHERNET MAC interrupt sources to be
  1947. * enabled or disabled.
  1948. * This parameter can be any combination of the following values:
  1949. * @arg ETH_MAC_IT_TST : Time stamp trigger interrupt
  1950. * @arg ETH_MAC_IT_PMT : PMT interrupt
  1951. * @retval None
  1952. */
  1953. #define __HAL_ETH_MAC_ENABLE_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->MACIMR |= (__INTERRUPT__))
  1954. /**
  1955. * @brief Disables the specified ETHERNET MAC interrupts.
  1956. * @param __HANDLE__ : ETH Handle
  1957. * @param __INTERRUPT__: specifies the ETHERNET MAC interrupt sources to be
  1958. * enabled or disabled.
  1959. * This parameter can be any combination of the following values:
  1960. * @arg ETH_MAC_IT_TST : Time stamp trigger interrupt
  1961. * @arg ETH_MAC_IT_PMT : PMT interrupt
  1962. * @retval None
  1963. */
  1964. #define __HAL_ETH_MAC_DISABLE_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->MACIMR &= ~(__INTERRUPT__))
  1965. /**
  1966. * @brief Initiate a Pause Control Frame (Full-duplex only).
  1967. * @param __HANDLE__: ETH Handle
  1968. * @retval None
  1969. */
  1970. #define __HAL_ETH_INITIATE_PAUSE_CONTROL_FRAME(__HANDLE__) ((__HANDLE__)->Instance->MACFCR |= ETH_MACFCR_FCBBPA)
  1971. /**
  1972. * @brief Checks whether the ETHERNET flow control busy bit is set or not.
  1973. * @param __HANDLE__: ETH Handle
  1974. * @retval The new state of flow control busy status bit (SET or RESET).
  1975. */
  1976. #define __HAL_ETH_GET_FLOW_CONTROL_BUSY_STATUS(__HANDLE__) (((__HANDLE__)->Instance->MACFCR & ETH_MACFCR_FCBBPA) == ETH_MACFCR_FCBBPA)
  1977. /**
  1978. * @brief Enables the MAC Back Pressure operation activation (Half-duplex only).
  1979. * @param __HANDLE__: ETH Handle
  1980. * @retval None
  1981. */
  1982. #define __HAL_ETH_BACK_PRESSURE_ACTIVATION_ENABLE(__HANDLE__) ((__HANDLE__)->Instance->MACFCR |= ETH_MACFCR_FCBBPA)
  1983. /**
  1984. * @brief Disables the MAC BackPressure operation activation (Half-duplex only).
  1985. * @param __HANDLE__: ETH Handle
  1986. * @retval None
  1987. */
  1988. #define __HAL_ETH_BACK_PRESSURE_ACTIVATION_DISABLE(__HANDLE__) ((__HANDLE__)->Instance->MACFCR &= ~ETH_MACFCR_FCBBPA)
  1989. /**
  1990. * @brief Checks whether the specified ETHERNET MAC flag is set or not.
  1991. * @param __HANDLE__: ETH Handle
  1992. * @param __FLAG__: specifies the flag to check.
  1993. * This parameter can be one of the following values:
  1994. * @arg ETH_MAC_FLAG_TST : Time stamp trigger flag
  1995. * @arg ETH_MAC_FLAG_MMCT : MMC transmit flag
  1996. * @arg ETH_MAC_FLAG_MMCR : MMC receive flag
  1997. * @arg ETH_MAC_FLAG_MMC : MMC flag
  1998. * @arg ETH_MAC_FLAG_PMT : PMT flag
  1999. * @retval The state of ETHERNET MAC flag.
  2000. */
  2001. #define __HAL_ETH_MAC_GET_FLAG(__HANDLE__, __FLAG__) (((__HANDLE__)->Instance->MACSR &( __FLAG__)) == ( __FLAG__))
  2002. /**
  2003. * @brief Enables the specified ETHERNET DMA interrupts.
  2004. * @param __HANDLE__ : ETH Handle
  2005. * @param __INTERRUPT__: specifies the ETHERNET DMA interrupt sources to be
  2006. * enabled @ref ETH_DMA_Interrupts
  2007. * @retval None
  2008. */
  2009. #define __HAL_ETH_DMA_ENABLE_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->DMAIER |= (__INTERRUPT__))
  2010. /**
  2011. * @brief Disables the specified ETHERNET DMA interrupts.
  2012. * @param __HANDLE__ : ETH Handle
  2013. * @param __INTERRUPT__: specifies the ETHERNET DMA interrupt sources to be
  2014. * disabled. @ref ETH_DMA_Interrupts
  2015. * @retval None
  2016. */
  2017. #define __HAL_ETH_DMA_DISABLE_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->DMAIER &= ~(__INTERRUPT__))
  2018. /**
  2019. * @brief Clears the ETHERNET DMA IT pending bit.
  2020. * @param __HANDLE__ : ETH Handle
  2021. * @param __INTERRUPT__: specifies the interrupt pending bit to clear. @ref ETH_DMA_Interrupts
  2022. * @retval None
  2023. */
  2024. #define __HAL_ETH_DMA_CLEAR_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->DMASR =(__INTERRUPT__))
  2025. /**
  2026. * @brief Checks whether the specified ETHERNET DMA flag is set or not.
  2027. * @param __HANDLE__: ETH Handle
  2028. * @param __FLAG__: specifies the flag to check. @ref ETH_DMA_Flags
  2029. * @retval The new state of ETH_DMA_FLAG (SET or RESET).
  2030. */
  2031. #define __HAL_ETH_DMA_GET_FLAG(__HANDLE__, __FLAG__) (((__HANDLE__)->Instance->DMASR &( __FLAG__)) == ( __FLAG__))
  2032. /**
  2033. * @brief Checks whether the specified ETHERNET DMA flag is set or not.
  2034. * @param __HANDLE__: ETH Handle
  2035. * @param __FLAG__: specifies the flag to clear. @ref ETH_DMA_Flags
  2036. * @retval The new state of ETH_DMA_FLAG (SET or RESET).
  2037. */
  2038. #define __HAL_ETH_DMA_CLEAR_FLAG(__HANDLE__, __FLAG__) ((__HANDLE__)->Instance->DMASR = (__FLAG__))
  2039. /**
  2040. * @brief Checks whether the specified ETHERNET DMA overflow flag is set or not.
  2041. * @param __HANDLE__: ETH Handle
  2042. * @param __OVERFLOW__: specifies the DMA overflow flag to check.
  2043. * This parameter can be one of the following values:
  2044. * @arg ETH_DMA_OVERFLOW_RXFIFOCOUNTER : Overflow for FIFO Overflows Counter
  2045. * @arg ETH_DMA_OVERFLOW_MISSEDFRAMECOUNTER : Overflow for Buffer Unavailable Missed Frame Counter
  2046. * @retval The state of ETHERNET DMA overflow Flag (SET or RESET).
  2047. */
  2048. #define __HAL_ETH_GET_DMA_OVERFLOW_STATUS(__HANDLE__, __OVERFLOW__) (((__HANDLE__)->Instance->DMAMFBOCR & (__OVERFLOW__)) == (__OVERFLOW__))
  2049. /**
  2050. * @brief Set the DMA Receive status watchdog timer register value
  2051. * @param __HANDLE__: ETH Handle
  2052. * @param __VALUE__: DMA Receive status watchdog timer register value
  2053. * @retval None
  2054. */
  2055. #define __HAL_ETH_SET_RECEIVE_WATCHDOG_TIMER(__HANDLE__, __VALUE__) ((__HANDLE__)->Instance->DMARSWTR = (__VALUE__))
  2056. /**
  2057. * @brief Enables any unicast packet filtered by the MAC address
  2058. * recognition to be a wake-up frame.
  2059. * @param __HANDLE__: ETH Handle.
  2060. * @retval None
  2061. */
  2062. #define __HAL_ETH_GLOBAL_UNICAST_WAKEUP_ENABLE(__HANDLE__) ((__HANDLE__)->Instance->MACPMTCSR |= ETH_MACPMTCSR_GU)
  2063. /**
  2064. * @brief Disables any unicast packet filtered by the MAC address
  2065. * recognition to be a wake-up frame.
  2066. * @param __HANDLE__: ETH Handle.
  2067. * @retval None
  2068. */
  2069. #define __HAL_ETH_GLOBAL_UNICAST_WAKEUP_DISABLE(__HANDLE__) ((__HANDLE__)->Instance->MACPMTCSR &= ~ETH_MACPMTCSR_GU)
  2070. /**
  2071. * @brief Enables the MAC Wake-Up Frame Detection.
  2072. * @param __HANDLE__: ETH Handle.
  2073. * @retval None
  2074. */
  2075. #define __HAL_ETH_WAKEUP_FRAME_DETECTION_ENABLE(__HANDLE__) ((__HANDLE__)->Instance->MACPMTCSR |= ETH_MACPMTCSR_WFE)
  2076. /**
  2077. * @brief Disables the MAC Wake-Up Frame Detection.
  2078. * @param __HANDLE__: ETH Handle.
  2079. * @retval None
  2080. */
  2081. #define __HAL_ETH_WAKEUP_FRAME_DETECTION_DISABLE(__HANDLE__) ((__HANDLE__)->Instance->MACPMTCSR &= ~ETH_MACPMTCSR_WFE)
  2082. /**
  2083. * @brief Enables the MAC Magic Packet Detection.
  2084. * @param __HANDLE__: ETH Handle.
  2085. * @retval None
  2086. */
  2087. #define __HAL_ETH_MAGIC_PACKET_DETECTION_ENABLE(__HANDLE__) ((__HANDLE__)->Instance->MACPMTCSR |= ETH_MACPMTCSR_MPE)
  2088. /**
  2089. * @brief Disables the MAC Magic Packet Detection.
  2090. * @param __HANDLE__: ETH Handle.
  2091. * @retval None
  2092. */
  2093. #define __HAL_ETH_MAGIC_PACKET_DETECTION_DISABLE(__HANDLE__) ((__HANDLE__)->Instance->MACPMTCSR &= ~ETH_MACPMTCSR_WFE)
  2094. /**
  2095. * @brief Enables the MAC Power Down.
  2096. * @param __HANDLE__: ETH Handle
  2097. * @retval None
  2098. */
  2099. #define __HAL_ETH_POWER_DOWN_ENABLE(__HANDLE__) ((__HANDLE__)->Instance->MACPMTCSR |= ETH_MACPMTCSR_PD)
  2100. /**
  2101. * @brief Disables the MAC Power Down.
  2102. * @param __HANDLE__: ETH Handle
  2103. * @retval None
  2104. */
  2105. #define __HAL_ETH_POWER_DOWN_DISABLE(__HANDLE__) ((__HANDLE__)->Instance->MACPMTCSR &= ~ETH_MACPMTCSR_PD)
  2106. /**
  2107. * @brief Checks whether the specified ETHERNET PMT flag is set or not.
  2108. * @param __HANDLE__: ETH Handle.
  2109. * @param __FLAG__: specifies the flag to check.
  2110. * This parameter can be one of the following values:
  2111. * @arg ETH_PMT_FLAG_WUFFRPR : Wake-Up Frame Filter Register Pointer Reset
  2112. * @arg ETH_PMT_FLAG_WUFR : Wake-Up Frame Received
  2113. * @arg ETH_PMT_FLAG_MPR : Magic Packet Received
  2114. * @retval The new state of ETHERNET PMT Flag (SET or RESET).
  2115. */
  2116. #define __HAL_ETH_GET_PMT_FLAG_STATUS(__HANDLE__, __FLAG__) (((__HANDLE__)->Instance->MACPMTCSR &( __FLAG__)) == ( __FLAG__))
  2117. /**
  2118. * @brief Preset and Initialize the MMC counters to almost-full value: 0xFFFF_FFF0 (full - 16)
  2119. * @param __HANDLE__: ETH Handle.
  2120. * @retval None
  2121. */
  2122. #define __HAL_ETH_MMC_COUNTER_FULL_PRESET(__HANDLE__) ((__HANDLE__)->Instance->MMCCR |= (ETH_MMCCR_MCFHP | ETH_MMCCR_MCP))
  2123. /**
  2124. * @brief Preset and Initialize the MMC counters to almost-half value: 0x7FFF_FFF0 (half - 16)
  2125. * @param __HANDLE__: ETH Handle.
  2126. * @retval None
  2127. */
  2128. #define __HAL_ETH_MMC_COUNTER_HALF_PRESET(__HANDLE__) do{(__HANDLE__)->Instance->MMCCR &= ~ETH_MMCCR_MCFHP;\
  2129. (__HANDLE__)->Instance->MMCCR |= ETH_MMCCR_MCP;} while (0)
  2130. /**
  2131. * @brief Enables the MMC Counter Freeze.
  2132. * @param __HANDLE__: ETH Handle.
  2133. * @retval None
  2134. */
  2135. #define __HAL_ETH_MMC_COUNTER_FREEZE_ENABLE(__HANDLE__) ((__HANDLE__)->Instance->MMCCR |= ETH_MMCCR_MCF)
  2136. /**
  2137. * @brief Disables the MMC Counter Freeze.
  2138. * @param __HANDLE__: ETH Handle.
  2139. * @retval None
  2140. */
  2141. #define __HAL_ETH_MMC_COUNTER_FREEZE_DISABLE(__HANDLE__) ((__HANDLE__)->Instance->MMCCR &= ~ETH_MMCCR_MCF)
  2142. /**
  2143. * @brief Enables the MMC Reset On Read.
  2144. * @param __HANDLE__: ETH Handle.
  2145. * @retval None
  2146. */
  2147. #define __HAL_ETH_ETH_MMC_RESET_ONREAD_ENABLE(__HANDLE__) ((__HANDLE__)->Instance->MMCCR |= ETH_MMCCR_ROR)
  2148. /**
  2149. * @brief Disables the MMC Reset On Read.
  2150. * @param __HANDLE__: ETH Handle.
  2151. * @retval None
  2152. */
  2153. #define __HAL_ETH_ETH_MMC_RESET_ONREAD_DISABLE(__HANDLE__) ((__HANDLE__)->Instance->MMCCR &= ~ETH_MMCCR_ROR)
  2154. /**
  2155. * @brief Enables the MMC Counter Stop Rollover.
  2156. * @param __HANDLE__: ETH Handle.
  2157. * @retval None
  2158. */
  2159. #define __HAL_ETH_ETH_MMC_COUNTER_ROLLOVER_ENABLE(__HANDLE__) ((__HANDLE__)->Instance->MMCCR &= ~ETH_MMCCR_CSR)
  2160. /**
  2161. * @brief Disables the MMC Counter Stop Rollover.
  2162. * @param __HANDLE__: ETH Handle.
  2163. * @retval None
  2164. */
  2165. #define __HAL_ETH_ETH_MMC_COUNTER_ROLLOVER_DISABLE(__HANDLE__) ((__HANDLE__)->Instance->MMCCR |= ETH_MMCCR_CSR)
  2166. /**
  2167. * @brief Resets the MMC Counters.
  2168. * @param __HANDLE__: ETH Handle.
  2169. * @retval None
  2170. */
  2171. #define __HAL_ETH_MMC_COUNTERS_RESET(__HANDLE__) ((__HANDLE__)->Instance->MMCCR |= ETH_MMCCR_CR)
  2172. /**
  2173. * @brief Enables the specified ETHERNET MMC Rx interrupts.
  2174. * @param __HANDLE__: ETH Handle.
  2175. * @param __INTERRUPT__: specifies the ETHERNET MMC interrupt sources to be enabled or disabled.
  2176. * This parameter can be one of the following values:
  2177. * @arg ETH_MMC_IT_RGUF : When Rx good unicast frames counter reaches half the maximum value
  2178. * @arg ETH_MMC_IT_RFAE : When Rx alignment error counter reaches half the maximum value
  2179. * @arg ETH_MMC_IT_RFCE : When Rx crc error counter reaches half the maximum value
  2180. * @retval None
  2181. */
  2182. #define __HAL_ETH_MMC_RX_IT_ENABLE(__HANDLE__, __INTERRUPT__) (__HANDLE__)->Instance->MMCRIMR &= ~((__INTERRUPT__) & 0xEFFFFFFF)
  2183. /**
  2184. * @brief Disables the specified ETHERNET MMC Rx interrupts.
  2185. * @param __HANDLE__: ETH Handle.
  2186. * @param __INTERRUPT__: specifies the ETHERNET MMC interrupt sources to be enabled or disabled.
  2187. * This parameter can be one of the following values:
  2188. * @arg ETH_MMC_IT_RGUF : When Rx good unicast frames counter reaches half the maximum value
  2189. * @arg ETH_MMC_IT_RFAE : When Rx alignment error counter reaches half the maximum value
  2190. * @arg ETH_MMC_IT_RFCE : When Rx crc error counter reaches half the maximum value
  2191. * @retval None
  2192. */
  2193. #define __HAL_ETH_MMC_RX_IT_DISABLE(__HANDLE__, __INTERRUPT__) (__HANDLE__)->Instance->MMCRIMR |= ((__INTERRUPT__) & 0xEFFFFFFF)
  2194. /**
  2195. * @brief Enables the specified ETHERNET MMC Tx interrupts.
  2196. * @param __HANDLE__: ETH Handle.
  2197. * @param __INTERRUPT__: specifies the ETHERNET MMC interrupt sources to be enabled or disabled.
  2198. * This parameter can be one of the following values:
  2199. * @arg ETH_MMC_IT_TGF : When Tx good frame counter reaches half the maximum value
  2200. * @arg ETH_MMC_IT_TGFMSC: When Tx good multi col counter reaches half the maximum value
  2201. * @arg ETH_MMC_IT_TGFSC : When Tx good single col counter reaches half the maximum value
  2202. * @retval None
  2203. */
  2204. #define __HAL_ETH_MMC_TX_IT_ENABLE(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->MMCRIMR &= ~ (__INTERRUPT__))
  2205. /**
  2206. * @brief Disables the specified ETHERNET MMC Tx interrupts.
  2207. * @param __HANDLE__: ETH Handle.
  2208. * @param __INTERRUPT__: specifies the ETHERNET MMC interrupt sources to be enabled or disabled.
  2209. * This parameter can be one of the following values:
  2210. * @arg ETH_MMC_IT_TGF : When Tx good frame counter reaches half the maximum value
  2211. * @arg ETH_MMC_IT_TGFMSC: When Tx good multi col counter reaches half the maximum value
  2212. * @arg ETH_MMC_IT_TGFSC : When Tx good single col counter reaches half the maximum value
  2213. * @retval None
  2214. */
  2215. #define __HAL_ETH_MMC_TX_IT_DISABLE(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->MMCRIMR |= (__INTERRUPT__))
  2216. /**
  2217. * @brief Enables the ETH External interrupt line.
  2218. * @retval None
  2219. */
  2220. #define __HAL_ETH_WAKEUP_EXTI_ENABLE_IT() EXTI->IMR |= (ETH_EXTI_LINE_WAKEUP)
  2221. /**
  2222. * @brief Disables the ETH External interrupt line.
  2223. * @retval None
  2224. */
  2225. #define __HAL_ETH_WAKEUP_EXTI_DISABLE_IT() EXTI->IMR &= ~(ETH_EXTI_LINE_WAKEUP)
  2226. /**
  2227. * @brief Enable event on ETH External event line.
  2228. * @retval None.
  2229. */
  2230. #define __HAL_ETH_WAKEUP_EXTI_ENABLE_EVENT() EXTI->EMR |= (ETH_EXTI_LINE_WAKEUP)
  2231. /**
  2232. * @brief Disable event on ETH External event line
  2233. * @retval None.
  2234. */
  2235. #define __HAL_ETH_WAKEUP_EXTI_DISABLE_EVENT() EXTI->EMR &= ~(ETH_EXTI_LINE_WAKEUP)
  2236. /**
  2237. * @brief Get flag of the ETH External interrupt line.
  2238. * @retval None
  2239. */
  2240. #define __HAL_ETH_WAKEUP_EXTI_GET_FLAG() EXTI->PR & (ETH_EXTI_LINE_WAKEUP)
  2241. /**
  2242. * @brief Clear flag of the ETH External interrupt line.
  2243. * @retval None
  2244. */
  2245. #define __HAL_ETH_WAKEUP_EXTI_CLEAR_FLAG() EXTI->PR = (ETH_EXTI_LINE_WAKEUP)
  2246. /**
  2247. * @brief Enables rising edge trigger to the ETH External interrupt line.
  2248. * @retval None
  2249. */
  2250. #define __HAL_ETH_WAKEUP_EXTI_ENABLE_RISING_EDGE_TRIGGER() EXTI->RTSR |= ETH_EXTI_LINE_WAKEUP
  2251. /**
  2252. * @brief Disables the rising edge trigger to the ETH External interrupt line.
  2253. * @retval None
  2254. */
  2255. #define __HAL_ETH_WAKEUP_EXTI_DISABLE_RISING_EDGE_TRIGGER() EXTI->RTSR &= ~(ETH_EXTI_LINE_WAKEUP)
  2256. /**
  2257. * @brief Enables falling edge trigger to the ETH External interrupt line.
  2258. * @retval None
  2259. */
  2260. #define __HAL_ETH_WAKEUP_EXTI_ENABLE_FALLING_EDGE_TRIGGER() EXTI->FTSR |= (ETH_EXTI_LINE_WAKEUP)
  2261. /**
  2262. * @brief Disables falling edge trigger to the ETH External interrupt line.
  2263. * @retval None
  2264. */
  2265. #define __HAL_ETH_WAKEUP_EXTI_DISABLE_FALLING_EDGE_TRIGGER() EXTI->FTSR &= ~(ETH_EXTI_LINE_WAKEUP)
  2266. /**
  2267. * @brief Enables rising/falling edge trigger to the ETH External interrupt line.
  2268. * @retval None
  2269. */
  2270. #define __HAL_ETH_WAKEUP_EXTI_ENABLE_FALLINGRISING_TRIGGER() do{EXTI->RTSR |= ETH_EXTI_LINE_WAKEUP;\
  2271. EXTI->FTSR |= ETH_EXTI_LINE_WAKEUP;\
  2272. }while(0)
  2273. /**
  2274. * @brief Disables rising/falling edge trigger to the ETH External interrupt line.
  2275. * @retval None
  2276. */
  2277. #define __HAL_ETH_WAKEUP_EXTI_DISABLE_FALLINGRISING_TRIGGER() do{EXTI->RTSR &= ~(ETH_EXTI_LINE_WAKEUP);\
  2278. EXTI->FTSR &= ~(ETH_EXTI_LINE_WAKEUP);\
  2279. }while(0)
  2280. /**
  2281. * @brief Generate a Software interrupt on selected EXTI line.
  2282. * @retval None.
  2283. */
  2284. #define __HAL_ETH_WAKEUP_EXTI_GENERATE_SWIT() EXTI->SWIER|= ETH_EXTI_LINE_WAKEUP
  2285. /**
  2286. * @}
  2287. */
  2288. /* Exported functions --------------------------------------------------------*/
  2289. /** @addtogroup ETH_Exported_Functions
  2290. * @{
  2291. */
  2292. /* Initialization and de-initialization functions ****************************/
  2293. /** @addtogroup ETH_Exported_Functions_Group1
  2294. * @{
  2295. */
  2296. HAL_StatusTypeDef HAL_ETH_Init(ETH_HandleTypeDef *heth);
  2297. HAL_StatusTypeDef HAL_ETH_DeInit(ETH_HandleTypeDef *heth);
  2298. HAL_StatusTypeDef HAL_ETH_MspInit(ETH_HandleTypeDef *heth);
  2299. HAL_StatusTypeDef HAL_ETH_MspDeInit(ETH_HandleTypeDef *heth);
  2300. HAL_StatusTypeDef HAL_ETH_PhyCfgCallback(ETH_HandleTypeDef *heth);
  2301. HAL_StatusTypeDef HAL_ETH_DMATxDescListInit(ETH_HandleTypeDef *heth, ETH_DMADescTypeDef *DMATxDescTab, uint8_t* TxBuff, uint32_t TxBuffCount);
  2302. HAL_StatusTypeDef HAL_ETH_DMARxDescListInit(ETH_HandleTypeDef *heth, ETH_DMADescTypeDef *DMARxDescTab, uint8_t *RxBuff, uint32_t RxBuffCount);
  2303. #if (USE_HAL_ETH_REGISTER_CALLBACKS == 1)
  2304. HAL_StatusTypeDef HAL_ETH_RegisterCallback(ETH_HandleTypeDef *heth, HAL_ETH_CallbackIDTypeDef CallbackID, pETH_CallbackTypeDef pCallback);
  2305. HAL_StatusTypeDef HAL_ETH_UnRegisterCallback(ETH_HandleTypeDef *heth, HAL_ETH_CallbackIDTypeDef CallbackID);
  2306. #endif /* USE_HAL_ETH_REGISTER_CALLBACKS */
  2307. /**
  2308. * @}
  2309. */
  2310. /* IO operation functions ****************************************************/
  2311. /** @addtogroup ETH_Exported_Functions_Group2
  2312. * @{
  2313. */
  2314. HAL_StatusTypeDef HAL_ETH_TransmitFrame(ETH_HandleTypeDef *heth, uint32_t FrameLength);
  2315. HAL_StatusTypeDef HAL_ETH_GetReceivedFrame(ETH_HandleTypeDef *heth);
  2316. /* Communication with PHY functions*/
  2317. HAL_StatusTypeDef HAL_ETH_ReadPHYRegister(ETH_HandleTypeDef *heth, uint16_t PHYReg, uint32_t *RegValue);
  2318. HAL_StatusTypeDef HAL_ETH_WritePHYRegister(ETH_HandleTypeDef *heth, uint16_t PHYReg, uint32_t RegValue);
  2319. /* Non-Blocking mode: Interrupt */
  2320. HAL_StatusTypeDef HAL_ETH_GetReceivedFrame_IT(ETH_HandleTypeDef *heth);
  2321. void HAL_ETH_IRQHandler(ETH_HandleTypeDef *heth);
  2322. /* Callback in non blocking modes (Interrupt) */
  2323. HAL_StatusTypeDef HAL_ETH_TxCpltCallback(ETH_HandleTypeDef *heth);
  2324. HAL_StatusTypeDef HAL_ETH_RxCpltCallback(ETH_HandleTypeDef *heth);
  2325. HAL_StatusTypeDef HAL_ETH_ErrorCallback(ETH_HandleTypeDef *heth);
  2326. /**
  2327. * @}
  2328. */
  2329. /* Peripheral Control functions **********************************************/
  2330. /** @addtogroup ETH_Exported_Functions_Group3
  2331. * @{
  2332. */
  2333. HAL_StatusTypeDef HAL_ETH_Start(ETH_HandleTypeDef *heth);
  2334. HAL_StatusTypeDef HAL_ETH_Stop(ETH_HandleTypeDef *heth);
  2335. HAL_StatusTypeDef HAL_ETH_ConfigMAC(ETH_HandleTypeDef *heth, ETH_MACInitTypeDef *macconf);
  2336. HAL_StatusTypeDef HAL_ETH_ConfigDMA(ETH_HandleTypeDef *heth, ETH_DMAInitTypeDef *dmaconf);
  2337. /**
  2338. * @}
  2339. */
  2340. /* Peripheral State functions ************************************************/
  2341. /** @addtogroup ETH_Exported_Functions_Group4
  2342. * @{
  2343. */
  2344. HAL_ETH_StateTypeDef HAL_ETH_GetState(ETH_HandleTypeDef *heth);
  2345. #ifdef __cplusplus
  2346. }
  2347. #endif
  2348. #endif /* __ETH_H */
  2349. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/