sbi.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (C) 2015 Regents of the University of California
  4. * Copyright (c) 2020 Western Digital Corporation or its affiliates.
  5. */
  6. #ifndef _ASM_RISCV_SBI_H
  7. #define _ASM_RISCV_SBI_H
  8. #include <linux/types.h>
  9. #include <linux/cpumask.h>
  10. #include <linux/jump_label.h>
  11. #ifdef CONFIG_RISCV_SBI
  12. enum sbi_ext_id {
  13. #ifdef CONFIG_RISCV_SBI_V01
  14. SBI_EXT_0_1_SET_TIMER = 0x0,
  15. SBI_EXT_0_1_CONSOLE_PUTCHAR = 0x1,
  16. SBI_EXT_0_1_CONSOLE_GETCHAR = 0x2,
  17. SBI_EXT_0_1_CLEAR_IPI = 0x3,
  18. SBI_EXT_0_1_SEND_IPI = 0x4,
  19. SBI_EXT_0_1_REMOTE_FENCE_I = 0x5,
  20. SBI_EXT_0_1_REMOTE_SFENCE_VMA = 0x6,
  21. SBI_EXT_0_1_REMOTE_SFENCE_VMA_ASID = 0x7,
  22. SBI_EXT_0_1_SHUTDOWN = 0x8,
  23. #endif
  24. SBI_EXT_BASE = 0x10,
  25. SBI_EXT_TIME = 0x54494D45,
  26. SBI_EXT_IPI = 0x735049,
  27. SBI_EXT_RFENCE = 0x52464E43,
  28. SBI_EXT_HSM = 0x48534D,
  29. SBI_EXT_SRST = 0x53525354,
  30. SBI_EXT_SUSP = 0x53555350,
  31. SBI_EXT_PMU = 0x504D55,
  32. SBI_EXT_DBCN = 0x4442434E,
  33. SBI_EXT_STA = 0x535441,
  34. /* Experimentals extensions must lie within this range */
  35. SBI_EXT_EXPERIMENTAL_START = 0x08000000,
  36. SBI_EXT_EXPERIMENTAL_END = 0x08FFFFFF,
  37. /* Vendor extensions must lie within this range */
  38. SBI_EXT_VENDOR_START = 0x09000000,
  39. SBI_EXT_VENDOR_END = 0x09FFFFFF,
  40. };
  41. enum sbi_ext_base_fid {
  42. SBI_EXT_BASE_GET_SPEC_VERSION = 0,
  43. SBI_EXT_BASE_GET_IMP_ID,
  44. SBI_EXT_BASE_GET_IMP_VERSION,
  45. SBI_EXT_BASE_PROBE_EXT,
  46. SBI_EXT_BASE_GET_MVENDORID,
  47. SBI_EXT_BASE_GET_MARCHID,
  48. SBI_EXT_BASE_GET_MIMPID,
  49. };
  50. enum sbi_ext_time_fid {
  51. SBI_EXT_TIME_SET_TIMER = 0,
  52. };
  53. enum sbi_ext_ipi_fid {
  54. SBI_EXT_IPI_SEND_IPI = 0,
  55. };
  56. enum sbi_ext_rfence_fid {
  57. SBI_EXT_RFENCE_REMOTE_FENCE_I = 0,
  58. SBI_EXT_RFENCE_REMOTE_SFENCE_VMA,
  59. SBI_EXT_RFENCE_REMOTE_SFENCE_VMA_ASID,
  60. SBI_EXT_RFENCE_REMOTE_HFENCE_GVMA_VMID,
  61. SBI_EXT_RFENCE_REMOTE_HFENCE_GVMA,
  62. SBI_EXT_RFENCE_REMOTE_HFENCE_VVMA_ASID,
  63. SBI_EXT_RFENCE_REMOTE_HFENCE_VVMA,
  64. };
  65. enum sbi_ext_hsm_fid {
  66. SBI_EXT_HSM_HART_START = 0,
  67. SBI_EXT_HSM_HART_STOP,
  68. SBI_EXT_HSM_HART_STATUS,
  69. SBI_EXT_HSM_HART_SUSPEND,
  70. };
  71. enum sbi_hsm_hart_state {
  72. SBI_HSM_STATE_STARTED = 0,
  73. SBI_HSM_STATE_STOPPED,
  74. SBI_HSM_STATE_START_PENDING,
  75. SBI_HSM_STATE_STOP_PENDING,
  76. SBI_HSM_STATE_SUSPENDED,
  77. SBI_HSM_STATE_SUSPEND_PENDING,
  78. SBI_HSM_STATE_RESUME_PENDING,
  79. };
  80. #define SBI_HSM_SUSP_BASE_MASK 0x7fffffff
  81. #define SBI_HSM_SUSP_NON_RET_BIT 0x80000000
  82. #define SBI_HSM_SUSP_PLAT_BASE 0x10000000
  83. #define SBI_HSM_SUSPEND_RET_DEFAULT 0x00000000
  84. #define SBI_HSM_SUSPEND_RET_PLATFORM SBI_HSM_SUSP_PLAT_BASE
  85. #define SBI_HSM_SUSPEND_RET_LAST SBI_HSM_SUSP_BASE_MASK
  86. #define SBI_HSM_SUSPEND_NON_RET_DEFAULT SBI_HSM_SUSP_NON_RET_BIT
  87. #define SBI_HSM_SUSPEND_NON_RET_PLATFORM (SBI_HSM_SUSP_NON_RET_BIT | \
  88. SBI_HSM_SUSP_PLAT_BASE)
  89. #define SBI_HSM_SUSPEND_NON_RET_LAST (SBI_HSM_SUSP_NON_RET_BIT | \
  90. SBI_HSM_SUSP_BASE_MASK)
  91. enum sbi_ext_srst_fid {
  92. SBI_EXT_SRST_RESET = 0,
  93. };
  94. enum sbi_srst_reset_type {
  95. SBI_SRST_RESET_TYPE_SHUTDOWN = 0,
  96. SBI_SRST_RESET_TYPE_COLD_REBOOT,
  97. SBI_SRST_RESET_TYPE_WARM_REBOOT,
  98. };
  99. enum sbi_srst_reset_reason {
  100. SBI_SRST_RESET_REASON_NONE = 0,
  101. SBI_SRST_RESET_REASON_SYS_FAILURE,
  102. };
  103. enum sbi_ext_susp_fid {
  104. SBI_EXT_SUSP_SYSTEM_SUSPEND = 0,
  105. };
  106. enum sbi_ext_susp_sleep_type {
  107. SBI_SUSP_SLEEP_TYPE_SUSPEND_TO_RAM = 0,
  108. };
  109. enum sbi_ext_pmu_fid {
  110. SBI_EXT_PMU_NUM_COUNTERS = 0,
  111. SBI_EXT_PMU_COUNTER_GET_INFO,
  112. SBI_EXT_PMU_COUNTER_CFG_MATCH,
  113. SBI_EXT_PMU_COUNTER_START,
  114. SBI_EXT_PMU_COUNTER_STOP,
  115. SBI_EXT_PMU_COUNTER_FW_READ,
  116. SBI_EXT_PMU_COUNTER_FW_READ_HI,
  117. SBI_EXT_PMU_SNAPSHOT_SET_SHMEM,
  118. };
  119. union sbi_pmu_ctr_info {
  120. unsigned long value;
  121. struct {
  122. unsigned long csr:12;
  123. unsigned long width:6;
  124. #if __riscv_xlen == 32
  125. unsigned long reserved:13;
  126. #else
  127. unsigned long reserved:45;
  128. #endif
  129. unsigned long type:1;
  130. };
  131. };
  132. /* Data structure to contain the pmu snapshot data */
  133. struct riscv_pmu_snapshot_data {
  134. u64 ctr_overflow_mask;
  135. u64 ctr_values[64];
  136. u64 reserved[447];
  137. };
  138. #define RISCV_PMU_RAW_EVENT_MASK GENMASK_ULL(47, 0)
  139. #define RISCV_PMU_PLAT_FW_EVENT_MASK GENMASK_ULL(61, 0)
  140. #define RISCV_PMU_RAW_EVENT_IDX 0x20000
  141. #define RISCV_PLAT_FW_EVENT 0xFFFF
  142. /** General pmu event codes specified in SBI PMU extension */
  143. enum sbi_pmu_hw_generic_events_t {
  144. SBI_PMU_HW_NO_EVENT = 0,
  145. SBI_PMU_HW_CPU_CYCLES = 1,
  146. SBI_PMU_HW_INSTRUCTIONS = 2,
  147. SBI_PMU_HW_CACHE_REFERENCES = 3,
  148. SBI_PMU_HW_CACHE_MISSES = 4,
  149. SBI_PMU_HW_BRANCH_INSTRUCTIONS = 5,
  150. SBI_PMU_HW_BRANCH_MISSES = 6,
  151. SBI_PMU_HW_BUS_CYCLES = 7,
  152. SBI_PMU_HW_STALLED_CYCLES_FRONTEND = 8,
  153. SBI_PMU_HW_STALLED_CYCLES_BACKEND = 9,
  154. SBI_PMU_HW_REF_CPU_CYCLES = 10,
  155. SBI_PMU_HW_GENERAL_MAX,
  156. };
  157. /**
  158. * Special "firmware" events provided by the firmware, even if the hardware
  159. * does not support performance events. These events are encoded as a raw
  160. * event type in Linux kernel perf framework.
  161. */
  162. enum sbi_pmu_fw_generic_events_t {
  163. SBI_PMU_FW_MISALIGNED_LOAD = 0,
  164. SBI_PMU_FW_MISALIGNED_STORE = 1,
  165. SBI_PMU_FW_ACCESS_LOAD = 2,
  166. SBI_PMU_FW_ACCESS_STORE = 3,
  167. SBI_PMU_FW_ILLEGAL_INSN = 4,
  168. SBI_PMU_FW_SET_TIMER = 5,
  169. SBI_PMU_FW_IPI_SENT = 6,
  170. SBI_PMU_FW_IPI_RCVD = 7,
  171. SBI_PMU_FW_FENCE_I_SENT = 8,
  172. SBI_PMU_FW_FENCE_I_RCVD = 9,
  173. SBI_PMU_FW_SFENCE_VMA_SENT = 10,
  174. SBI_PMU_FW_SFENCE_VMA_RCVD = 11,
  175. SBI_PMU_FW_SFENCE_VMA_ASID_SENT = 12,
  176. SBI_PMU_FW_SFENCE_VMA_ASID_RCVD = 13,
  177. SBI_PMU_FW_HFENCE_GVMA_SENT = 14,
  178. SBI_PMU_FW_HFENCE_GVMA_RCVD = 15,
  179. SBI_PMU_FW_HFENCE_GVMA_VMID_SENT = 16,
  180. SBI_PMU_FW_HFENCE_GVMA_VMID_RCVD = 17,
  181. SBI_PMU_FW_HFENCE_VVMA_SENT = 18,
  182. SBI_PMU_FW_HFENCE_VVMA_RCVD = 19,
  183. SBI_PMU_FW_HFENCE_VVMA_ASID_SENT = 20,
  184. SBI_PMU_FW_HFENCE_VVMA_ASID_RCVD = 21,
  185. SBI_PMU_FW_MAX,
  186. };
  187. /* SBI PMU event types */
  188. enum sbi_pmu_event_type {
  189. SBI_PMU_EVENT_TYPE_HW = 0x0,
  190. SBI_PMU_EVENT_TYPE_CACHE = 0x1,
  191. SBI_PMU_EVENT_TYPE_RAW = 0x2,
  192. SBI_PMU_EVENT_TYPE_FW = 0xf,
  193. };
  194. /* SBI PMU event types */
  195. enum sbi_pmu_ctr_type {
  196. SBI_PMU_CTR_TYPE_HW = 0x0,
  197. SBI_PMU_CTR_TYPE_FW,
  198. };
  199. /* Helper macros to decode event idx */
  200. #define SBI_PMU_EVENT_IDX_OFFSET 20
  201. #define SBI_PMU_EVENT_IDX_MASK 0xFFFFF
  202. #define SBI_PMU_EVENT_IDX_CODE_MASK 0xFFFF
  203. #define SBI_PMU_EVENT_IDX_TYPE_MASK 0xF0000
  204. #define SBI_PMU_EVENT_RAW_IDX 0x20000
  205. #define SBI_PMU_FIXED_CTR_MASK 0x07
  206. #define SBI_PMU_EVENT_CACHE_ID_CODE_MASK 0xFFF8
  207. #define SBI_PMU_EVENT_CACHE_OP_ID_CODE_MASK 0x06
  208. #define SBI_PMU_EVENT_CACHE_RESULT_ID_CODE_MASK 0x01
  209. #define SBI_PMU_EVENT_CACHE_ID_SHIFT 3
  210. #define SBI_PMU_EVENT_CACHE_OP_SHIFT 1
  211. #define SBI_PMU_EVENT_IDX_INVALID 0xFFFFFFFF
  212. /* Flags defined for config matching function */
  213. #define SBI_PMU_CFG_FLAG_SKIP_MATCH BIT(0)
  214. #define SBI_PMU_CFG_FLAG_CLEAR_VALUE BIT(1)
  215. #define SBI_PMU_CFG_FLAG_AUTO_START BIT(2)
  216. #define SBI_PMU_CFG_FLAG_SET_VUINH BIT(3)
  217. #define SBI_PMU_CFG_FLAG_SET_VSINH BIT(4)
  218. #define SBI_PMU_CFG_FLAG_SET_UINH BIT(5)
  219. #define SBI_PMU_CFG_FLAG_SET_SINH BIT(6)
  220. #define SBI_PMU_CFG_FLAG_SET_MINH BIT(7)
  221. /* Flags defined for counter start function */
  222. #define SBI_PMU_START_FLAG_SET_INIT_VALUE BIT(0)
  223. #define SBI_PMU_START_FLAG_INIT_SNAPSHOT BIT(1)
  224. /* Flags defined for counter stop function */
  225. #define SBI_PMU_STOP_FLAG_RESET BIT(0)
  226. #define SBI_PMU_STOP_FLAG_TAKE_SNAPSHOT BIT(1)
  227. enum sbi_ext_dbcn_fid {
  228. SBI_EXT_DBCN_CONSOLE_WRITE = 0,
  229. SBI_EXT_DBCN_CONSOLE_READ = 1,
  230. SBI_EXT_DBCN_CONSOLE_WRITE_BYTE = 2,
  231. };
  232. /* SBI STA (steal-time accounting) extension */
  233. enum sbi_ext_sta_fid {
  234. SBI_EXT_STA_STEAL_TIME_SET_SHMEM = 0,
  235. };
  236. struct sbi_sta_struct {
  237. __le32 sequence;
  238. __le32 flags;
  239. __le64 steal;
  240. u8 preempted;
  241. u8 pad[47];
  242. } __packed;
  243. #define SBI_SHMEM_DISABLE -1
  244. /* SBI spec version fields */
  245. #define SBI_SPEC_VERSION_DEFAULT 0x1
  246. #define SBI_SPEC_VERSION_MAJOR_SHIFT 24
  247. #define SBI_SPEC_VERSION_MAJOR_MASK 0x7f
  248. #define SBI_SPEC_VERSION_MINOR_MASK 0xffffff
  249. /* SBI return error codes */
  250. #define SBI_SUCCESS 0
  251. #define SBI_ERR_FAILURE -1
  252. #define SBI_ERR_NOT_SUPPORTED -2
  253. #define SBI_ERR_INVALID_PARAM -3
  254. #define SBI_ERR_DENIED -4
  255. #define SBI_ERR_INVALID_ADDRESS -5
  256. #define SBI_ERR_ALREADY_AVAILABLE -6
  257. #define SBI_ERR_ALREADY_STARTED -7
  258. #define SBI_ERR_ALREADY_STOPPED -8
  259. #define SBI_ERR_NO_SHMEM -9
  260. extern unsigned long sbi_spec_version;
  261. struct sbiret {
  262. long error;
  263. long value;
  264. };
  265. void sbi_init(void);
  266. long __sbi_base_ecall(int fid);
  267. struct sbiret __sbi_ecall(unsigned long arg0, unsigned long arg1,
  268. unsigned long arg2, unsigned long arg3,
  269. unsigned long arg4, unsigned long arg5,
  270. int fid, int ext);
  271. #define sbi_ecall(e, f, a0, a1, a2, a3, a4, a5) \
  272. __sbi_ecall(a0, a1, a2, a3, a4, a5, f, e)
  273. #ifdef CONFIG_RISCV_SBI_V01
  274. void sbi_console_putchar(int ch);
  275. int sbi_console_getchar(void);
  276. #else
  277. static inline void sbi_console_putchar(int ch) { }
  278. static inline int sbi_console_getchar(void) { return -ENOENT; }
  279. #endif
  280. long sbi_get_mvendorid(void);
  281. long sbi_get_marchid(void);
  282. long sbi_get_mimpid(void);
  283. void sbi_set_timer(uint64_t stime_value);
  284. void sbi_shutdown(void);
  285. void sbi_send_ipi(unsigned int cpu);
  286. int sbi_remote_fence_i(const struct cpumask *cpu_mask);
  287. int sbi_remote_sfence_vma_asid(const struct cpumask *cpu_mask,
  288. unsigned long start,
  289. unsigned long size,
  290. unsigned long asid);
  291. int sbi_remote_hfence_gvma(const struct cpumask *cpu_mask,
  292. unsigned long start,
  293. unsigned long size);
  294. int sbi_remote_hfence_gvma_vmid(const struct cpumask *cpu_mask,
  295. unsigned long start,
  296. unsigned long size,
  297. unsigned long vmid);
  298. int sbi_remote_hfence_vvma(const struct cpumask *cpu_mask,
  299. unsigned long start,
  300. unsigned long size);
  301. int sbi_remote_hfence_vvma_asid(const struct cpumask *cpu_mask,
  302. unsigned long start,
  303. unsigned long size,
  304. unsigned long asid);
  305. long sbi_probe_extension(int ext);
  306. /* Check if current SBI specification version is 0.1 or not */
  307. static inline int sbi_spec_is_0_1(void)
  308. {
  309. return (sbi_spec_version == SBI_SPEC_VERSION_DEFAULT) ? 1 : 0;
  310. }
  311. /* Get the major version of SBI */
  312. static inline unsigned long sbi_major_version(void)
  313. {
  314. return (sbi_spec_version >> SBI_SPEC_VERSION_MAJOR_SHIFT) &
  315. SBI_SPEC_VERSION_MAJOR_MASK;
  316. }
  317. /* Get the minor version of SBI */
  318. static inline unsigned long sbi_minor_version(void)
  319. {
  320. return sbi_spec_version & SBI_SPEC_VERSION_MINOR_MASK;
  321. }
  322. /* Make SBI version */
  323. static inline unsigned long sbi_mk_version(unsigned long major,
  324. unsigned long minor)
  325. {
  326. return ((major & SBI_SPEC_VERSION_MAJOR_MASK) << SBI_SPEC_VERSION_MAJOR_SHIFT)
  327. | (minor & SBI_SPEC_VERSION_MINOR_MASK);
  328. }
  329. static inline int sbi_err_map_linux_errno(int err)
  330. {
  331. switch (err) {
  332. case SBI_SUCCESS:
  333. return 0;
  334. case SBI_ERR_DENIED:
  335. return -EPERM;
  336. case SBI_ERR_INVALID_PARAM:
  337. return -EINVAL;
  338. case SBI_ERR_INVALID_ADDRESS:
  339. return -EFAULT;
  340. case SBI_ERR_NOT_SUPPORTED:
  341. case SBI_ERR_FAILURE:
  342. default:
  343. return -ENOTSUPP;
  344. };
  345. }
  346. extern bool sbi_debug_console_available;
  347. int sbi_debug_console_write(const char *bytes, unsigned int num_bytes);
  348. int sbi_debug_console_read(char *bytes, unsigned int num_bytes);
  349. #else /* CONFIG_RISCV_SBI */
  350. static inline int sbi_remote_fence_i(const struct cpumask *cpu_mask) { return -1; }
  351. static inline void sbi_init(void) {}
  352. #endif /* CONFIG_RISCV_SBI */
  353. unsigned long riscv_get_mvendorid(void);
  354. unsigned long riscv_get_marchid(void);
  355. unsigned long riscv_cached_mvendorid(unsigned int cpu_id);
  356. unsigned long riscv_cached_marchid(unsigned int cpu_id);
  357. unsigned long riscv_cached_mimpid(unsigned int cpu_id);
  358. #if IS_ENABLED(CONFIG_SMP) && IS_ENABLED(CONFIG_RISCV_SBI)
  359. DECLARE_STATIC_KEY_FALSE(riscv_sbi_for_rfence);
  360. #define riscv_use_sbi_for_rfence() \
  361. static_branch_unlikely(&riscv_sbi_for_rfence)
  362. void sbi_ipi_init(void);
  363. #else
  364. static inline bool riscv_use_sbi_for_rfence(void) { return false; }
  365. static inline void sbi_ipi_init(void) { }
  366. #endif
  367. #endif /* _ASM_RISCV_SBI_H */