idt77252.c 90 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799
  1. /*******************************************************************
  2. *
  3. * Copyright (c) 2000 ATecoM GmbH
  4. *
  5. * The author may be reached at ecd@atecom.com.
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. *
  12. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  13. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  14. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  15. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  16. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  17. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  18. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  19. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  20. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  21. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  22. *
  23. * You should have received a copy of the GNU General Public License along
  24. * with this program; if not, write to the Free Software Foundation, Inc.,
  25. * 675 Mass Ave, Cambridge, MA 02139, USA.
  26. *
  27. *******************************************************************/
  28. #include <linux/module.h>
  29. #include <linux/pci.h>
  30. #include <linux/poison.h>
  31. #include <linux/skbuff.h>
  32. #include <linux/kernel.h>
  33. #include <linux/vmalloc.h>
  34. #include <linux/netdevice.h>
  35. #include <linux/atmdev.h>
  36. #include <linux/atm.h>
  37. #include <linux/delay.h>
  38. #include <linux/init.h>
  39. #include <linux/interrupt.h>
  40. #include <linux/bitops.h>
  41. #include <linux/wait.h>
  42. #include <linux/jiffies.h>
  43. #include <linux/mutex.h>
  44. #include <linux/slab.h>
  45. #include <asm/io.h>
  46. #include <linux/uaccess.h>
  47. #include <linux/atomic.h>
  48. #include <asm/byteorder.h>
  49. #ifdef CONFIG_ATM_IDT77252_USE_SUNI
  50. #include "suni.h"
  51. #endif /* CONFIG_ATM_IDT77252_USE_SUNI */
  52. #include "idt77252.h"
  53. #include "idt77252_tables.h"
  54. static unsigned int vpibits = 1;
  55. #define ATM_IDT77252_SEND_IDLE 1
  56. /*
  57. * Debug HACKs.
  58. */
  59. #define DEBUG_MODULE 1
  60. #undef HAVE_EEPROM /* does not work, yet. */
  61. #ifdef CONFIG_ATM_IDT77252_DEBUG
  62. static unsigned long debug = DBG_GENERAL;
  63. #endif
  64. #define SAR_RX_DELAY (SAR_CFG_RXINT_NODELAY)
  65. /*
  66. * SCQ Handling.
  67. */
  68. static struct scq_info *alloc_scq(struct idt77252_dev *, int);
  69. static void free_scq(struct idt77252_dev *, struct scq_info *);
  70. static int queue_skb(struct idt77252_dev *, struct vc_map *,
  71. struct sk_buff *, int oam);
  72. static void drain_scq(struct idt77252_dev *, struct vc_map *);
  73. static unsigned long get_free_scd(struct idt77252_dev *, struct vc_map *);
  74. static void fill_scd(struct idt77252_dev *, struct scq_info *, int);
  75. /*
  76. * FBQ Handling.
  77. */
  78. static int push_rx_skb(struct idt77252_dev *,
  79. struct sk_buff *, int queue);
  80. static void recycle_rx_skb(struct idt77252_dev *, struct sk_buff *);
  81. static void flush_rx_pool(struct idt77252_dev *, struct rx_pool *);
  82. static void recycle_rx_pool_skb(struct idt77252_dev *,
  83. struct rx_pool *);
  84. static void add_rx_skb(struct idt77252_dev *, int queue,
  85. unsigned int size, unsigned int count);
  86. /*
  87. * RSQ Handling.
  88. */
  89. static int init_rsq(struct idt77252_dev *);
  90. static void deinit_rsq(struct idt77252_dev *);
  91. static void idt77252_rx(struct idt77252_dev *);
  92. /*
  93. * TSQ handling.
  94. */
  95. static int init_tsq(struct idt77252_dev *);
  96. static void deinit_tsq(struct idt77252_dev *);
  97. static void idt77252_tx(struct idt77252_dev *);
  98. /*
  99. * ATM Interface.
  100. */
  101. static void idt77252_dev_close(struct atm_dev *dev);
  102. static int idt77252_open(struct atm_vcc *vcc);
  103. static void idt77252_close(struct atm_vcc *vcc);
  104. static int idt77252_send(struct atm_vcc *vcc, struct sk_buff *skb);
  105. static int idt77252_send_oam(struct atm_vcc *vcc, void *cell,
  106. int flags);
  107. static void idt77252_phy_put(struct atm_dev *dev, unsigned char value,
  108. unsigned long addr);
  109. static unsigned char idt77252_phy_get(struct atm_dev *dev, unsigned long addr);
  110. static int idt77252_change_qos(struct atm_vcc *vcc, struct atm_qos *qos,
  111. int flags);
  112. static int idt77252_proc_read(struct atm_dev *dev, loff_t * pos,
  113. char *page);
  114. static void idt77252_softint(struct work_struct *work);
  115. static const struct atmdev_ops idt77252_ops =
  116. {
  117. .dev_close = idt77252_dev_close,
  118. .open = idt77252_open,
  119. .close = idt77252_close,
  120. .send = idt77252_send,
  121. .send_oam = idt77252_send_oam,
  122. .phy_put = idt77252_phy_put,
  123. .phy_get = idt77252_phy_get,
  124. .change_qos = idt77252_change_qos,
  125. .proc_read = idt77252_proc_read,
  126. .owner = THIS_MODULE
  127. };
  128. static struct idt77252_dev *idt77252_chain = NULL;
  129. static unsigned int idt77252_sram_write_errors = 0;
  130. /*****************************************************************************/
  131. /* */
  132. /* I/O and Utility Bus */
  133. /* */
  134. /*****************************************************************************/
  135. static void
  136. waitfor_idle(struct idt77252_dev *card)
  137. {
  138. u32 stat;
  139. stat = readl(SAR_REG_STAT);
  140. while (stat & SAR_STAT_CMDBZ)
  141. stat = readl(SAR_REG_STAT);
  142. }
  143. static u32
  144. read_sram(struct idt77252_dev *card, unsigned long addr)
  145. {
  146. unsigned long flags;
  147. u32 value;
  148. spin_lock_irqsave(&card->cmd_lock, flags);
  149. writel(SAR_CMD_READ_SRAM | (addr << 2), SAR_REG_CMD);
  150. waitfor_idle(card);
  151. value = readl(SAR_REG_DR0);
  152. spin_unlock_irqrestore(&card->cmd_lock, flags);
  153. return value;
  154. }
  155. static void
  156. write_sram(struct idt77252_dev *card, unsigned long addr, u32 value)
  157. {
  158. unsigned long flags;
  159. if ((idt77252_sram_write_errors == 0) &&
  160. (((addr > card->tst[0] + card->tst_size - 2) &&
  161. (addr < card->tst[0] + card->tst_size)) ||
  162. ((addr > card->tst[1] + card->tst_size - 2) &&
  163. (addr < card->tst[1] + card->tst_size)))) {
  164. printk("%s: ERROR: TST JMP section at %08lx written: %08x\n",
  165. card->name, addr, value);
  166. }
  167. spin_lock_irqsave(&card->cmd_lock, flags);
  168. writel(value, SAR_REG_DR0);
  169. writel(SAR_CMD_WRITE_SRAM | (addr << 2), SAR_REG_CMD);
  170. waitfor_idle(card);
  171. spin_unlock_irqrestore(&card->cmd_lock, flags);
  172. }
  173. static u8
  174. read_utility(void *dev, unsigned long ubus_addr)
  175. {
  176. struct idt77252_dev *card = dev;
  177. unsigned long flags;
  178. u8 value;
  179. if (!card) {
  180. printk("Error: No such device.\n");
  181. return -1;
  182. }
  183. spin_lock_irqsave(&card->cmd_lock, flags);
  184. writel(SAR_CMD_READ_UTILITY + ubus_addr, SAR_REG_CMD);
  185. waitfor_idle(card);
  186. value = readl(SAR_REG_DR0);
  187. spin_unlock_irqrestore(&card->cmd_lock, flags);
  188. return value;
  189. }
  190. static void
  191. write_utility(void *dev, unsigned long ubus_addr, u8 value)
  192. {
  193. struct idt77252_dev *card = dev;
  194. unsigned long flags;
  195. if (!card) {
  196. printk("Error: No such device.\n");
  197. return;
  198. }
  199. spin_lock_irqsave(&card->cmd_lock, flags);
  200. writel((u32) value, SAR_REG_DR0);
  201. writel(SAR_CMD_WRITE_UTILITY + ubus_addr, SAR_REG_CMD);
  202. waitfor_idle(card);
  203. spin_unlock_irqrestore(&card->cmd_lock, flags);
  204. }
  205. #ifdef HAVE_EEPROM
  206. static u32 rdsrtab[] =
  207. {
  208. SAR_GP_EECS | SAR_GP_EESCLK,
  209. 0,
  210. SAR_GP_EESCLK, /* 0 */
  211. 0,
  212. SAR_GP_EESCLK, /* 0 */
  213. 0,
  214. SAR_GP_EESCLK, /* 0 */
  215. 0,
  216. SAR_GP_EESCLK, /* 0 */
  217. 0,
  218. SAR_GP_EESCLK, /* 0 */
  219. SAR_GP_EEDO,
  220. SAR_GP_EESCLK | SAR_GP_EEDO, /* 1 */
  221. 0,
  222. SAR_GP_EESCLK, /* 0 */
  223. SAR_GP_EEDO,
  224. SAR_GP_EESCLK | SAR_GP_EEDO /* 1 */
  225. };
  226. static u32 wrentab[] =
  227. {
  228. SAR_GP_EECS | SAR_GP_EESCLK,
  229. 0,
  230. SAR_GP_EESCLK, /* 0 */
  231. 0,
  232. SAR_GP_EESCLK, /* 0 */
  233. 0,
  234. SAR_GP_EESCLK, /* 0 */
  235. 0,
  236. SAR_GP_EESCLK, /* 0 */
  237. SAR_GP_EEDO,
  238. SAR_GP_EESCLK | SAR_GP_EEDO, /* 1 */
  239. SAR_GP_EEDO,
  240. SAR_GP_EESCLK | SAR_GP_EEDO, /* 1 */
  241. 0,
  242. SAR_GP_EESCLK, /* 0 */
  243. 0,
  244. SAR_GP_EESCLK /* 0 */
  245. };
  246. static u32 rdtab[] =
  247. {
  248. SAR_GP_EECS | SAR_GP_EESCLK,
  249. 0,
  250. SAR_GP_EESCLK, /* 0 */
  251. 0,
  252. SAR_GP_EESCLK, /* 0 */
  253. 0,
  254. SAR_GP_EESCLK, /* 0 */
  255. 0,
  256. SAR_GP_EESCLK, /* 0 */
  257. 0,
  258. SAR_GP_EESCLK, /* 0 */
  259. 0,
  260. SAR_GP_EESCLK, /* 0 */
  261. SAR_GP_EEDO,
  262. SAR_GP_EESCLK | SAR_GP_EEDO, /* 1 */
  263. SAR_GP_EEDO,
  264. SAR_GP_EESCLK | SAR_GP_EEDO /* 1 */
  265. };
  266. static u32 wrtab[] =
  267. {
  268. SAR_GP_EECS | SAR_GP_EESCLK,
  269. 0,
  270. SAR_GP_EESCLK, /* 0 */
  271. 0,
  272. SAR_GP_EESCLK, /* 0 */
  273. 0,
  274. SAR_GP_EESCLK, /* 0 */
  275. 0,
  276. SAR_GP_EESCLK, /* 0 */
  277. 0,
  278. SAR_GP_EESCLK, /* 0 */
  279. 0,
  280. SAR_GP_EESCLK, /* 0 */
  281. SAR_GP_EEDO,
  282. SAR_GP_EESCLK | SAR_GP_EEDO, /* 1 */
  283. 0,
  284. SAR_GP_EESCLK /* 0 */
  285. };
  286. static u32 clktab[] =
  287. {
  288. 0,
  289. SAR_GP_EESCLK,
  290. 0,
  291. SAR_GP_EESCLK,
  292. 0,
  293. SAR_GP_EESCLK,
  294. 0,
  295. SAR_GP_EESCLK,
  296. 0,
  297. SAR_GP_EESCLK,
  298. 0,
  299. SAR_GP_EESCLK,
  300. 0,
  301. SAR_GP_EESCLK,
  302. 0,
  303. SAR_GP_EESCLK,
  304. 0
  305. };
  306. static u32
  307. idt77252_read_gp(struct idt77252_dev *card)
  308. {
  309. u32 gp;
  310. gp = readl(SAR_REG_GP);
  311. #if 0
  312. printk("RD: %s\n", gp & SAR_GP_EEDI ? "1" : "0");
  313. #endif
  314. return gp;
  315. }
  316. static void
  317. idt77252_write_gp(struct idt77252_dev *card, u32 value)
  318. {
  319. unsigned long flags;
  320. #if 0
  321. printk("WR: %s %s %s\n", value & SAR_GP_EECS ? " " : "/CS",
  322. value & SAR_GP_EESCLK ? "HIGH" : "LOW ",
  323. value & SAR_GP_EEDO ? "1" : "0");
  324. #endif
  325. spin_lock_irqsave(&card->cmd_lock, flags);
  326. waitfor_idle(card);
  327. writel(value, SAR_REG_GP);
  328. spin_unlock_irqrestore(&card->cmd_lock, flags);
  329. }
  330. static u8
  331. idt77252_eeprom_read_status(struct idt77252_dev *card)
  332. {
  333. u8 byte;
  334. u32 gp;
  335. int i, j;
  336. gp = idt77252_read_gp(card) & ~(SAR_GP_EESCLK|SAR_GP_EECS|SAR_GP_EEDO);
  337. for (i = 0; i < ARRAY_SIZE(rdsrtab); i++) {
  338. idt77252_write_gp(card, gp | rdsrtab[i]);
  339. udelay(5);
  340. }
  341. idt77252_write_gp(card, gp | SAR_GP_EECS);
  342. udelay(5);
  343. byte = 0;
  344. for (i = 0, j = 0; i < 8; i++) {
  345. byte <<= 1;
  346. idt77252_write_gp(card, gp | clktab[j++]);
  347. udelay(5);
  348. byte |= idt77252_read_gp(card) & SAR_GP_EEDI ? 1 : 0;
  349. idt77252_write_gp(card, gp | clktab[j++]);
  350. udelay(5);
  351. }
  352. idt77252_write_gp(card, gp | SAR_GP_EECS);
  353. udelay(5);
  354. return byte;
  355. }
  356. static u8
  357. idt77252_eeprom_read_byte(struct idt77252_dev *card, u8 offset)
  358. {
  359. u8 byte;
  360. u32 gp;
  361. int i, j;
  362. gp = idt77252_read_gp(card) & ~(SAR_GP_EESCLK|SAR_GP_EECS|SAR_GP_EEDO);
  363. for (i = 0; i < ARRAY_SIZE(rdtab); i++) {
  364. idt77252_write_gp(card, gp | rdtab[i]);
  365. udelay(5);
  366. }
  367. idt77252_write_gp(card, gp | SAR_GP_EECS);
  368. udelay(5);
  369. for (i = 0, j = 0; i < 8; i++) {
  370. idt77252_write_gp(card, gp | clktab[j++] |
  371. (offset & 1 ? SAR_GP_EEDO : 0));
  372. udelay(5);
  373. idt77252_write_gp(card, gp | clktab[j++] |
  374. (offset & 1 ? SAR_GP_EEDO : 0));
  375. udelay(5);
  376. offset >>= 1;
  377. }
  378. idt77252_write_gp(card, gp | SAR_GP_EECS);
  379. udelay(5);
  380. byte = 0;
  381. for (i = 0, j = 0; i < 8; i++) {
  382. byte <<= 1;
  383. idt77252_write_gp(card, gp | clktab[j++]);
  384. udelay(5);
  385. byte |= idt77252_read_gp(card) & SAR_GP_EEDI ? 1 : 0;
  386. idt77252_write_gp(card, gp | clktab[j++]);
  387. udelay(5);
  388. }
  389. idt77252_write_gp(card, gp | SAR_GP_EECS);
  390. udelay(5);
  391. return byte;
  392. }
  393. static void
  394. idt77252_eeprom_write_byte(struct idt77252_dev *card, u8 offset, u8 data)
  395. {
  396. u32 gp;
  397. int i, j;
  398. gp = idt77252_read_gp(card) & ~(SAR_GP_EESCLK|SAR_GP_EECS|SAR_GP_EEDO);
  399. for (i = 0; i < ARRAY_SIZE(wrentab); i++) {
  400. idt77252_write_gp(card, gp | wrentab[i]);
  401. udelay(5);
  402. }
  403. idt77252_write_gp(card, gp | SAR_GP_EECS);
  404. udelay(5);
  405. for (i = 0; i < ARRAY_SIZE(wrtab); i++) {
  406. idt77252_write_gp(card, gp | wrtab[i]);
  407. udelay(5);
  408. }
  409. idt77252_write_gp(card, gp | SAR_GP_EECS);
  410. udelay(5);
  411. for (i = 0, j = 0; i < 8; i++) {
  412. idt77252_write_gp(card, gp | clktab[j++] |
  413. (offset & 1 ? SAR_GP_EEDO : 0));
  414. udelay(5);
  415. idt77252_write_gp(card, gp | clktab[j++] |
  416. (offset & 1 ? SAR_GP_EEDO : 0));
  417. udelay(5);
  418. offset >>= 1;
  419. }
  420. idt77252_write_gp(card, gp | SAR_GP_EECS);
  421. udelay(5);
  422. for (i = 0, j = 0; i < 8; i++) {
  423. idt77252_write_gp(card, gp | clktab[j++] |
  424. (data & 1 ? SAR_GP_EEDO : 0));
  425. udelay(5);
  426. idt77252_write_gp(card, gp | clktab[j++] |
  427. (data & 1 ? SAR_GP_EEDO : 0));
  428. udelay(5);
  429. data >>= 1;
  430. }
  431. idt77252_write_gp(card, gp | SAR_GP_EECS);
  432. udelay(5);
  433. }
  434. static void
  435. idt77252_eeprom_init(struct idt77252_dev *card)
  436. {
  437. u32 gp;
  438. gp = idt77252_read_gp(card) & ~(SAR_GP_EESCLK|SAR_GP_EECS|SAR_GP_EEDO);
  439. idt77252_write_gp(card, gp | SAR_GP_EECS | SAR_GP_EESCLK);
  440. udelay(5);
  441. idt77252_write_gp(card, gp | SAR_GP_EECS);
  442. udelay(5);
  443. idt77252_write_gp(card, gp | SAR_GP_EECS | SAR_GP_EESCLK);
  444. udelay(5);
  445. idt77252_write_gp(card, gp | SAR_GP_EECS);
  446. udelay(5);
  447. }
  448. #endif /* HAVE_EEPROM */
  449. #ifdef CONFIG_ATM_IDT77252_DEBUG
  450. static void
  451. dump_tct(struct idt77252_dev *card, int index)
  452. {
  453. unsigned long tct;
  454. int i;
  455. tct = (unsigned long) (card->tct_base + index * SAR_SRAM_TCT_SIZE);
  456. printk("%s: TCT %x:", card->name, index);
  457. for (i = 0; i < 8; i++) {
  458. printk(" %08x", read_sram(card, tct + i));
  459. }
  460. printk("\n");
  461. }
  462. static void
  463. idt77252_tx_dump(struct idt77252_dev *card)
  464. {
  465. struct atm_vcc *vcc;
  466. struct vc_map *vc;
  467. int i;
  468. printk("%s\n", __func__);
  469. for (i = 0; i < card->tct_size; i++) {
  470. vc = card->vcs[i];
  471. if (!vc)
  472. continue;
  473. vcc = NULL;
  474. if (vc->rx_vcc)
  475. vcc = vc->rx_vcc;
  476. else if (vc->tx_vcc)
  477. vcc = vc->tx_vcc;
  478. if (!vcc)
  479. continue;
  480. printk("%s: Connection %d:\n", card->name, vc->index);
  481. dump_tct(card, vc->index);
  482. }
  483. }
  484. #endif
  485. /*****************************************************************************/
  486. /* */
  487. /* SCQ Handling */
  488. /* */
  489. /*****************************************************************************/
  490. static int
  491. sb_pool_add(struct idt77252_dev *card, struct sk_buff *skb, int queue)
  492. {
  493. struct sb_pool *pool = &card->sbpool[queue];
  494. int index;
  495. index = pool->index;
  496. while (pool->skb[index]) {
  497. index = (index + 1) & FBQ_MASK;
  498. if (index == pool->index)
  499. return -ENOBUFS;
  500. }
  501. pool->skb[index] = skb;
  502. IDT77252_PRV_POOL(skb) = POOL_HANDLE(queue, index);
  503. pool->index = (index + 1) & FBQ_MASK;
  504. return 0;
  505. }
  506. static void
  507. sb_pool_remove(struct idt77252_dev *card, struct sk_buff *skb)
  508. {
  509. unsigned int queue, index;
  510. u32 handle;
  511. handle = IDT77252_PRV_POOL(skb);
  512. queue = POOL_QUEUE(handle);
  513. if (queue > 3)
  514. return;
  515. index = POOL_INDEX(handle);
  516. if (index > FBQ_SIZE - 1)
  517. return;
  518. card->sbpool[queue].skb[index] = NULL;
  519. }
  520. static struct sk_buff *
  521. sb_pool_skb(struct idt77252_dev *card, u32 handle)
  522. {
  523. unsigned int queue, index;
  524. queue = POOL_QUEUE(handle);
  525. if (queue > 3)
  526. return NULL;
  527. index = POOL_INDEX(handle);
  528. if (index > FBQ_SIZE - 1)
  529. return NULL;
  530. return card->sbpool[queue].skb[index];
  531. }
  532. static struct scq_info *
  533. alloc_scq(struct idt77252_dev *card, int class)
  534. {
  535. struct scq_info *scq;
  536. scq = kzalloc(sizeof(struct scq_info), GFP_KERNEL);
  537. if (!scq)
  538. return NULL;
  539. scq->base = dma_alloc_coherent(&card->pcidev->dev, SCQ_SIZE,
  540. &scq->paddr, GFP_KERNEL);
  541. if (scq->base == NULL) {
  542. kfree(scq);
  543. return NULL;
  544. }
  545. scq->next = scq->base;
  546. scq->last = scq->base + (SCQ_ENTRIES - 1);
  547. atomic_set(&scq->used, 0);
  548. spin_lock_init(&scq->lock);
  549. spin_lock_init(&scq->skblock);
  550. skb_queue_head_init(&scq->transmit);
  551. skb_queue_head_init(&scq->pending);
  552. TXPRINTK("idt77252: SCQ: base 0x%p, next 0x%p, last 0x%p, paddr %08llx\n",
  553. scq->base, scq->next, scq->last, (unsigned long long)scq->paddr);
  554. return scq;
  555. }
  556. static void
  557. free_scq(struct idt77252_dev *card, struct scq_info *scq)
  558. {
  559. struct sk_buff *skb;
  560. struct atm_vcc *vcc;
  561. dma_free_coherent(&card->pcidev->dev, SCQ_SIZE,
  562. scq->base, scq->paddr);
  563. while ((skb = skb_dequeue(&scq->transmit))) {
  564. dma_unmap_single(&card->pcidev->dev, IDT77252_PRV_PADDR(skb),
  565. skb->len, DMA_TO_DEVICE);
  566. vcc = ATM_SKB(skb)->vcc;
  567. if (vcc->pop)
  568. vcc->pop(vcc, skb);
  569. else
  570. dev_kfree_skb(skb);
  571. }
  572. while ((skb = skb_dequeue(&scq->pending))) {
  573. dma_unmap_single(&card->pcidev->dev, IDT77252_PRV_PADDR(skb),
  574. skb->len, DMA_TO_DEVICE);
  575. vcc = ATM_SKB(skb)->vcc;
  576. if (vcc->pop)
  577. vcc->pop(vcc, skb);
  578. else
  579. dev_kfree_skb(skb);
  580. }
  581. kfree(scq);
  582. }
  583. static int
  584. push_on_scq(struct idt77252_dev *card, struct vc_map *vc, struct sk_buff *skb)
  585. {
  586. struct scq_info *scq = vc->scq;
  587. unsigned long flags;
  588. struct scqe *tbd;
  589. int entries;
  590. TXPRINTK("%s: SCQ: next 0x%p\n", card->name, scq->next);
  591. atomic_inc(&scq->used);
  592. entries = atomic_read(&scq->used);
  593. if (entries > (SCQ_ENTRIES - 1)) {
  594. atomic_dec(&scq->used);
  595. goto out;
  596. }
  597. skb_queue_tail(&scq->transmit, skb);
  598. spin_lock_irqsave(&vc->lock, flags);
  599. if (vc->estimator) {
  600. struct atm_vcc *vcc = vc->tx_vcc;
  601. struct sock *sk = sk_atm(vcc);
  602. vc->estimator->cells += (skb->len + 47) / 48;
  603. if (refcount_read(&sk->sk_wmem_alloc) >
  604. (sk->sk_sndbuf >> 1)) {
  605. u32 cps = vc->estimator->maxcps;
  606. vc->estimator->cps = cps;
  607. vc->estimator->avcps = cps << 5;
  608. if (vc->lacr < vc->init_er) {
  609. vc->lacr = vc->init_er;
  610. writel(TCMDQ_LACR | (vc->lacr << 16) |
  611. vc->index, SAR_REG_TCMDQ);
  612. }
  613. }
  614. }
  615. spin_unlock_irqrestore(&vc->lock, flags);
  616. tbd = &IDT77252_PRV_TBD(skb);
  617. spin_lock_irqsave(&scq->lock, flags);
  618. scq->next->word_1 = cpu_to_le32(tbd->word_1 |
  619. SAR_TBD_TSIF | SAR_TBD_GTSI);
  620. scq->next->word_2 = cpu_to_le32(tbd->word_2);
  621. scq->next->word_3 = cpu_to_le32(tbd->word_3);
  622. scq->next->word_4 = cpu_to_le32(tbd->word_4);
  623. if (scq->next == scq->last)
  624. scq->next = scq->base;
  625. else
  626. scq->next++;
  627. write_sram(card, scq->scd,
  628. scq->paddr +
  629. (u32)((unsigned long)scq->next - (unsigned long)scq->base));
  630. spin_unlock_irqrestore(&scq->lock, flags);
  631. scq->trans_start = jiffies;
  632. if (test_and_clear_bit(VCF_IDLE, &vc->flags)) {
  633. writel(TCMDQ_START_LACR | (vc->lacr << 16) | vc->index,
  634. SAR_REG_TCMDQ);
  635. }
  636. TXPRINTK("%d entries in SCQ used (push).\n", atomic_read(&scq->used));
  637. XPRINTK("%s: SCQ (after push %2d) head = 0x%x, next = 0x%p.\n",
  638. card->name, atomic_read(&scq->used),
  639. read_sram(card, scq->scd + 1), scq->next);
  640. return 0;
  641. out:
  642. if (time_after(jiffies, scq->trans_start + HZ)) {
  643. printk("%s: Error pushing TBD for %d.%d\n",
  644. card->name, vc->tx_vcc->vpi, vc->tx_vcc->vci);
  645. #ifdef CONFIG_ATM_IDT77252_DEBUG
  646. idt77252_tx_dump(card);
  647. #endif
  648. scq->trans_start = jiffies;
  649. }
  650. return -ENOBUFS;
  651. }
  652. static void
  653. drain_scq(struct idt77252_dev *card, struct vc_map *vc)
  654. {
  655. struct scq_info *scq = vc->scq;
  656. struct sk_buff *skb;
  657. struct atm_vcc *vcc;
  658. TXPRINTK("%s: SCQ (before drain %2d) next = 0x%p.\n",
  659. card->name, atomic_read(&scq->used), scq->next);
  660. skb = skb_dequeue(&scq->transmit);
  661. if (skb) {
  662. TXPRINTK("%s: freeing skb at %p.\n", card->name, skb);
  663. dma_unmap_single(&card->pcidev->dev, IDT77252_PRV_PADDR(skb),
  664. skb->len, DMA_TO_DEVICE);
  665. vcc = ATM_SKB(skb)->vcc;
  666. if (vcc->pop)
  667. vcc->pop(vcc, skb);
  668. else
  669. dev_kfree_skb(skb);
  670. atomic_inc(&vcc->stats->tx);
  671. }
  672. atomic_dec(&scq->used);
  673. spin_lock(&scq->skblock);
  674. while ((skb = skb_dequeue(&scq->pending))) {
  675. if (push_on_scq(card, vc, skb)) {
  676. skb_queue_head(&vc->scq->pending, skb);
  677. break;
  678. }
  679. }
  680. spin_unlock(&scq->skblock);
  681. }
  682. static int
  683. queue_skb(struct idt77252_dev *card, struct vc_map *vc,
  684. struct sk_buff *skb, int oam)
  685. {
  686. struct atm_vcc *vcc;
  687. struct scqe *tbd;
  688. unsigned long flags;
  689. int error;
  690. int aal;
  691. u32 word4;
  692. if (skb->len == 0) {
  693. printk("%s: invalid skb->len (%d)\n", card->name, skb->len);
  694. return -EINVAL;
  695. }
  696. TXPRINTK("%s: Sending %d bytes of data.\n",
  697. card->name, skb->len);
  698. tbd = &IDT77252_PRV_TBD(skb);
  699. vcc = ATM_SKB(skb)->vcc;
  700. word4 = (skb->data[0] << 24) | (skb->data[1] << 16) |
  701. (skb->data[2] << 8) | (skb->data[3] << 0);
  702. IDT77252_PRV_PADDR(skb) = dma_map_single(&card->pcidev->dev, skb->data,
  703. skb->len, DMA_TO_DEVICE);
  704. if (dma_mapping_error(&card->pcidev->dev, IDT77252_PRV_PADDR(skb)))
  705. return -ENOMEM;
  706. error = -EINVAL;
  707. if (oam) {
  708. if (skb->len != 52)
  709. goto errout;
  710. tbd->word_1 = SAR_TBD_OAM | ATM_CELL_PAYLOAD | SAR_TBD_EPDU;
  711. tbd->word_2 = IDT77252_PRV_PADDR(skb) + 4;
  712. tbd->word_3 = 0x00000000;
  713. tbd->word_4 = word4;
  714. if (test_bit(VCF_RSV, &vc->flags))
  715. vc = card->vcs[0];
  716. goto done;
  717. }
  718. if (test_bit(VCF_RSV, &vc->flags)) {
  719. printk("%s: Trying to transmit on reserved VC\n", card->name);
  720. goto errout;
  721. }
  722. aal = vcc->qos.aal;
  723. switch (aal) {
  724. case ATM_AAL0:
  725. case ATM_AAL34:
  726. if (skb->len > 52)
  727. goto errout;
  728. if (aal == ATM_AAL0)
  729. tbd->word_1 = SAR_TBD_EPDU | SAR_TBD_AAL0 |
  730. ATM_CELL_PAYLOAD;
  731. else
  732. tbd->word_1 = SAR_TBD_EPDU | SAR_TBD_AAL34 |
  733. ATM_CELL_PAYLOAD;
  734. tbd->word_2 = IDT77252_PRV_PADDR(skb) + 4;
  735. tbd->word_3 = 0x00000000;
  736. tbd->word_4 = word4;
  737. break;
  738. case ATM_AAL5:
  739. tbd->word_1 = SAR_TBD_EPDU | SAR_TBD_AAL5 | skb->len;
  740. tbd->word_2 = IDT77252_PRV_PADDR(skb);
  741. tbd->word_3 = skb->len;
  742. tbd->word_4 = (vcc->vpi << SAR_TBD_VPI_SHIFT) |
  743. (vcc->vci << SAR_TBD_VCI_SHIFT);
  744. break;
  745. case ATM_AAL1:
  746. case ATM_AAL2:
  747. default:
  748. printk("%s: Traffic type not supported.\n", card->name);
  749. error = -EPROTONOSUPPORT;
  750. goto errout;
  751. }
  752. done:
  753. spin_lock_irqsave(&vc->scq->skblock, flags);
  754. skb_queue_tail(&vc->scq->pending, skb);
  755. while ((skb = skb_dequeue(&vc->scq->pending))) {
  756. if (push_on_scq(card, vc, skb)) {
  757. skb_queue_head(&vc->scq->pending, skb);
  758. break;
  759. }
  760. }
  761. spin_unlock_irqrestore(&vc->scq->skblock, flags);
  762. return 0;
  763. errout:
  764. dma_unmap_single(&card->pcidev->dev, IDT77252_PRV_PADDR(skb),
  765. skb->len, DMA_TO_DEVICE);
  766. return error;
  767. }
  768. static unsigned long
  769. get_free_scd(struct idt77252_dev *card, struct vc_map *vc)
  770. {
  771. int i;
  772. for (i = 0; i < card->scd_size; i++) {
  773. if (!card->scd2vc[i]) {
  774. card->scd2vc[i] = vc;
  775. vc->scd_index = i;
  776. return card->scd_base + i * SAR_SRAM_SCD_SIZE;
  777. }
  778. }
  779. return 0;
  780. }
  781. static void
  782. fill_scd(struct idt77252_dev *card, struct scq_info *scq, int class)
  783. {
  784. write_sram(card, scq->scd, scq->paddr);
  785. write_sram(card, scq->scd + 1, 0x00000000);
  786. write_sram(card, scq->scd + 2, 0xffffffff);
  787. write_sram(card, scq->scd + 3, 0x00000000);
  788. }
  789. static void
  790. clear_scd(struct idt77252_dev *card, struct scq_info *scq, int class)
  791. {
  792. return;
  793. }
  794. /*****************************************************************************/
  795. /* */
  796. /* RSQ Handling */
  797. /* */
  798. /*****************************************************************************/
  799. static int
  800. init_rsq(struct idt77252_dev *card)
  801. {
  802. struct rsq_entry *rsqe;
  803. card->rsq.base = dma_alloc_coherent(&card->pcidev->dev, RSQSIZE,
  804. &card->rsq.paddr, GFP_KERNEL);
  805. if (card->rsq.base == NULL) {
  806. printk("%s: can't allocate RSQ.\n", card->name);
  807. return -1;
  808. }
  809. card->rsq.last = card->rsq.base + RSQ_NUM_ENTRIES - 1;
  810. card->rsq.next = card->rsq.last;
  811. for (rsqe = card->rsq.base; rsqe <= card->rsq.last; rsqe++)
  812. rsqe->word_4 = 0;
  813. writel((unsigned long) card->rsq.last - (unsigned long) card->rsq.base,
  814. SAR_REG_RSQH);
  815. writel(card->rsq.paddr, SAR_REG_RSQB);
  816. IPRINTK("%s: RSQ base at 0x%lx (0x%x).\n", card->name,
  817. (unsigned long) card->rsq.base,
  818. readl(SAR_REG_RSQB));
  819. IPRINTK("%s: RSQ head = 0x%x, base = 0x%x, tail = 0x%x.\n",
  820. card->name,
  821. readl(SAR_REG_RSQH),
  822. readl(SAR_REG_RSQB),
  823. readl(SAR_REG_RSQT));
  824. return 0;
  825. }
  826. static void
  827. deinit_rsq(struct idt77252_dev *card)
  828. {
  829. dma_free_coherent(&card->pcidev->dev, RSQSIZE,
  830. card->rsq.base, card->rsq.paddr);
  831. }
  832. static void
  833. dequeue_rx(struct idt77252_dev *card, struct rsq_entry *rsqe)
  834. {
  835. struct atm_vcc *vcc;
  836. struct sk_buff *skb;
  837. struct rx_pool *rpp;
  838. struct vc_map *vc;
  839. u32 header, vpi, vci;
  840. u32 stat;
  841. int i;
  842. stat = le32_to_cpu(rsqe->word_4);
  843. if (stat & SAR_RSQE_IDLE) {
  844. RXPRINTK("%s: message about inactive connection.\n",
  845. card->name);
  846. return;
  847. }
  848. skb = sb_pool_skb(card, le32_to_cpu(rsqe->word_2));
  849. if (skb == NULL) {
  850. printk("%s: NULL skb in %s, rsqe: %08x %08x %08x %08x\n",
  851. card->name, __func__,
  852. le32_to_cpu(rsqe->word_1), le32_to_cpu(rsqe->word_2),
  853. le32_to_cpu(rsqe->word_3), le32_to_cpu(rsqe->word_4));
  854. return;
  855. }
  856. header = le32_to_cpu(rsqe->word_1);
  857. vpi = (header >> 16) & 0x00ff;
  858. vci = (header >> 0) & 0xffff;
  859. RXPRINTK("%s: SDU for %d.%d received in buffer 0x%p (data 0x%p).\n",
  860. card->name, vpi, vci, skb, skb->data);
  861. if ((vpi >= (1 << card->vpibits)) || (vci != (vci & card->vcimask))) {
  862. printk("%s: SDU received for out-of-range vc %u.%u\n",
  863. card->name, vpi, vci);
  864. recycle_rx_skb(card, skb);
  865. return;
  866. }
  867. vc = card->vcs[VPCI2VC(card, vpi, vci)];
  868. if (!vc || !test_bit(VCF_RX, &vc->flags)) {
  869. printk("%s: SDU received on non RX vc %u.%u\n",
  870. card->name, vpi, vci);
  871. recycle_rx_skb(card, skb);
  872. return;
  873. }
  874. vcc = vc->rx_vcc;
  875. dma_sync_single_for_cpu(&card->pcidev->dev, IDT77252_PRV_PADDR(skb),
  876. skb_end_pointer(skb) - skb->data,
  877. DMA_FROM_DEVICE);
  878. if ((vcc->qos.aal == ATM_AAL0) ||
  879. (vcc->qos.aal == ATM_AAL34)) {
  880. struct sk_buff *sb;
  881. unsigned char *cell;
  882. u32 aal0;
  883. cell = skb->data;
  884. for (i = (stat & SAR_RSQE_CELLCNT); i; i--) {
  885. if ((sb = dev_alloc_skb(64)) == NULL) {
  886. printk("%s: Can't allocate buffers for aal0.\n",
  887. card->name);
  888. atomic_add(i, &vcc->stats->rx_drop);
  889. break;
  890. }
  891. if (!atm_charge(vcc, sb->truesize)) {
  892. RXPRINTK("%s: atm_charge() dropped aal0 packets.\n",
  893. card->name);
  894. atomic_add(i - 1, &vcc->stats->rx_drop);
  895. dev_kfree_skb(sb);
  896. break;
  897. }
  898. aal0 = (vpi << ATM_HDR_VPI_SHIFT) |
  899. (vci << ATM_HDR_VCI_SHIFT);
  900. aal0 |= (stat & SAR_RSQE_EPDU) ? 0x00000002 : 0;
  901. aal0 |= (stat & SAR_RSQE_CLP) ? 0x00000001 : 0;
  902. *((u32 *) sb->data) = aal0;
  903. skb_put(sb, sizeof(u32));
  904. skb_put_data(sb, cell, ATM_CELL_PAYLOAD);
  905. ATM_SKB(sb)->vcc = vcc;
  906. __net_timestamp(sb);
  907. vcc->push(vcc, sb);
  908. atomic_inc(&vcc->stats->rx);
  909. cell += ATM_CELL_PAYLOAD;
  910. }
  911. recycle_rx_skb(card, skb);
  912. return;
  913. }
  914. if (vcc->qos.aal != ATM_AAL5) {
  915. printk("%s: Unexpected AAL type in dequeue_rx(): %d.\n",
  916. card->name, vcc->qos.aal);
  917. recycle_rx_skb(card, skb);
  918. return;
  919. }
  920. skb->len = (stat & SAR_RSQE_CELLCNT) * ATM_CELL_PAYLOAD;
  921. rpp = &vc->rcv.rx_pool;
  922. __skb_queue_tail(&rpp->queue, skb);
  923. rpp->len += skb->len;
  924. if (stat & SAR_RSQE_EPDU) {
  925. unsigned int len, truesize;
  926. unsigned char *l1l2;
  927. l1l2 = (unsigned char *) ((unsigned long) skb->data + skb->len - 6);
  928. len = (l1l2[0] << 8) | l1l2[1];
  929. len = len ? len : 0x10000;
  930. RXPRINTK("%s: PDU has %d bytes.\n", card->name, len);
  931. if ((len + 8 > rpp->len) || (len + (47 + 8) < rpp->len)) {
  932. RXPRINTK("%s: AAL5 PDU size mismatch: %d != %d. "
  933. "(CDC: %08x)\n",
  934. card->name, len, rpp->len, readl(SAR_REG_CDC));
  935. recycle_rx_pool_skb(card, rpp);
  936. atomic_inc(&vcc->stats->rx_err);
  937. return;
  938. }
  939. if (stat & SAR_RSQE_CRC) {
  940. RXPRINTK("%s: AAL5 CRC error.\n", card->name);
  941. recycle_rx_pool_skb(card, rpp);
  942. atomic_inc(&vcc->stats->rx_err);
  943. return;
  944. }
  945. if (skb_queue_len(&rpp->queue) > 1) {
  946. struct sk_buff *sb;
  947. skb = dev_alloc_skb(rpp->len);
  948. if (!skb) {
  949. RXPRINTK("%s: Can't alloc RX skb.\n",
  950. card->name);
  951. recycle_rx_pool_skb(card, rpp);
  952. atomic_inc(&vcc->stats->rx_err);
  953. return;
  954. }
  955. if (!atm_charge(vcc, skb->truesize)) {
  956. recycle_rx_pool_skb(card, rpp);
  957. dev_kfree_skb(skb);
  958. return;
  959. }
  960. skb_queue_walk(&rpp->queue, sb)
  961. skb_put_data(skb, sb->data, sb->len);
  962. recycle_rx_pool_skb(card, rpp);
  963. skb_trim(skb, len);
  964. ATM_SKB(skb)->vcc = vcc;
  965. __net_timestamp(skb);
  966. vcc->push(vcc, skb);
  967. atomic_inc(&vcc->stats->rx);
  968. return;
  969. }
  970. flush_rx_pool(card, rpp);
  971. if (!atm_charge(vcc, skb->truesize)) {
  972. recycle_rx_skb(card, skb);
  973. return;
  974. }
  975. dma_unmap_single(&card->pcidev->dev, IDT77252_PRV_PADDR(skb),
  976. skb_end_pointer(skb) - skb->data,
  977. DMA_FROM_DEVICE);
  978. sb_pool_remove(card, skb);
  979. skb_trim(skb, len);
  980. ATM_SKB(skb)->vcc = vcc;
  981. __net_timestamp(skb);
  982. truesize = skb->truesize;
  983. vcc->push(vcc, skb);
  984. atomic_inc(&vcc->stats->rx);
  985. if (truesize > SAR_FB_SIZE_3)
  986. add_rx_skb(card, 3, SAR_FB_SIZE_3, 1);
  987. else if (truesize > SAR_FB_SIZE_2)
  988. add_rx_skb(card, 2, SAR_FB_SIZE_2, 1);
  989. else if (truesize > SAR_FB_SIZE_1)
  990. add_rx_skb(card, 1, SAR_FB_SIZE_1, 1);
  991. else
  992. add_rx_skb(card, 0, SAR_FB_SIZE_0, 1);
  993. return;
  994. }
  995. }
  996. static void
  997. idt77252_rx(struct idt77252_dev *card)
  998. {
  999. struct rsq_entry *rsqe;
  1000. if (card->rsq.next == card->rsq.last)
  1001. rsqe = card->rsq.base;
  1002. else
  1003. rsqe = card->rsq.next + 1;
  1004. if (!(le32_to_cpu(rsqe->word_4) & SAR_RSQE_VALID)) {
  1005. RXPRINTK("%s: no entry in RSQ.\n", card->name);
  1006. return;
  1007. }
  1008. do {
  1009. dequeue_rx(card, rsqe);
  1010. rsqe->word_4 = 0;
  1011. card->rsq.next = rsqe;
  1012. if (card->rsq.next == card->rsq.last)
  1013. rsqe = card->rsq.base;
  1014. else
  1015. rsqe = card->rsq.next + 1;
  1016. } while (le32_to_cpu(rsqe->word_4) & SAR_RSQE_VALID);
  1017. writel((unsigned long) card->rsq.next - (unsigned long) card->rsq.base,
  1018. SAR_REG_RSQH);
  1019. }
  1020. static void
  1021. idt77252_rx_raw(struct idt77252_dev *card)
  1022. {
  1023. struct sk_buff *queue;
  1024. u32 head, tail;
  1025. struct atm_vcc *vcc;
  1026. struct vc_map *vc;
  1027. struct sk_buff *sb;
  1028. if (card->raw_cell_head == NULL) {
  1029. u32 handle = le32_to_cpu(*(card->raw_cell_hnd + 1));
  1030. card->raw_cell_head = sb_pool_skb(card, handle);
  1031. }
  1032. queue = card->raw_cell_head;
  1033. if (!queue)
  1034. return;
  1035. head = IDT77252_PRV_PADDR(queue) + (queue->data - queue->head - 16);
  1036. tail = readl(SAR_REG_RAWCT);
  1037. dma_sync_single_for_cpu(&card->pcidev->dev, IDT77252_PRV_PADDR(queue),
  1038. skb_end_offset(queue) - 16,
  1039. DMA_FROM_DEVICE);
  1040. while (head != tail) {
  1041. unsigned int vpi, vci;
  1042. u32 header;
  1043. header = le32_to_cpu(*(u32 *) &queue->data[0]);
  1044. vpi = (header & ATM_HDR_VPI_MASK) >> ATM_HDR_VPI_SHIFT;
  1045. vci = (header & ATM_HDR_VCI_MASK) >> ATM_HDR_VCI_SHIFT;
  1046. #ifdef CONFIG_ATM_IDT77252_DEBUG
  1047. if (debug & DBG_RAW_CELL) {
  1048. int i;
  1049. printk("%s: raw cell %x.%02x.%04x.%x.%x\n",
  1050. card->name, (header >> 28) & 0x000f,
  1051. (header >> 20) & 0x00ff,
  1052. (header >> 4) & 0xffff,
  1053. (header >> 1) & 0x0007,
  1054. (header >> 0) & 0x0001);
  1055. for (i = 16; i < 64; i++)
  1056. printk(" %02x", queue->data[i]);
  1057. printk("\n");
  1058. }
  1059. #endif
  1060. if (vpi >= (1<<card->vpibits) || vci >= (1<<card->vcibits)) {
  1061. RPRINTK("%s: SDU received for out-of-range vc %u.%u\n",
  1062. card->name, vpi, vci);
  1063. goto drop;
  1064. }
  1065. vc = card->vcs[VPCI2VC(card, vpi, vci)];
  1066. if (!vc || !test_bit(VCF_RX, &vc->flags)) {
  1067. RPRINTK("%s: SDU received on non RX vc %u.%u\n",
  1068. card->name, vpi, vci);
  1069. goto drop;
  1070. }
  1071. vcc = vc->rx_vcc;
  1072. if (vcc->qos.aal != ATM_AAL0) {
  1073. RPRINTK("%s: raw cell for non AAL0 vc %u.%u\n",
  1074. card->name, vpi, vci);
  1075. atomic_inc(&vcc->stats->rx_drop);
  1076. goto drop;
  1077. }
  1078. if ((sb = dev_alloc_skb(64)) == NULL) {
  1079. printk("%s: Can't allocate buffers for AAL0.\n",
  1080. card->name);
  1081. atomic_inc(&vcc->stats->rx_err);
  1082. goto drop;
  1083. }
  1084. if (!atm_charge(vcc, sb->truesize)) {
  1085. RXPRINTK("%s: atm_charge() dropped AAL0 packets.\n",
  1086. card->name);
  1087. dev_kfree_skb(sb);
  1088. goto drop;
  1089. }
  1090. *((u32 *) sb->data) = header;
  1091. skb_put(sb, sizeof(u32));
  1092. skb_put_data(sb, &(queue->data[16]), ATM_CELL_PAYLOAD);
  1093. ATM_SKB(sb)->vcc = vcc;
  1094. __net_timestamp(sb);
  1095. vcc->push(vcc, sb);
  1096. atomic_inc(&vcc->stats->rx);
  1097. drop:
  1098. skb_pull(queue, 64);
  1099. head = IDT77252_PRV_PADDR(queue)
  1100. + (queue->data - queue->head - 16);
  1101. if (queue->len < 128) {
  1102. struct sk_buff *next;
  1103. u32 handle;
  1104. head = le32_to_cpu(*(u32 *) &queue->data[0]);
  1105. handle = le32_to_cpu(*(u32 *) &queue->data[4]);
  1106. next = sb_pool_skb(card, handle);
  1107. recycle_rx_skb(card, queue);
  1108. if (next) {
  1109. card->raw_cell_head = next;
  1110. queue = card->raw_cell_head;
  1111. dma_sync_single_for_cpu(&card->pcidev->dev,
  1112. IDT77252_PRV_PADDR(queue),
  1113. (skb_end_pointer(queue) -
  1114. queue->data),
  1115. DMA_FROM_DEVICE);
  1116. } else {
  1117. card->raw_cell_head = NULL;
  1118. printk("%s: raw cell queue overrun\n",
  1119. card->name);
  1120. break;
  1121. }
  1122. }
  1123. }
  1124. }
  1125. /*****************************************************************************/
  1126. /* */
  1127. /* TSQ Handling */
  1128. /* */
  1129. /*****************************************************************************/
  1130. static int
  1131. init_tsq(struct idt77252_dev *card)
  1132. {
  1133. struct tsq_entry *tsqe;
  1134. card->tsq.base = dma_alloc_coherent(&card->pcidev->dev, RSQSIZE,
  1135. &card->tsq.paddr, GFP_KERNEL);
  1136. if (card->tsq.base == NULL) {
  1137. printk("%s: can't allocate TSQ.\n", card->name);
  1138. return -1;
  1139. }
  1140. card->tsq.last = card->tsq.base + TSQ_NUM_ENTRIES - 1;
  1141. card->tsq.next = card->tsq.last;
  1142. for (tsqe = card->tsq.base; tsqe <= card->tsq.last; tsqe++)
  1143. tsqe->word_2 = cpu_to_le32(SAR_TSQE_INVALID);
  1144. writel(card->tsq.paddr, SAR_REG_TSQB);
  1145. writel((unsigned long) card->tsq.next - (unsigned long) card->tsq.base,
  1146. SAR_REG_TSQH);
  1147. return 0;
  1148. }
  1149. static void
  1150. deinit_tsq(struct idt77252_dev *card)
  1151. {
  1152. dma_free_coherent(&card->pcidev->dev, TSQSIZE,
  1153. card->tsq.base, card->tsq.paddr);
  1154. }
  1155. static void
  1156. idt77252_tx(struct idt77252_dev *card)
  1157. {
  1158. struct tsq_entry *tsqe;
  1159. unsigned int vpi, vci;
  1160. struct vc_map *vc;
  1161. u32 conn, stat;
  1162. if (card->tsq.next == card->tsq.last)
  1163. tsqe = card->tsq.base;
  1164. else
  1165. tsqe = card->tsq.next + 1;
  1166. TXPRINTK("idt77252_tx: tsq %p: base %p, next %p, last %p\n", tsqe,
  1167. card->tsq.base, card->tsq.next, card->tsq.last);
  1168. TXPRINTK("idt77252_tx: tsqb %08x, tsqt %08x, tsqh %08x, \n",
  1169. readl(SAR_REG_TSQB),
  1170. readl(SAR_REG_TSQT),
  1171. readl(SAR_REG_TSQH));
  1172. stat = le32_to_cpu(tsqe->word_2);
  1173. if (stat & SAR_TSQE_INVALID)
  1174. return;
  1175. do {
  1176. TXPRINTK("tsqe: 0x%p [0x%08x 0x%08x]\n", tsqe,
  1177. le32_to_cpu(tsqe->word_1),
  1178. le32_to_cpu(tsqe->word_2));
  1179. switch (stat & SAR_TSQE_TYPE) {
  1180. case SAR_TSQE_TYPE_TIMER:
  1181. TXPRINTK("%s: Timer RollOver detected.\n", card->name);
  1182. break;
  1183. case SAR_TSQE_TYPE_IDLE:
  1184. conn = le32_to_cpu(tsqe->word_1);
  1185. if (SAR_TSQE_TAG(stat) == 0x10) {
  1186. #ifdef NOTDEF
  1187. printk("%s: Connection %d halted.\n",
  1188. card->name,
  1189. le32_to_cpu(tsqe->word_1) & 0x1fff);
  1190. #endif
  1191. break;
  1192. }
  1193. vc = card->vcs[conn & 0x1fff];
  1194. if (!vc) {
  1195. printk("%s: could not find VC from conn %d\n",
  1196. card->name, conn & 0x1fff);
  1197. break;
  1198. }
  1199. printk("%s: Connection %d IDLE.\n",
  1200. card->name, vc->index);
  1201. set_bit(VCF_IDLE, &vc->flags);
  1202. break;
  1203. case SAR_TSQE_TYPE_TSR:
  1204. conn = le32_to_cpu(tsqe->word_1);
  1205. vc = card->vcs[conn & 0x1fff];
  1206. if (!vc) {
  1207. printk("%s: no VC at index %d\n",
  1208. card->name,
  1209. le32_to_cpu(tsqe->word_1) & 0x1fff);
  1210. break;
  1211. }
  1212. drain_scq(card, vc);
  1213. break;
  1214. case SAR_TSQE_TYPE_TBD_COMP:
  1215. conn = le32_to_cpu(tsqe->word_1);
  1216. vpi = (conn >> SAR_TBD_VPI_SHIFT) & 0x00ff;
  1217. vci = (conn >> SAR_TBD_VCI_SHIFT) & 0xffff;
  1218. if (vpi >= (1 << card->vpibits) ||
  1219. vci >= (1 << card->vcibits)) {
  1220. printk("%s: TBD complete: "
  1221. "out of range VPI.VCI %u.%u\n",
  1222. card->name, vpi, vci);
  1223. break;
  1224. }
  1225. vc = card->vcs[VPCI2VC(card, vpi, vci)];
  1226. if (!vc) {
  1227. printk("%s: TBD complete: "
  1228. "no VC at VPI.VCI %u.%u\n",
  1229. card->name, vpi, vci);
  1230. break;
  1231. }
  1232. drain_scq(card, vc);
  1233. break;
  1234. }
  1235. tsqe->word_2 = cpu_to_le32(SAR_TSQE_INVALID);
  1236. card->tsq.next = tsqe;
  1237. if (card->tsq.next == card->tsq.last)
  1238. tsqe = card->tsq.base;
  1239. else
  1240. tsqe = card->tsq.next + 1;
  1241. TXPRINTK("tsqe: %p: base %p, next %p, last %p\n", tsqe,
  1242. card->tsq.base, card->tsq.next, card->tsq.last);
  1243. stat = le32_to_cpu(tsqe->word_2);
  1244. } while (!(stat & SAR_TSQE_INVALID));
  1245. writel((unsigned long)card->tsq.next - (unsigned long)card->tsq.base,
  1246. SAR_REG_TSQH);
  1247. XPRINTK("idt77252_tx-after writel%d: TSQ head = 0x%x, tail = 0x%x, next = 0x%p.\n",
  1248. card->index, readl(SAR_REG_TSQH),
  1249. readl(SAR_REG_TSQT), card->tsq.next);
  1250. }
  1251. static void
  1252. tst_timer(struct timer_list *t)
  1253. {
  1254. struct idt77252_dev *card = from_timer(card, t, tst_timer);
  1255. unsigned long base, idle, jump;
  1256. unsigned long flags;
  1257. u32 pc;
  1258. int e;
  1259. spin_lock_irqsave(&card->tst_lock, flags);
  1260. base = card->tst[card->tst_index];
  1261. idle = card->tst[card->tst_index ^ 1];
  1262. if (test_bit(TST_SWITCH_WAIT, &card->tst_state)) {
  1263. jump = base + card->tst_size - 2;
  1264. pc = readl(SAR_REG_NOW) >> 2;
  1265. if ((pc ^ idle) & ~(card->tst_size - 1)) {
  1266. mod_timer(&card->tst_timer, jiffies + 1);
  1267. goto out;
  1268. }
  1269. clear_bit(TST_SWITCH_WAIT, &card->tst_state);
  1270. card->tst_index ^= 1;
  1271. write_sram(card, jump, TSTE_OPC_JMP | (base << 2));
  1272. base = card->tst[card->tst_index];
  1273. idle = card->tst[card->tst_index ^ 1];
  1274. for (e = 0; e < card->tst_size - 2; e++) {
  1275. if (card->soft_tst[e].tste & TSTE_PUSH_IDLE) {
  1276. write_sram(card, idle + e,
  1277. card->soft_tst[e].tste & TSTE_MASK);
  1278. card->soft_tst[e].tste &= ~(TSTE_PUSH_IDLE);
  1279. }
  1280. }
  1281. }
  1282. if (test_and_clear_bit(TST_SWITCH_PENDING, &card->tst_state)) {
  1283. for (e = 0; e < card->tst_size - 2; e++) {
  1284. if (card->soft_tst[e].tste & TSTE_PUSH_ACTIVE) {
  1285. write_sram(card, idle + e,
  1286. card->soft_tst[e].tste & TSTE_MASK);
  1287. card->soft_tst[e].tste &= ~(TSTE_PUSH_ACTIVE);
  1288. card->soft_tst[e].tste |= TSTE_PUSH_IDLE;
  1289. }
  1290. }
  1291. jump = base + card->tst_size - 2;
  1292. write_sram(card, jump, TSTE_OPC_NULL);
  1293. set_bit(TST_SWITCH_WAIT, &card->tst_state);
  1294. mod_timer(&card->tst_timer, jiffies + 1);
  1295. }
  1296. out:
  1297. spin_unlock_irqrestore(&card->tst_lock, flags);
  1298. }
  1299. static int
  1300. __fill_tst(struct idt77252_dev *card, struct vc_map *vc,
  1301. int n, unsigned int opc)
  1302. {
  1303. unsigned long cl, avail;
  1304. unsigned long idle;
  1305. int e, r;
  1306. u32 data;
  1307. avail = card->tst_size - 2;
  1308. for (e = 0; e < avail; e++) {
  1309. if (card->soft_tst[e].vc == NULL)
  1310. break;
  1311. }
  1312. if (e >= avail) {
  1313. printk("%s: No free TST entries found\n", card->name);
  1314. return -1;
  1315. }
  1316. NPRINTK("%s: conn %d: first TST entry at %d.\n",
  1317. card->name, vc ? vc->index : -1, e);
  1318. r = n;
  1319. cl = avail;
  1320. data = opc & TSTE_OPC_MASK;
  1321. if (vc && (opc != TSTE_OPC_NULL))
  1322. data = opc | vc->index;
  1323. idle = card->tst[card->tst_index ^ 1];
  1324. /*
  1325. * Fill Soft TST.
  1326. */
  1327. while (r > 0) {
  1328. if ((cl >= avail) && (card->soft_tst[e].vc == NULL)) {
  1329. if (vc)
  1330. card->soft_tst[e].vc = vc;
  1331. else
  1332. card->soft_tst[e].vc = (void *)-1;
  1333. card->soft_tst[e].tste = data;
  1334. if (timer_pending(&card->tst_timer))
  1335. card->soft_tst[e].tste |= TSTE_PUSH_ACTIVE;
  1336. else {
  1337. write_sram(card, idle + e, data);
  1338. card->soft_tst[e].tste |= TSTE_PUSH_IDLE;
  1339. }
  1340. cl -= card->tst_size;
  1341. r--;
  1342. }
  1343. if (++e == avail)
  1344. e = 0;
  1345. cl += n;
  1346. }
  1347. return 0;
  1348. }
  1349. static int
  1350. fill_tst(struct idt77252_dev *card, struct vc_map *vc, int n, unsigned int opc)
  1351. {
  1352. unsigned long flags;
  1353. int res;
  1354. spin_lock_irqsave(&card->tst_lock, flags);
  1355. res = __fill_tst(card, vc, n, opc);
  1356. set_bit(TST_SWITCH_PENDING, &card->tst_state);
  1357. if (!timer_pending(&card->tst_timer))
  1358. mod_timer(&card->tst_timer, jiffies + 1);
  1359. spin_unlock_irqrestore(&card->tst_lock, flags);
  1360. return res;
  1361. }
  1362. static int
  1363. __clear_tst(struct idt77252_dev *card, struct vc_map *vc)
  1364. {
  1365. unsigned long idle;
  1366. int e;
  1367. idle = card->tst[card->tst_index ^ 1];
  1368. for (e = 0; e < card->tst_size - 2; e++) {
  1369. if (card->soft_tst[e].vc == vc) {
  1370. card->soft_tst[e].vc = NULL;
  1371. card->soft_tst[e].tste = TSTE_OPC_VAR;
  1372. if (timer_pending(&card->tst_timer))
  1373. card->soft_tst[e].tste |= TSTE_PUSH_ACTIVE;
  1374. else {
  1375. write_sram(card, idle + e, TSTE_OPC_VAR);
  1376. card->soft_tst[e].tste |= TSTE_PUSH_IDLE;
  1377. }
  1378. }
  1379. }
  1380. return 0;
  1381. }
  1382. static int
  1383. clear_tst(struct idt77252_dev *card, struct vc_map *vc)
  1384. {
  1385. unsigned long flags;
  1386. int res;
  1387. spin_lock_irqsave(&card->tst_lock, flags);
  1388. res = __clear_tst(card, vc);
  1389. set_bit(TST_SWITCH_PENDING, &card->tst_state);
  1390. if (!timer_pending(&card->tst_timer))
  1391. mod_timer(&card->tst_timer, jiffies + 1);
  1392. spin_unlock_irqrestore(&card->tst_lock, flags);
  1393. return res;
  1394. }
  1395. static int
  1396. change_tst(struct idt77252_dev *card, struct vc_map *vc,
  1397. int n, unsigned int opc)
  1398. {
  1399. unsigned long flags;
  1400. int res;
  1401. spin_lock_irqsave(&card->tst_lock, flags);
  1402. __clear_tst(card, vc);
  1403. res = __fill_tst(card, vc, n, opc);
  1404. set_bit(TST_SWITCH_PENDING, &card->tst_state);
  1405. if (!timer_pending(&card->tst_timer))
  1406. mod_timer(&card->tst_timer, jiffies + 1);
  1407. spin_unlock_irqrestore(&card->tst_lock, flags);
  1408. return res;
  1409. }
  1410. static int
  1411. set_tct(struct idt77252_dev *card, struct vc_map *vc)
  1412. {
  1413. unsigned long tct;
  1414. tct = (unsigned long) (card->tct_base + vc->index * SAR_SRAM_TCT_SIZE);
  1415. switch (vc->class) {
  1416. case SCHED_CBR:
  1417. OPRINTK("%s: writing TCT at 0x%lx, SCD 0x%lx.\n",
  1418. card->name, tct, vc->scq->scd);
  1419. write_sram(card, tct + 0, TCT_CBR | vc->scq->scd);
  1420. write_sram(card, tct + 1, 0);
  1421. write_sram(card, tct + 2, 0);
  1422. write_sram(card, tct + 3, 0);
  1423. write_sram(card, tct + 4, 0);
  1424. write_sram(card, tct + 5, 0);
  1425. write_sram(card, tct + 6, 0);
  1426. write_sram(card, tct + 7, 0);
  1427. break;
  1428. case SCHED_UBR:
  1429. OPRINTK("%s: writing TCT at 0x%lx, SCD 0x%lx.\n",
  1430. card->name, tct, vc->scq->scd);
  1431. write_sram(card, tct + 0, TCT_UBR | vc->scq->scd);
  1432. write_sram(card, tct + 1, 0);
  1433. write_sram(card, tct + 2, TCT_TSIF);
  1434. write_sram(card, tct + 3, TCT_HALT | TCT_IDLE);
  1435. write_sram(card, tct + 4, 0);
  1436. write_sram(card, tct + 5, vc->init_er);
  1437. write_sram(card, tct + 6, 0);
  1438. write_sram(card, tct + 7, TCT_FLAG_UBR);
  1439. break;
  1440. case SCHED_VBR:
  1441. case SCHED_ABR:
  1442. default:
  1443. return -ENOSYS;
  1444. }
  1445. return 0;
  1446. }
  1447. /*****************************************************************************/
  1448. /* */
  1449. /* FBQ Handling */
  1450. /* */
  1451. /*****************************************************************************/
  1452. static __inline__ int
  1453. idt77252_fbq_full(struct idt77252_dev *card, int queue)
  1454. {
  1455. return (readl(SAR_REG_STAT) >> (16 + (queue << 2))) == 0x0f;
  1456. }
  1457. static int
  1458. push_rx_skb(struct idt77252_dev *card, struct sk_buff *skb, int queue)
  1459. {
  1460. unsigned long flags;
  1461. u32 handle;
  1462. u32 addr;
  1463. skb->data = skb->head;
  1464. skb_reset_tail_pointer(skb);
  1465. skb->len = 0;
  1466. skb_reserve(skb, 16);
  1467. switch (queue) {
  1468. case 0:
  1469. skb_put(skb, SAR_FB_SIZE_0);
  1470. break;
  1471. case 1:
  1472. skb_put(skb, SAR_FB_SIZE_1);
  1473. break;
  1474. case 2:
  1475. skb_put(skb, SAR_FB_SIZE_2);
  1476. break;
  1477. case 3:
  1478. skb_put(skb, SAR_FB_SIZE_3);
  1479. break;
  1480. default:
  1481. return -1;
  1482. }
  1483. if (idt77252_fbq_full(card, queue))
  1484. return -1;
  1485. memset(&skb->data[(skb->len & ~(0x3f)) - 64], 0, 2 * sizeof(u32));
  1486. handle = IDT77252_PRV_POOL(skb);
  1487. addr = IDT77252_PRV_PADDR(skb);
  1488. spin_lock_irqsave(&card->cmd_lock, flags);
  1489. writel(handle, card->fbq[queue]);
  1490. writel(addr, card->fbq[queue]);
  1491. spin_unlock_irqrestore(&card->cmd_lock, flags);
  1492. return 0;
  1493. }
  1494. static void
  1495. add_rx_skb(struct idt77252_dev *card, int queue,
  1496. unsigned int size, unsigned int count)
  1497. {
  1498. struct sk_buff *skb;
  1499. dma_addr_t paddr;
  1500. u32 handle;
  1501. while (count--) {
  1502. skb = dev_alloc_skb(size);
  1503. if (!skb)
  1504. return;
  1505. if (sb_pool_add(card, skb, queue)) {
  1506. printk("%s: SB POOL full\n", __func__);
  1507. goto outfree;
  1508. }
  1509. paddr = dma_map_single(&card->pcidev->dev, skb->data,
  1510. skb_end_pointer(skb) - skb->data,
  1511. DMA_FROM_DEVICE);
  1512. if (dma_mapping_error(&card->pcidev->dev, paddr))
  1513. goto outpoolrm;
  1514. IDT77252_PRV_PADDR(skb) = paddr;
  1515. if (push_rx_skb(card, skb, queue)) {
  1516. printk("%s: FB QUEUE full\n", __func__);
  1517. goto outunmap;
  1518. }
  1519. }
  1520. return;
  1521. outunmap:
  1522. dma_unmap_single(&card->pcidev->dev, IDT77252_PRV_PADDR(skb),
  1523. skb_end_pointer(skb) - skb->data, DMA_FROM_DEVICE);
  1524. outpoolrm:
  1525. handle = IDT77252_PRV_POOL(skb);
  1526. card->sbpool[POOL_QUEUE(handle)].skb[POOL_INDEX(handle)] = NULL;
  1527. outfree:
  1528. dev_kfree_skb(skb);
  1529. }
  1530. static void
  1531. recycle_rx_skb(struct idt77252_dev *card, struct sk_buff *skb)
  1532. {
  1533. u32 handle = IDT77252_PRV_POOL(skb);
  1534. int err;
  1535. dma_sync_single_for_device(&card->pcidev->dev, IDT77252_PRV_PADDR(skb),
  1536. skb_end_pointer(skb) - skb->data,
  1537. DMA_FROM_DEVICE);
  1538. err = push_rx_skb(card, skb, POOL_QUEUE(handle));
  1539. if (err) {
  1540. dma_unmap_single(&card->pcidev->dev, IDT77252_PRV_PADDR(skb),
  1541. skb_end_pointer(skb) - skb->data,
  1542. DMA_FROM_DEVICE);
  1543. sb_pool_remove(card, skb);
  1544. dev_kfree_skb(skb);
  1545. }
  1546. }
  1547. static void
  1548. flush_rx_pool(struct idt77252_dev *card, struct rx_pool *rpp)
  1549. {
  1550. skb_queue_head_init(&rpp->queue);
  1551. rpp->len = 0;
  1552. }
  1553. static void
  1554. recycle_rx_pool_skb(struct idt77252_dev *card, struct rx_pool *rpp)
  1555. {
  1556. struct sk_buff *skb, *tmp;
  1557. skb_queue_walk_safe(&rpp->queue, skb, tmp)
  1558. recycle_rx_skb(card, skb);
  1559. flush_rx_pool(card, rpp);
  1560. }
  1561. /*****************************************************************************/
  1562. /* */
  1563. /* ATM Interface */
  1564. /* */
  1565. /*****************************************************************************/
  1566. static void
  1567. idt77252_phy_put(struct atm_dev *dev, unsigned char value, unsigned long addr)
  1568. {
  1569. write_utility(dev->dev_data, 0x100 + (addr & 0x1ff), value);
  1570. }
  1571. static unsigned char
  1572. idt77252_phy_get(struct atm_dev *dev, unsigned long addr)
  1573. {
  1574. return read_utility(dev->dev_data, 0x100 + (addr & 0x1ff));
  1575. }
  1576. static inline int
  1577. idt77252_send_skb(struct atm_vcc *vcc, struct sk_buff *skb, int oam)
  1578. {
  1579. struct atm_dev *dev = vcc->dev;
  1580. struct idt77252_dev *card = dev->dev_data;
  1581. struct vc_map *vc = vcc->dev_data;
  1582. int err;
  1583. if (vc == NULL) {
  1584. printk("%s: NULL connection in send().\n", card->name);
  1585. atomic_inc(&vcc->stats->tx_err);
  1586. dev_kfree_skb(skb);
  1587. return -EINVAL;
  1588. }
  1589. if (!test_bit(VCF_TX, &vc->flags)) {
  1590. printk("%s: Trying to transmit on a non-tx VC.\n", card->name);
  1591. atomic_inc(&vcc->stats->tx_err);
  1592. dev_kfree_skb(skb);
  1593. return -EINVAL;
  1594. }
  1595. switch (vcc->qos.aal) {
  1596. case ATM_AAL0:
  1597. case ATM_AAL1:
  1598. case ATM_AAL5:
  1599. break;
  1600. default:
  1601. printk("%s: Unsupported AAL: %d\n", card->name, vcc->qos.aal);
  1602. atomic_inc(&vcc->stats->tx_err);
  1603. dev_kfree_skb(skb);
  1604. return -EINVAL;
  1605. }
  1606. if (skb_shinfo(skb)->nr_frags != 0) {
  1607. printk("%s: No scatter-gather yet.\n", card->name);
  1608. atomic_inc(&vcc->stats->tx_err);
  1609. dev_kfree_skb(skb);
  1610. return -EINVAL;
  1611. }
  1612. ATM_SKB(skb)->vcc = vcc;
  1613. err = queue_skb(card, vc, skb, oam);
  1614. if (err) {
  1615. atomic_inc(&vcc->stats->tx_err);
  1616. dev_kfree_skb(skb);
  1617. return err;
  1618. }
  1619. return 0;
  1620. }
  1621. static int idt77252_send(struct atm_vcc *vcc, struct sk_buff *skb)
  1622. {
  1623. return idt77252_send_skb(vcc, skb, 0);
  1624. }
  1625. static int
  1626. idt77252_send_oam(struct atm_vcc *vcc, void *cell, int flags)
  1627. {
  1628. struct atm_dev *dev = vcc->dev;
  1629. struct idt77252_dev *card = dev->dev_data;
  1630. struct sk_buff *skb;
  1631. skb = dev_alloc_skb(64);
  1632. if (!skb) {
  1633. printk("%s: Out of memory in send_oam().\n", card->name);
  1634. atomic_inc(&vcc->stats->tx_err);
  1635. return -ENOMEM;
  1636. }
  1637. refcount_add(skb->truesize, &sk_atm(vcc)->sk_wmem_alloc);
  1638. skb_put_data(skb, cell, 52);
  1639. return idt77252_send_skb(vcc, skb, 1);
  1640. }
  1641. static __inline__ unsigned int
  1642. idt77252_fls(unsigned int x)
  1643. {
  1644. int r = 1;
  1645. if (x == 0)
  1646. return 0;
  1647. if (x & 0xffff0000) {
  1648. x >>= 16;
  1649. r += 16;
  1650. }
  1651. if (x & 0xff00) {
  1652. x >>= 8;
  1653. r += 8;
  1654. }
  1655. if (x & 0xf0) {
  1656. x >>= 4;
  1657. r += 4;
  1658. }
  1659. if (x & 0xc) {
  1660. x >>= 2;
  1661. r += 2;
  1662. }
  1663. if (x & 0x2)
  1664. r += 1;
  1665. return r;
  1666. }
  1667. static u16
  1668. idt77252_int_to_atmfp(unsigned int rate)
  1669. {
  1670. u16 m, e;
  1671. if (rate == 0)
  1672. return 0;
  1673. e = idt77252_fls(rate) - 1;
  1674. if (e < 9)
  1675. m = (rate - (1 << e)) << (9 - e);
  1676. else if (e == 9)
  1677. m = (rate - (1 << e));
  1678. else /* e > 9 */
  1679. m = (rate - (1 << e)) >> (e - 9);
  1680. return 0x4000 | (e << 9) | m;
  1681. }
  1682. static u8
  1683. idt77252_rate_logindex(struct idt77252_dev *card, int pcr)
  1684. {
  1685. u16 afp;
  1686. afp = idt77252_int_to_atmfp(pcr < 0 ? -pcr : pcr);
  1687. if (pcr < 0)
  1688. return rate_to_log[(afp >> 5) & 0x1ff];
  1689. return rate_to_log[((afp >> 5) + 1) & 0x1ff];
  1690. }
  1691. static void
  1692. idt77252_est_timer(struct timer_list *t)
  1693. {
  1694. struct rate_estimator *est = from_timer(est, t, timer);
  1695. struct vc_map *vc = est->vc;
  1696. struct idt77252_dev *card = vc->card;
  1697. unsigned long flags;
  1698. u32 rate, cps;
  1699. u64 ncells;
  1700. u8 lacr;
  1701. spin_lock_irqsave(&vc->lock, flags);
  1702. if (!vc->estimator)
  1703. goto out;
  1704. ncells = est->cells;
  1705. rate = ((u32)(ncells - est->last_cells)) << (7 - est->interval);
  1706. est->last_cells = ncells;
  1707. est->avcps += ((long)rate - (long)est->avcps) >> est->ewma_log;
  1708. est->cps = (est->avcps + 0x1f) >> 5;
  1709. cps = est->cps;
  1710. if (cps < (est->maxcps >> 4))
  1711. cps = est->maxcps >> 4;
  1712. lacr = idt77252_rate_logindex(card, cps);
  1713. if (lacr > vc->max_er)
  1714. lacr = vc->max_er;
  1715. if (lacr != vc->lacr) {
  1716. vc->lacr = lacr;
  1717. writel(TCMDQ_LACR|(vc->lacr << 16)|vc->index, SAR_REG_TCMDQ);
  1718. }
  1719. est->timer.expires = jiffies + ((HZ / 4) << est->interval);
  1720. add_timer(&est->timer);
  1721. out:
  1722. spin_unlock_irqrestore(&vc->lock, flags);
  1723. }
  1724. static struct rate_estimator *
  1725. idt77252_init_est(struct vc_map *vc, int pcr)
  1726. {
  1727. struct rate_estimator *est;
  1728. est = kzalloc(sizeof(struct rate_estimator), GFP_KERNEL);
  1729. if (!est)
  1730. return NULL;
  1731. est->maxcps = pcr < 0 ? -pcr : pcr;
  1732. est->cps = est->maxcps;
  1733. est->avcps = est->cps << 5;
  1734. est->vc = vc;
  1735. est->interval = 2; /* XXX: make this configurable */
  1736. est->ewma_log = 2; /* XXX: make this configurable */
  1737. timer_setup(&est->timer, idt77252_est_timer, 0);
  1738. mod_timer(&est->timer, jiffies + ((HZ / 4) << est->interval));
  1739. return est;
  1740. }
  1741. static int
  1742. idt77252_init_cbr(struct idt77252_dev *card, struct vc_map *vc,
  1743. struct atm_vcc *vcc, struct atm_qos *qos)
  1744. {
  1745. int tst_free, tst_used, tst_entries;
  1746. unsigned long tmpl, modl;
  1747. int tcr, tcra;
  1748. if ((qos->txtp.max_pcr == 0) &&
  1749. (qos->txtp.pcr == 0) && (qos->txtp.min_pcr == 0)) {
  1750. printk("%s: trying to open a CBR VC with cell rate = 0\n",
  1751. card->name);
  1752. return -EINVAL;
  1753. }
  1754. tst_used = 0;
  1755. tst_free = card->tst_free;
  1756. if (test_bit(VCF_TX, &vc->flags))
  1757. tst_used = vc->ntste;
  1758. tst_free += tst_used;
  1759. tcr = atm_pcr_goal(&qos->txtp);
  1760. tcra = tcr >= 0 ? tcr : -tcr;
  1761. TXPRINTK("%s: CBR target cell rate = %d\n", card->name, tcra);
  1762. tmpl = (unsigned long) tcra * ((unsigned long) card->tst_size - 2);
  1763. modl = tmpl % (unsigned long)card->utopia_pcr;
  1764. tst_entries = (int) (tmpl / card->utopia_pcr);
  1765. if (tcr > 0) {
  1766. if (modl > 0)
  1767. tst_entries++;
  1768. } else if (tcr == 0) {
  1769. tst_entries = tst_free - SAR_TST_RESERVED;
  1770. if (tst_entries <= 0) {
  1771. printk("%s: no CBR bandwidth free.\n", card->name);
  1772. return -ENOSR;
  1773. }
  1774. }
  1775. if (tst_entries == 0) {
  1776. printk("%s: selected CBR bandwidth < granularity.\n",
  1777. card->name);
  1778. return -EINVAL;
  1779. }
  1780. if (tst_entries > (tst_free - SAR_TST_RESERVED)) {
  1781. printk("%s: not enough CBR bandwidth free.\n", card->name);
  1782. return -ENOSR;
  1783. }
  1784. vc->ntste = tst_entries;
  1785. card->tst_free = tst_free - tst_entries;
  1786. if (test_bit(VCF_TX, &vc->flags)) {
  1787. if (tst_used == tst_entries)
  1788. return 0;
  1789. OPRINTK("%s: modify %d -> %d entries in TST.\n",
  1790. card->name, tst_used, tst_entries);
  1791. change_tst(card, vc, tst_entries, TSTE_OPC_CBR);
  1792. return 0;
  1793. }
  1794. OPRINTK("%s: setting %d entries in TST.\n", card->name, tst_entries);
  1795. fill_tst(card, vc, tst_entries, TSTE_OPC_CBR);
  1796. return 0;
  1797. }
  1798. static int
  1799. idt77252_init_ubr(struct idt77252_dev *card, struct vc_map *vc,
  1800. struct atm_vcc *vcc, struct atm_qos *qos)
  1801. {
  1802. struct rate_estimator *est = NULL;
  1803. unsigned long flags;
  1804. int tcr;
  1805. spin_lock_irqsave(&vc->lock, flags);
  1806. if (vc->estimator) {
  1807. est = vc->estimator;
  1808. vc->estimator = NULL;
  1809. }
  1810. spin_unlock_irqrestore(&vc->lock, flags);
  1811. if (est) {
  1812. timer_shutdown_sync(&est->timer);
  1813. kfree(est);
  1814. }
  1815. tcr = atm_pcr_goal(&qos->txtp);
  1816. if (tcr == 0)
  1817. tcr = card->link_pcr;
  1818. vc->estimator = idt77252_init_est(vc, tcr);
  1819. vc->class = SCHED_UBR;
  1820. vc->init_er = idt77252_rate_logindex(card, tcr);
  1821. vc->lacr = vc->init_er;
  1822. if (tcr < 0)
  1823. vc->max_er = vc->init_er;
  1824. else
  1825. vc->max_er = 0xff;
  1826. return 0;
  1827. }
  1828. static int
  1829. idt77252_init_tx(struct idt77252_dev *card, struct vc_map *vc,
  1830. struct atm_vcc *vcc, struct atm_qos *qos)
  1831. {
  1832. int error;
  1833. if (test_bit(VCF_TX, &vc->flags))
  1834. return -EBUSY;
  1835. switch (qos->txtp.traffic_class) {
  1836. case ATM_CBR:
  1837. vc->class = SCHED_CBR;
  1838. break;
  1839. case ATM_UBR:
  1840. vc->class = SCHED_UBR;
  1841. break;
  1842. case ATM_VBR:
  1843. case ATM_ABR:
  1844. default:
  1845. return -EPROTONOSUPPORT;
  1846. }
  1847. vc->scq = alloc_scq(card, vc->class);
  1848. if (!vc->scq) {
  1849. printk("%s: can't get SCQ.\n", card->name);
  1850. return -ENOMEM;
  1851. }
  1852. vc->scq->scd = get_free_scd(card, vc);
  1853. if (vc->scq->scd == 0) {
  1854. printk("%s: no SCD available.\n", card->name);
  1855. free_scq(card, vc->scq);
  1856. return -ENOMEM;
  1857. }
  1858. fill_scd(card, vc->scq, vc->class);
  1859. if (set_tct(card, vc)) {
  1860. printk("%s: class %d not supported.\n",
  1861. card->name, qos->txtp.traffic_class);
  1862. card->scd2vc[vc->scd_index] = NULL;
  1863. free_scq(card, vc->scq);
  1864. return -EPROTONOSUPPORT;
  1865. }
  1866. switch (vc->class) {
  1867. case SCHED_CBR:
  1868. error = idt77252_init_cbr(card, vc, vcc, qos);
  1869. if (error) {
  1870. card->scd2vc[vc->scd_index] = NULL;
  1871. free_scq(card, vc->scq);
  1872. return error;
  1873. }
  1874. clear_bit(VCF_IDLE, &vc->flags);
  1875. writel(TCMDQ_START | vc->index, SAR_REG_TCMDQ);
  1876. break;
  1877. case SCHED_UBR:
  1878. error = idt77252_init_ubr(card, vc, vcc, qos);
  1879. if (error) {
  1880. card->scd2vc[vc->scd_index] = NULL;
  1881. free_scq(card, vc->scq);
  1882. return error;
  1883. }
  1884. set_bit(VCF_IDLE, &vc->flags);
  1885. break;
  1886. }
  1887. vc->tx_vcc = vcc;
  1888. set_bit(VCF_TX, &vc->flags);
  1889. return 0;
  1890. }
  1891. static int
  1892. idt77252_init_rx(struct idt77252_dev *card, struct vc_map *vc,
  1893. struct atm_vcc *vcc, struct atm_qos *qos)
  1894. {
  1895. unsigned long flags;
  1896. unsigned long addr;
  1897. u32 rcte = 0;
  1898. if (test_bit(VCF_RX, &vc->flags))
  1899. return -EBUSY;
  1900. vc->rx_vcc = vcc;
  1901. set_bit(VCF_RX, &vc->flags);
  1902. if ((vcc->vci == 3) || (vcc->vci == 4))
  1903. return 0;
  1904. flush_rx_pool(card, &vc->rcv.rx_pool);
  1905. rcte |= SAR_RCTE_CONNECTOPEN;
  1906. rcte |= SAR_RCTE_RAWCELLINTEN;
  1907. switch (qos->aal) {
  1908. case ATM_AAL0:
  1909. rcte |= SAR_RCTE_RCQ;
  1910. break;
  1911. case ATM_AAL1:
  1912. rcte |= SAR_RCTE_OAM; /* Let SAR drop Video */
  1913. break;
  1914. case ATM_AAL34:
  1915. rcte |= SAR_RCTE_AAL34;
  1916. break;
  1917. case ATM_AAL5:
  1918. rcte |= SAR_RCTE_AAL5;
  1919. break;
  1920. default:
  1921. rcte |= SAR_RCTE_RCQ;
  1922. break;
  1923. }
  1924. if (qos->aal != ATM_AAL5)
  1925. rcte |= SAR_RCTE_FBP_1;
  1926. else if (qos->rxtp.max_sdu > SAR_FB_SIZE_2)
  1927. rcte |= SAR_RCTE_FBP_3;
  1928. else if (qos->rxtp.max_sdu > SAR_FB_SIZE_1)
  1929. rcte |= SAR_RCTE_FBP_2;
  1930. else if (qos->rxtp.max_sdu > SAR_FB_SIZE_0)
  1931. rcte |= SAR_RCTE_FBP_1;
  1932. else
  1933. rcte |= SAR_RCTE_FBP_01;
  1934. addr = card->rct_base + (vc->index << 2);
  1935. OPRINTK("%s: writing RCT at 0x%lx\n", card->name, addr);
  1936. write_sram(card, addr, rcte);
  1937. spin_lock_irqsave(&card->cmd_lock, flags);
  1938. writel(SAR_CMD_OPEN_CONNECTION | (addr << 2), SAR_REG_CMD);
  1939. waitfor_idle(card);
  1940. spin_unlock_irqrestore(&card->cmd_lock, flags);
  1941. return 0;
  1942. }
  1943. static int
  1944. idt77252_open(struct atm_vcc *vcc)
  1945. {
  1946. struct atm_dev *dev = vcc->dev;
  1947. struct idt77252_dev *card = dev->dev_data;
  1948. struct vc_map *vc;
  1949. unsigned int index;
  1950. unsigned int inuse;
  1951. int error;
  1952. int vci = vcc->vci;
  1953. short vpi = vcc->vpi;
  1954. if (vpi == ATM_VPI_UNSPEC || vci == ATM_VCI_UNSPEC)
  1955. return 0;
  1956. if (vpi >= (1 << card->vpibits)) {
  1957. printk("%s: unsupported VPI: %d\n", card->name, vpi);
  1958. return -EINVAL;
  1959. }
  1960. if (vci >= (1 << card->vcibits)) {
  1961. printk("%s: unsupported VCI: %d\n", card->name, vci);
  1962. return -EINVAL;
  1963. }
  1964. set_bit(ATM_VF_ADDR, &vcc->flags);
  1965. mutex_lock(&card->mutex);
  1966. OPRINTK("%s: opening vpi.vci: %d.%d\n", card->name, vpi, vci);
  1967. switch (vcc->qos.aal) {
  1968. case ATM_AAL0:
  1969. case ATM_AAL1:
  1970. case ATM_AAL5:
  1971. break;
  1972. default:
  1973. printk("%s: Unsupported AAL: %d\n", card->name, vcc->qos.aal);
  1974. mutex_unlock(&card->mutex);
  1975. return -EPROTONOSUPPORT;
  1976. }
  1977. index = VPCI2VC(card, vpi, vci);
  1978. if (!card->vcs[index]) {
  1979. card->vcs[index] = kzalloc(sizeof(struct vc_map), GFP_KERNEL);
  1980. if (!card->vcs[index]) {
  1981. printk("%s: can't alloc vc in open()\n", card->name);
  1982. mutex_unlock(&card->mutex);
  1983. return -ENOMEM;
  1984. }
  1985. card->vcs[index]->card = card;
  1986. card->vcs[index]->index = index;
  1987. spin_lock_init(&card->vcs[index]->lock);
  1988. }
  1989. vc = card->vcs[index];
  1990. vcc->dev_data = vc;
  1991. IPRINTK("%s: idt77252_open: vc = %d (%d.%d) %s/%s (max RX SDU: %u)\n",
  1992. card->name, vc->index, vcc->vpi, vcc->vci,
  1993. vcc->qos.rxtp.traffic_class != ATM_NONE ? "rx" : "--",
  1994. vcc->qos.txtp.traffic_class != ATM_NONE ? "tx" : "--",
  1995. vcc->qos.rxtp.max_sdu);
  1996. inuse = 0;
  1997. if (vcc->qos.txtp.traffic_class != ATM_NONE &&
  1998. test_bit(VCF_TX, &vc->flags))
  1999. inuse = 1;
  2000. if (vcc->qos.rxtp.traffic_class != ATM_NONE &&
  2001. test_bit(VCF_RX, &vc->flags))
  2002. inuse += 2;
  2003. if (inuse) {
  2004. printk("%s: %s vci already in use.\n", card->name,
  2005. inuse == 1 ? "tx" : inuse == 2 ? "rx" : "tx and rx");
  2006. mutex_unlock(&card->mutex);
  2007. return -EADDRINUSE;
  2008. }
  2009. if (vcc->qos.txtp.traffic_class != ATM_NONE) {
  2010. error = idt77252_init_tx(card, vc, vcc, &vcc->qos);
  2011. if (error) {
  2012. mutex_unlock(&card->mutex);
  2013. return error;
  2014. }
  2015. }
  2016. if (vcc->qos.rxtp.traffic_class != ATM_NONE) {
  2017. error = idt77252_init_rx(card, vc, vcc, &vcc->qos);
  2018. if (error) {
  2019. mutex_unlock(&card->mutex);
  2020. return error;
  2021. }
  2022. }
  2023. set_bit(ATM_VF_READY, &vcc->flags);
  2024. mutex_unlock(&card->mutex);
  2025. return 0;
  2026. }
  2027. static void
  2028. idt77252_close(struct atm_vcc *vcc)
  2029. {
  2030. struct atm_dev *dev = vcc->dev;
  2031. struct idt77252_dev *card = dev->dev_data;
  2032. struct vc_map *vc = vcc->dev_data;
  2033. unsigned long flags;
  2034. unsigned long addr;
  2035. unsigned long timeout;
  2036. mutex_lock(&card->mutex);
  2037. IPRINTK("%s: idt77252_close: vc = %d (%d.%d)\n",
  2038. card->name, vc->index, vcc->vpi, vcc->vci);
  2039. clear_bit(ATM_VF_READY, &vcc->flags);
  2040. if (vcc->qos.rxtp.traffic_class != ATM_NONE) {
  2041. spin_lock_irqsave(&vc->lock, flags);
  2042. clear_bit(VCF_RX, &vc->flags);
  2043. vc->rx_vcc = NULL;
  2044. spin_unlock_irqrestore(&vc->lock, flags);
  2045. if ((vcc->vci == 3) || (vcc->vci == 4))
  2046. goto done;
  2047. addr = card->rct_base + vc->index * SAR_SRAM_RCT_SIZE;
  2048. spin_lock_irqsave(&card->cmd_lock, flags);
  2049. writel(SAR_CMD_CLOSE_CONNECTION | (addr << 2), SAR_REG_CMD);
  2050. waitfor_idle(card);
  2051. spin_unlock_irqrestore(&card->cmd_lock, flags);
  2052. if (skb_queue_len(&vc->rcv.rx_pool.queue) != 0) {
  2053. DPRINTK("%s: closing a VC with pending rx buffers.\n",
  2054. card->name);
  2055. recycle_rx_pool_skb(card, &vc->rcv.rx_pool);
  2056. }
  2057. }
  2058. done:
  2059. if (vcc->qos.txtp.traffic_class != ATM_NONE) {
  2060. spin_lock_irqsave(&vc->lock, flags);
  2061. clear_bit(VCF_TX, &vc->flags);
  2062. clear_bit(VCF_IDLE, &vc->flags);
  2063. clear_bit(VCF_RSV, &vc->flags);
  2064. vc->tx_vcc = NULL;
  2065. if (vc->estimator) {
  2066. timer_shutdown(&vc->estimator->timer);
  2067. kfree(vc->estimator);
  2068. vc->estimator = NULL;
  2069. }
  2070. spin_unlock_irqrestore(&vc->lock, flags);
  2071. timeout = 5 * 1000;
  2072. while (atomic_read(&vc->scq->used) > 0) {
  2073. timeout = msleep_interruptible(timeout);
  2074. if (!timeout) {
  2075. pr_warn("%s: SCQ drain timeout: %u used\n",
  2076. card->name, atomic_read(&vc->scq->used));
  2077. break;
  2078. }
  2079. }
  2080. writel(TCMDQ_HALT | vc->index, SAR_REG_TCMDQ);
  2081. clear_scd(card, vc->scq, vc->class);
  2082. if (vc->class == SCHED_CBR) {
  2083. clear_tst(card, vc);
  2084. card->tst_free += vc->ntste;
  2085. vc->ntste = 0;
  2086. }
  2087. card->scd2vc[vc->scd_index] = NULL;
  2088. free_scq(card, vc->scq);
  2089. }
  2090. mutex_unlock(&card->mutex);
  2091. }
  2092. static int
  2093. idt77252_change_qos(struct atm_vcc *vcc, struct atm_qos *qos, int flags)
  2094. {
  2095. struct atm_dev *dev = vcc->dev;
  2096. struct idt77252_dev *card = dev->dev_data;
  2097. struct vc_map *vc = vcc->dev_data;
  2098. int error = 0;
  2099. mutex_lock(&card->mutex);
  2100. if (qos->txtp.traffic_class != ATM_NONE) {
  2101. if (!test_bit(VCF_TX, &vc->flags)) {
  2102. error = idt77252_init_tx(card, vc, vcc, qos);
  2103. if (error)
  2104. goto out;
  2105. } else {
  2106. switch (qos->txtp.traffic_class) {
  2107. case ATM_CBR:
  2108. error = idt77252_init_cbr(card, vc, vcc, qos);
  2109. if (error)
  2110. goto out;
  2111. break;
  2112. case ATM_UBR:
  2113. error = idt77252_init_ubr(card, vc, vcc, qos);
  2114. if (error)
  2115. goto out;
  2116. if (!test_bit(VCF_IDLE, &vc->flags)) {
  2117. writel(TCMDQ_LACR | (vc->lacr << 16) |
  2118. vc->index, SAR_REG_TCMDQ);
  2119. }
  2120. break;
  2121. case ATM_VBR:
  2122. case ATM_ABR:
  2123. error = -EOPNOTSUPP;
  2124. goto out;
  2125. }
  2126. }
  2127. }
  2128. if ((qos->rxtp.traffic_class != ATM_NONE) &&
  2129. !test_bit(VCF_RX, &vc->flags)) {
  2130. error = idt77252_init_rx(card, vc, vcc, qos);
  2131. if (error)
  2132. goto out;
  2133. }
  2134. memcpy(&vcc->qos, qos, sizeof(struct atm_qos));
  2135. set_bit(ATM_VF_HASQOS, &vcc->flags);
  2136. out:
  2137. mutex_unlock(&card->mutex);
  2138. return error;
  2139. }
  2140. static int
  2141. idt77252_proc_read(struct atm_dev *dev, loff_t * pos, char *page)
  2142. {
  2143. struct idt77252_dev *card = dev->dev_data;
  2144. int i, left;
  2145. left = (int) *pos;
  2146. if (!left--)
  2147. return sprintf(page, "IDT77252 Interrupts:\n");
  2148. if (!left--)
  2149. return sprintf(page, "TSIF: %lu\n", card->irqstat[15]);
  2150. if (!left--)
  2151. return sprintf(page, "TXICP: %lu\n", card->irqstat[14]);
  2152. if (!left--)
  2153. return sprintf(page, "TSQF: %lu\n", card->irqstat[12]);
  2154. if (!left--)
  2155. return sprintf(page, "TMROF: %lu\n", card->irqstat[11]);
  2156. if (!left--)
  2157. return sprintf(page, "PHYI: %lu\n", card->irqstat[10]);
  2158. if (!left--)
  2159. return sprintf(page, "FBQ3A: %lu\n", card->irqstat[8]);
  2160. if (!left--)
  2161. return sprintf(page, "FBQ2A: %lu\n", card->irqstat[7]);
  2162. if (!left--)
  2163. return sprintf(page, "RSQF: %lu\n", card->irqstat[6]);
  2164. if (!left--)
  2165. return sprintf(page, "EPDU: %lu\n", card->irqstat[5]);
  2166. if (!left--)
  2167. return sprintf(page, "RAWCF: %lu\n", card->irqstat[4]);
  2168. if (!left--)
  2169. return sprintf(page, "FBQ1A: %lu\n", card->irqstat[3]);
  2170. if (!left--)
  2171. return sprintf(page, "FBQ0A: %lu\n", card->irqstat[2]);
  2172. if (!left--)
  2173. return sprintf(page, "RSQAF: %lu\n", card->irqstat[1]);
  2174. if (!left--)
  2175. return sprintf(page, "IDT77252 Transmit Connection Table:\n");
  2176. for (i = 0; i < card->tct_size; i++) {
  2177. unsigned long tct;
  2178. struct atm_vcc *vcc;
  2179. struct vc_map *vc;
  2180. char *p;
  2181. vc = card->vcs[i];
  2182. if (!vc)
  2183. continue;
  2184. vcc = NULL;
  2185. if (vc->tx_vcc)
  2186. vcc = vc->tx_vcc;
  2187. if (!vcc)
  2188. continue;
  2189. if (left--)
  2190. continue;
  2191. p = page;
  2192. p += sprintf(p, " %4u: %u.%u: ", i, vcc->vpi, vcc->vci);
  2193. tct = (unsigned long) (card->tct_base + i * SAR_SRAM_TCT_SIZE);
  2194. for (i = 0; i < 8; i++)
  2195. p += sprintf(p, " %08x", read_sram(card, tct + i));
  2196. p += sprintf(p, "\n");
  2197. return p - page;
  2198. }
  2199. return 0;
  2200. }
  2201. /*****************************************************************************/
  2202. /* */
  2203. /* Interrupt handler */
  2204. /* */
  2205. /*****************************************************************************/
  2206. static void
  2207. idt77252_collect_stat(struct idt77252_dev *card)
  2208. {
  2209. (void) readl(SAR_REG_CDC);
  2210. (void) readl(SAR_REG_VPEC);
  2211. (void) readl(SAR_REG_ICC);
  2212. }
  2213. static irqreturn_t
  2214. idt77252_interrupt(int irq, void *dev_id)
  2215. {
  2216. struct idt77252_dev *card = dev_id;
  2217. u32 stat;
  2218. stat = readl(SAR_REG_STAT) & 0xffff;
  2219. if (!stat) /* no interrupt for us */
  2220. return IRQ_NONE;
  2221. if (test_and_set_bit(IDT77252_BIT_INTERRUPT, &card->flags)) {
  2222. printk("%s: Re-entering irq_handler()\n", card->name);
  2223. goto out;
  2224. }
  2225. writel(stat, SAR_REG_STAT); /* reset interrupt */
  2226. if (stat & SAR_STAT_TSIF) { /* entry written to TSQ */
  2227. INTPRINTK("%s: TSIF\n", card->name);
  2228. card->irqstat[15]++;
  2229. idt77252_tx(card);
  2230. }
  2231. if (stat & SAR_STAT_TXICP) { /* Incomplete CS-PDU has */
  2232. INTPRINTK("%s: TXICP\n", card->name);
  2233. card->irqstat[14]++;
  2234. #ifdef CONFIG_ATM_IDT77252_DEBUG
  2235. idt77252_tx_dump(card);
  2236. #endif
  2237. }
  2238. if (stat & SAR_STAT_TSQF) { /* TSQ 7/8 full */
  2239. INTPRINTK("%s: TSQF\n", card->name);
  2240. card->irqstat[12]++;
  2241. idt77252_tx(card);
  2242. }
  2243. if (stat & SAR_STAT_TMROF) { /* Timer overflow */
  2244. INTPRINTK("%s: TMROF\n", card->name);
  2245. card->irqstat[11]++;
  2246. idt77252_collect_stat(card);
  2247. }
  2248. if (stat & SAR_STAT_EPDU) { /* Got complete CS-PDU */
  2249. INTPRINTK("%s: EPDU\n", card->name);
  2250. card->irqstat[5]++;
  2251. idt77252_rx(card);
  2252. }
  2253. if (stat & SAR_STAT_RSQAF) { /* RSQ is 7/8 full */
  2254. INTPRINTK("%s: RSQAF\n", card->name);
  2255. card->irqstat[1]++;
  2256. idt77252_rx(card);
  2257. }
  2258. if (stat & SAR_STAT_RSQF) { /* RSQ is full */
  2259. INTPRINTK("%s: RSQF\n", card->name);
  2260. card->irqstat[6]++;
  2261. idt77252_rx(card);
  2262. }
  2263. if (stat & SAR_STAT_RAWCF) { /* Raw cell received */
  2264. INTPRINTK("%s: RAWCF\n", card->name);
  2265. card->irqstat[4]++;
  2266. idt77252_rx_raw(card);
  2267. }
  2268. if (stat & SAR_STAT_PHYI) { /* PHY device interrupt */
  2269. INTPRINTK("%s: PHYI", card->name);
  2270. card->irqstat[10]++;
  2271. if (card->atmdev->phy && card->atmdev->phy->interrupt)
  2272. card->atmdev->phy->interrupt(card->atmdev);
  2273. }
  2274. if (stat & (SAR_STAT_FBQ0A | SAR_STAT_FBQ1A |
  2275. SAR_STAT_FBQ2A | SAR_STAT_FBQ3A)) {
  2276. writel(readl(SAR_REG_CFG) & ~(SAR_CFG_FBIE), SAR_REG_CFG);
  2277. INTPRINTK("%s: FBQA: %04x\n", card->name, stat);
  2278. if (stat & SAR_STAT_FBQ0A)
  2279. card->irqstat[2]++;
  2280. if (stat & SAR_STAT_FBQ1A)
  2281. card->irqstat[3]++;
  2282. if (stat & SAR_STAT_FBQ2A)
  2283. card->irqstat[7]++;
  2284. if (stat & SAR_STAT_FBQ3A)
  2285. card->irqstat[8]++;
  2286. schedule_work(&card->tqueue);
  2287. }
  2288. out:
  2289. clear_bit(IDT77252_BIT_INTERRUPT, &card->flags);
  2290. return IRQ_HANDLED;
  2291. }
  2292. static void
  2293. idt77252_softint(struct work_struct *work)
  2294. {
  2295. struct idt77252_dev *card =
  2296. container_of(work, struct idt77252_dev, tqueue);
  2297. u32 stat;
  2298. int done;
  2299. for (done = 1; ; done = 1) {
  2300. stat = readl(SAR_REG_STAT) >> 16;
  2301. if ((stat & 0x0f) < SAR_FBQ0_HIGH) {
  2302. add_rx_skb(card, 0, SAR_FB_SIZE_0, 32);
  2303. done = 0;
  2304. }
  2305. stat >>= 4;
  2306. if ((stat & 0x0f) < SAR_FBQ1_HIGH) {
  2307. add_rx_skb(card, 1, SAR_FB_SIZE_1, 32);
  2308. done = 0;
  2309. }
  2310. stat >>= 4;
  2311. if ((stat & 0x0f) < SAR_FBQ2_HIGH) {
  2312. add_rx_skb(card, 2, SAR_FB_SIZE_2, 32);
  2313. done = 0;
  2314. }
  2315. stat >>= 4;
  2316. if ((stat & 0x0f) < SAR_FBQ3_HIGH) {
  2317. add_rx_skb(card, 3, SAR_FB_SIZE_3, 32);
  2318. done = 0;
  2319. }
  2320. if (done)
  2321. break;
  2322. }
  2323. writel(readl(SAR_REG_CFG) | SAR_CFG_FBIE, SAR_REG_CFG);
  2324. }
  2325. static int
  2326. open_card_oam(struct idt77252_dev *card)
  2327. {
  2328. unsigned long flags;
  2329. unsigned long addr;
  2330. struct vc_map *vc;
  2331. int vpi, vci;
  2332. int index;
  2333. u32 rcte;
  2334. for (vpi = 0; vpi < (1 << card->vpibits); vpi++) {
  2335. for (vci = 3; vci < 5; vci++) {
  2336. index = VPCI2VC(card, vpi, vci);
  2337. vc = kzalloc(sizeof(struct vc_map), GFP_KERNEL);
  2338. if (!vc) {
  2339. printk("%s: can't alloc vc\n", card->name);
  2340. return -ENOMEM;
  2341. }
  2342. vc->index = index;
  2343. card->vcs[index] = vc;
  2344. flush_rx_pool(card, &vc->rcv.rx_pool);
  2345. rcte = SAR_RCTE_CONNECTOPEN |
  2346. SAR_RCTE_RAWCELLINTEN |
  2347. SAR_RCTE_RCQ |
  2348. SAR_RCTE_FBP_1;
  2349. addr = card->rct_base + (vc->index << 2);
  2350. write_sram(card, addr, rcte);
  2351. spin_lock_irqsave(&card->cmd_lock, flags);
  2352. writel(SAR_CMD_OPEN_CONNECTION | (addr << 2),
  2353. SAR_REG_CMD);
  2354. waitfor_idle(card);
  2355. spin_unlock_irqrestore(&card->cmd_lock, flags);
  2356. }
  2357. }
  2358. return 0;
  2359. }
  2360. static void
  2361. close_card_oam(struct idt77252_dev *card)
  2362. {
  2363. unsigned long flags;
  2364. unsigned long addr;
  2365. struct vc_map *vc;
  2366. int vpi, vci;
  2367. int index;
  2368. for (vpi = 0; vpi < (1 << card->vpibits); vpi++) {
  2369. for (vci = 3; vci < 5; vci++) {
  2370. index = VPCI2VC(card, vpi, vci);
  2371. vc = card->vcs[index];
  2372. addr = card->rct_base + vc->index * SAR_SRAM_RCT_SIZE;
  2373. spin_lock_irqsave(&card->cmd_lock, flags);
  2374. writel(SAR_CMD_CLOSE_CONNECTION | (addr << 2),
  2375. SAR_REG_CMD);
  2376. waitfor_idle(card);
  2377. spin_unlock_irqrestore(&card->cmd_lock, flags);
  2378. if (skb_queue_len(&vc->rcv.rx_pool.queue) != 0) {
  2379. DPRINTK("%s: closing a VC "
  2380. "with pending rx buffers.\n",
  2381. card->name);
  2382. recycle_rx_pool_skb(card, &vc->rcv.rx_pool);
  2383. }
  2384. kfree(vc);
  2385. }
  2386. }
  2387. }
  2388. static int
  2389. open_card_ubr0(struct idt77252_dev *card)
  2390. {
  2391. struct vc_map *vc;
  2392. vc = kzalloc(sizeof(struct vc_map), GFP_KERNEL);
  2393. if (!vc) {
  2394. printk("%s: can't alloc vc\n", card->name);
  2395. return -ENOMEM;
  2396. }
  2397. card->vcs[0] = vc;
  2398. vc->class = SCHED_UBR0;
  2399. vc->scq = alloc_scq(card, vc->class);
  2400. if (!vc->scq) {
  2401. printk("%s: can't get SCQ.\n", card->name);
  2402. kfree(card->vcs[0]);
  2403. card->vcs[0] = NULL;
  2404. return -ENOMEM;
  2405. }
  2406. card->scd2vc[0] = vc;
  2407. vc->scd_index = 0;
  2408. vc->scq->scd = card->scd_base;
  2409. fill_scd(card, vc->scq, vc->class);
  2410. write_sram(card, card->tct_base + 0, TCT_UBR | card->scd_base);
  2411. write_sram(card, card->tct_base + 1, 0);
  2412. write_sram(card, card->tct_base + 2, 0);
  2413. write_sram(card, card->tct_base + 3, 0);
  2414. write_sram(card, card->tct_base + 4, 0);
  2415. write_sram(card, card->tct_base + 5, 0);
  2416. write_sram(card, card->tct_base + 6, 0);
  2417. write_sram(card, card->tct_base + 7, TCT_FLAG_UBR);
  2418. clear_bit(VCF_IDLE, &vc->flags);
  2419. writel(TCMDQ_START | 0, SAR_REG_TCMDQ);
  2420. return 0;
  2421. }
  2422. static void
  2423. close_card_ubr0(struct idt77252_dev *card)
  2424. {
  2425. struct vc_map *vc = card->vcs[0];
  2426. free_scq(card, vc->scq);
  2427. kfree(vc);
  2428. }
  2429. static int
  2430. idt77252_dev_open(struct idt77252_dev *card)
  2431. {
  2432. u32 conf;
  2433. if (!test_bit(IDT77252_BIT_INIT, &card->flags)) {
  2434. printk("%s: SAR not yet initialized.\n", card->name);
  2435. return -1;
  2436. }
  2437. conf = SAR_CFG_RXPTH| /* enable receive path */
  2438. SAR_RX_DELAY | /* interrupt on complete PDU */
  2439. SAR_CFG_RAWIE | /* interrupt enable on raw cells */
  2440. SAR_CFG_RQFIE | /* interrupt on RSQ almost full */
  2441. SAR_CFG_TMOIE | /* interrupt on timer overflow */
  2442. SAR_CFG_FBIE | /* interrupt on low free buffers */
  2443. SAR_CFG_TXEN | /* transmit operation enable */
  2444. SAR_CFG_TXINT | /* interrupt on transmit status */
  2445. SAR_CFG_TXUIE | /* interrupt on transmit underrun */
  2446. SAR_CFG_TXSFI | /* interrupt on TSQ almost full */
  2447. SAR_CFG_PHYIE /* enable PHY interrupts */
  2448. ;
  2449. #ifdef CONFIG_ATM_IDT77252_RCV_ALL
  2450. /* Test RAW cell receive. */
  2451. conf |= SAR_CFG_VPECA;
  2452. #endif
  2453. writel(readl(SAR_REG_CFG) | conf, SAR_REG_CFG);
  2454. if (open_card_oam(card)) {
  2455. printk("%s: Error initializing OAM.\n", card->name);
  2456. return -1;
  2457. }
  2458. if (open_card_ubr0(card)) {
  2459. printk("%s: Error initializing UBR0.\n", card->name);
  2460. return -1;
  2461. }
  2462. IPRINTK("%s: opened IDT77252 ABR SAR.\n", card->name);
  2463. return 0;
  2464. }
  2465. static void idt77252_dev_close(struct atm_dev *dev)
  2466. {
  2467. struct idt77252_dev *card = dev->dev_data;
  2468. u32 conf;
  2469. close_card_ubr0(card);
  2470. close_card_oam(card);
  2471. conf = SAR_CFG_RXPTH | /* enable receive path */
  2472. SAR_RX_DELAY | /* interrupt on complete PDU */
  2473. SAR_CFG_RAWIE | /* interrupt enable on raw cells */
  2474. SAR_CFG_RQFIE | /* interrupt on RSQ almost full */
  2475. SAR_CFG_TMOIE | /* interrupt on timer overflow */
  2476. SAR_CFG_FBIE | /* interrupt on low free buffers */
  2477. SAR_CFG_TXEN | /* transmit operation enable */
  2478. SAR_CFG_TXINT | /* interrupt on transmit status */
  2479. SAR_CFG_TXUIE | /* interrupt on xmit underrun */
  2480. SAR_CFG_TXSFI /* interrupt on TSQ almost full */
  2481. ;
  2482. writel(readl(SAR_REG_CFG) & ~(conf), SAR_REG_CFG);
  2483. DIPRINTK("%s: closed IDT77252 ABR SAR.\n", card->name);
  2484. }
  2485. /*****************************************************************************/
  2486. /* */
  2487. /* Initialisation and Deinitialization of IDT77252 */
  2488. /* */
  2489. /*****************************************************************************/
  2490. static void
  2491. deinit_card(struct idt77252_dev *card)
  2492. {
  2493. struct sk_buff *skb;
  2494. int i, j;
  2495. if (!test_bit(IDT77252_BIT_INIT, &card->flags)) {
  2496. printk("%s: SAR not yet initialized.\n", card->name);
  2497. return;
  2498. }
  2499. DIPRINTK("idt77252: deinitialize card %u\n", card->index);
  2500. writel(0, SAR_REG_CFG);
  2501. if (card->atmdev)
  2502. atm_dev_deregister(card->atmdev);
  2503. for (i = 0; i < 4; i++) {
  2504. for (j = 0; j < FBQ_SIZE; j++) {
  2505. skb = card->sbpool[i].skb[j];
  2506. if (skb) {
  2507. dma_unmap_single(&card->pcidev->dev,
  2508. IDT77252_PRV_PADDR(skb),
  2509. (skb_end_pointer(skb) -
  2510. skb->data),
  2511. DMA_FROM_DEVICE);
  2512. card->sbpool[i].skb[j] = NULL;
  2513. dev_kfree_skb(skb);
  2514. }
  2515. }
  2516. }
  2517. vfree(card->soft_tst);
  2518. vfree(card->scd2vc);
  2519. vfree(card->vcs);
  2520. if (card->raw_cell_hnd) {
  2521. dma_free_coherent(&card->pcidev->dev, 2 * sizeof(u32),
  2522. card->raw_cell_hnd, card->raw_cell_paddr);
  2523. }
  2524. if (card->rsq.base) {
  2525. DIPRINTK("%s: Release RSQ ...\n", card->name);
  2526. deinit_rsq(card);
  2527. }
  2528. if (card->tsq.base) {
  2529. DIPRINTK("%s: Release TSQ ...\n", card->name);
  2530. deinit_tsq(card);
  2531. }
  2532. DIPRINTK("idt77252: Release IRQ.\n");
  2533. free_irq(card->pcidev->irq, card);
  2534. for (i = 0; i < 4; i++) {
  2535. if (card->fbq[i])
  2536. iounmap(card->fbq[i]);
  2537. }
  2538. if (card->membase)
  2539. iounmap(card->membase);
  2540. clear_bit(IDT77252_BIT_INIT, &card->flags);
  2541. DIPRINTK("%s: Card deinitialized.\n", card->name);
  2542. }
  2543. static void init_sram(struct idt77252_dev *card)
  2544. {
  2545. int i;
  2546. for (i = 0; i < card->sramsize; i += 4)
  2547. write_sram(card, (i >> 2), 0);
  2548. /* set SRAM layout for THIS card */
  2549. if (card->sramsize == (512 * 1024)) {
  2550. card->tct_base = SAR_SRAM_TCT_128_BASE;
  2551. card->tct_size = (SAR_SRAM_TCT_128_TOP - card->tct_base + 1)
  2552. / SAR_SRAM_TCT_SIZE;
  2553. card->rct_base = SAR_SRAM_RCT_128_BASE;
  2554. card->rct_size = (SAR_SRAM_RCT_128_TOP - card->rct_base + 1)
  2555. / SAR_SRAM_RCT_SIZE;
  2556. card->rt_base = SAR_SRAM_RT_128_BASE;
  2557. card->scd_base = SAR_SRAM_SCD_128_BASE;
  2558. card->scd_size = (SAR_SRAM_SCD_128_TOP - card->scd_base + 1)
  2559. / SAR_SRAM_SCD_SIZE;
  2560. card->tst[0] = SAR_SRAM_TST1_128_BASE;
  2561. card->tst[1] = SAR_SRAM_TST2_128_BASE;
  2562. card->tst_size = SAR_SRAM_TST1_128_TOP - card->tst[0] + 1;
  2563. card->abrst_base = SAR_SRAM_ABRSTD_128_BASE;
  2564. card->abrst_size = SAR_ABRSTD_SIZE_8K;
  2565. card->fifo_base = SAR_SRAM_FIFO_128_BASE;
  2566. card->fifo_size = SAR_RXFD_SIZE_32K;
  2567. } else {
  2568. card->tct_base = SAR_SRAM_TCT_32_BASE;
  2569. card->tct_size = (SAR_SRAM_TCT_32_TOP - card->tct_base + 1)
  2570. / SAR_SRAM_TCT_SIZE;
  2571. card->rct_base = SAR_SRAM_RCT_32_BASE;
  2572. card->rct_size = (SAR_SRAM_RCT_32_TOP - card->rct_base + 1)
  2573. / SAR_SRAM_RCT_SIZE;
  2574. card->rt_base = SAR_SRAM_RT_32_BASE;
  2575. card->scd_base = SAR_SRAM_SCD_32_BASE;
  2576. card->scd_size = (SAR_SRAM_SCD_32_TOP - card->scd_base + 1)
  2577. / SAR_SRAM_SCD_SIZE;
  2578. card->tst[0] = SAR_SRAM_TST1_32_BASE;
  2579. card->tst[1] = SAR_SRAM_TST2_32_BASE;
  2580. card->tst_size = (SAR_SRAM_TST1_32_TOP - card->tst[0] + 1);
  2581. card->abrst_base = SAR_SRAM_ABRSTD_32_BASE;
  2582. card->abrst_size = SAR_ABRSTD_SIZE_1K;
  2583. card->fifo_base = SAR_SRAM_FIFO_32_BASE;
  2584. card->fifo_size = SAR_RXFD_SIZE_4K;
  2585. }
  2586. /* Initialize TCT */
  2587. for (i = 0; i < card->tct_size; i++) {
  2588. write_sram(card, i * SAR_SRAM_TCT_SIZE + 0, 0);
  2589. write_sram(card, i * SAR_SRAM_TCT_SIZE + 1, 0);
  2590. write_sram(card, i * SAR_SRAM_TCT_SIZE + 2, 0);
  2591. write_sram(card, i * SAR_SRAM_TCT_SIZE + 3, 0);
  2592. write_sram(card, i * SAR_SRAM_TCT_SIZE + 4, 0);
  2593. write_sram(card, i * SAR_SRAM_TCT_SIZE + 5, 0);
  2594. write_sram(card, i * SAR_SRAM_TCT_SIZE + 6, 0);
  2595. write_sram(card, i * SAR_SRAM_TCT_SIZE + 7, 0);
  2596. }
  2597. /* Initialize RCT */
  2598. for (i = 0; i < card->rct_size; i++) {
  2599. write_sram(card, card->rct_base + i * SAR_SRAM_RCT_SIZE,
  2600. (u32) SAR_RCTE_RAWCELLINTEN);
  2601. write_sram(card, card->rct_base + i * SAR_SRAM_RCT_SIZE + 1,
  2602. (u32) 0);
  2603. write_sram(card, card->rct_base + i * SAR_SRAM_RCT_SIZE + 2,
  2604. (u32) 0);
  2605. write_sram(card, card->rct_base + i * SAR_SRAM_RCT_SIZE + 3,
  2606. (u32) 0xffffffff);
  2607. }
  2608. writel((SAR_FBQ0_LOW << 28) | (SAR_FB_SIZE_0 / 48), SAR_REG_FBQS0);
  2609. writel((SAR_FBQ1_LOW << 28) | (SAR_FB_SIZE_1 / 48), SAR_REG_FBQS1);
  2610. writel((SAR_FBQ2_LOW << 28) | (SAR_FB_SIZE_2 / 48), SAR_REG_FBQS2);
  2611. writel((SAR_FBQ3_LOW << 28) | (SAR_FB_SIZE_3 / 48), SAR_REG_FBQS3);
  2612. /* Initialize rate table */
  2613. for (i = 0; i < 256; i++) {
  2614. write_sram(card, card->rt_base + i, log_to_rate[i]);
  2615. }
  2616. for (i = 0; i < 128; i++) {
  2617. unsigned int tmp;
  2618. tmp = rate_to_log[(i << 2) + 0] << 0;
  2619. tmp |= rate_to_log[(i << 2) + 1] << 8;
  2620. tmp |= rate_to_log[(i << 2) + 2] << 16;
  2621. tmp |= rate_to_log[(i << 2) + 3] << 24;
  2622. write_sram(card, card->rt_base + 256 + i, tmp);
  2623. }
  2624. #if 0 /* Fill RDF and AIR tables. */
  2625. for (i = 0; i < 128; i++) {
  2626. unsigned int tmp;
  2627. tmp = RDF[0][(i << 1) + 0] << 16;
  2628. tmp |= RDF[0][(i << 1) + 1] << 0;
  2629. write_sram(card, card->rt_base + 512 + i, tmp);
  2630. }
  2631. for (i = 0; i < 128; i++) {
  2632. unsigned int tmp;
  2633. tmp = AIR[0][(i << 1) + 0] << 16;
  2634. tmp |= AIR[0][(i << 1) + 1] << 0;
  2635. write_sram(card, card->rt_base + 640 + i, tmp);
  2636. }
  2637. #endif
  2638. IPRINTK("%s: initialize rate table ...\n", card->name);
  2639. writel(card->rt_base << 2, SAR_REG_RTBL);
  2640. /* Initialize TSTs */
  2641. IPRINTK("%s: initialize TST ...\n", card->name);
  2642. card->tst_free = card->tst_size - 2; /* last two are jumps */
  2643. for (i = card->tst[0]; i < card->tst[0] + card->tst_size - 2; i++)
  2644. write_sram(card, i, TSTE_OPC_VAR);
  2645. write_sram(card, i++, TSTE_OPC_JMP | (card->tst[0] << 2));
  2646. idt77252_sram_write_errors = 1;
  2647. write_sram(card, i++, TSTE_OPC_JMP | (card->tst[1] << 2));
  2648. idt77252_sram_write_errors = 0;
  2649. for (i = card->tst[1]; i < card->tst[1] + card->tst_size - 2; i++)
  2650. write_sram(card, i, TSTE_OPC_VAR);
  2651. write_sram(card, i++, TSTE_OPC_JMP | (card->tst[1] << 2));
  2652. idt77252_sram_write_errors = 1;
  2653. write_sram(card, i++, TSTE_OPC_JMP | (card->tst[0] << 2));
  2654. idt77252_sram_write_errors = 0;
  2655. card->tst_index = 0;
  2656. writel(card->tst[0] << 2, SAR_REG_TSTB);
  2657. /* Initialize ABRSTD and Receive FIFO */
  2658. IPRINTK("%s: initialize ABRSTD ...\n", card->name);
  2659. writel(card->abrst_size | (card->abrst_base << 2),
  2660. SAR_REG_ABRSTD);
  2661. IPRINTK("%s: initialize receive fifo ...\n", card->name);
  2662. writel(card->fifo_size | (card->fifo_base << 2),
  2663. SAR_REG_RXFD);
  2664. IPRINTK("%s: SRAM initialization complete.\n", card->name);
  2665. }
  2666. static int init_card(struct atm_dev *dev)
  2667. {
  2668. struct idt77252_dev *card = dev->dev_data;
  2669. struct pci_dev *pcidev = card->pcidev;
  2670. unsigned long tmpl, modl;
  2671. unsigned int linkrate, rsvdcr;
  2672. unsigned int tst_entries;
  2673. struct net_device *tmp;
  2674. char tname[10];
  2675. u32 size;
  2676. u_char pci_byte;
  2677. u32 conf;
  2678. int i, k;
  2679. if (test_bit(IDT77252_BIT_INIT, &card->flags)) {
  2680. printk("Error: SAR already initialized.\n");
  2681. return -1;
  2682. }
  2683. /*****************************************************************/
  2684. /* P C I C O N F I G U R A T I O N */
  2685. /*****************************************************************/
  2686. /* Set PCI Retry-Timeout and TRDY timeout */
  2687. IPRINTK("%s: Checking PCI retries.\n", card->name);
  2688. if (pci_read_config_byte(pcidev, 0x40, &pci_byte) != 0) {
  2689. printk("%s: can't read PCI retry timeout.\n", card->name);
  2690. deinit_card(card);
  2691. return -1;
  2692. }
  2693. if (pci_byte != 0) {
  2694. IPRINTK("%s: PCI retry timeout: %d, set to 0.\n",
  2695. card->name, pci_byte);
  2696. if (pci_write_config_byte(pcidev, 0x40, 0) != 0) {
  2697. printk("%s: can't set PCI retry timeout.\n",
  2698. card->name);
  2699. deinit_card(card);
  2700. return -1;
  2701. }
  2702. }
  2703. IPRINTK("%s: Checking PCI TRDY.\n", card->name);
  2704. if (pci_read_config_byte(pcidev, 0x41, &pci_byte) != 0) {
  2705. printk("%s: can't read PCI TRDY timeout.\n", card->name);
  2706. deinit_card(card);
  2707. return -1;
  2708. }
  2709. if (pci_byte != 0) {
  2710. IPRINTK("%s: PCI TRDY timeout: %d, set to 0.\n",
  2711. card->name, pci_byte);
  2712. if (pci_write_config_byte(pcidev, 0x41, 0) != 0) {
  2713. printk("%s: can't set PCI TRDY timeout.\n", card->name);
  2714. deinit_card(card);
  2715. return -1;
  2716. }
  2717. }
  2718. /* Reset Timer register */
  2719. if (readl(SAR_REG_STAT) & SAR_STAT_TMROF) {
  2720. printk("%s: resetting timer overflow.\n", card->name);
  2721. writel(SAR_STAT_TMROF, SAR_REG_STAT);
  2722. }
  2723. IPRINTK("%s: Request IRQ ... ", card->name);
  2724. if (request_irq(pcidev->irq, idt77252_interrupt, IRQF_SHARED,
  2725. card->name, card) != 0) {
  2726. printk("%s: can't allocate IRQ.\n", card->name);
  2727. deinit_card(card);
  2728. return -1;
  2729. }
  2730. IPRINTK("got %d.\n", pcidev->irq);
  2731. /*****************************************************************/
  2732. /* C H E C K A N D I N I T S R A M */
  2733. /*****************************************************************/
  2734. IPRINTK("%s: Initializing SRAM\n", card->name);
  2735. /* preset size of connecton table, so that init_sram() knows about it */
  2736. conf = SAR_CFG_TX_FIFO_SIZE_9 | /* Use maximum fifo size */
  2737. SAR_CFG_RXSTQ_SIZE_8k | /* Receive Status Queue is 8k */
  2738. SAR_CFG_IDLE_CLP | /* Set CLP on idle cells */
  2739. #ifndef ATM_IDT77252_SEND_IDLE
  2740. SAR_CFG_NO_IDLE | /* Do not send idle cells */
  2741. #endif
  2742. 0;
  2743. if (card->sramsize == (512 * 1024))
  2744. conf |= SAR_CFG_CNTBL_1k;
  2745. else
  2746. conf |= SAR_CFG_CNTBL_512;
  2747. switch (vpibits) {
  2748. case 0:
  2749. conf |= SAR_CFG_VPVCS_0;
  2750. break;
  2751. default:
  2752. case 1:
  2753. conf |= SAR_CFG_VPVCS_1;
  2754. break;
  2755. case 2:
  2756. conf |= SAR_CFG_VPVCS_2;
  2757. break;
  2758. case 8:
  2759. conf |= SAR_CFG_VPVCS_8;
  2760. break;
  2761. }
  2762. writel(readl(SAR_REG_CFG) | conf, SAR_REG_CFG);
  2763. init_sram(card);
  2764. /********************************************************************/
  2765. /* A L L O C R A M A N D S E T V A R I O U S T H I N G S */
  2766. /********************************************************************/
  2767. /* Initialize TSQ */
  2768. if (0 != init_tsq(card)) {
  2769. deinit_card(card);
  2770. return -1;
  2771. }
  2772. /* Initialize RSQ */
  2773. if (0 != init_rsq(card)) {
  2774. deinit_card(card);
  2775. return -1;
  2776. }
  2777. card->vpibits = vpibits;
  2778. if (card->sramsize == (512 * 1024)) {
  2779. card->vcibits = 10 - card->vpibits;
  2780. } else {
  2781. card->vcibits = 9 - card->vpibits;
  2782. }
  2783. card->vcimask = 0;
  2784. for (k = 0, i = 1; k < card->vcibits; k++) {
  2785. card->vcimask |= i;
  2786. i <<= 1;
  2787. }
  2788. IPRINTK("%s: Setting VPI/VCI mask to zero.\n", card->name);
  2789. writel(0, SAR_REG_VPM);
  2790. /* Little Endian Order */
  2791. writel(0, SAR_REG_GP);
  2792. /* Initialize RAW Cell Handle Register */
  2793. card->raw_cell_hnd = dma_alloc_coherent(&card->pcidev->dev,
  2794. 2 * sizeof(u32),
  2795. &card->raw_cell_paddr,
  2796. GFP_KERNEL);
  2797. if (!card->raw_cell_hnd) {
  2798. printk("%s: memory allocation failure.\n", card->name);
  2799. deinit_card(card);
  2800. return -1;
  2801. }
  2802. writel(card->raw_cell_paddr, SAR_REG_RAWHND);
  2803. IPRINTK("%s: raw cell handle is at 0x%p.\n", card->name,
  2804. card->raw_cell_hnd);
  2805. size = sizeof(struct vc_map *) * card->tct_size;
  2806. IPRINTK("%s: allocate %d byte for VC map.\n", card->name, size);
  2807. card->vcs = vzalloc(size);
  2808. if (!card->vcs) {
  2809. printk("%s: memory allocation failure.\n", card->name);
  2810. deinit_card(card);
  2811. return -1;
  2812. }
  2813. size = sizeof(struct vc_map *) * card->scd_size;
  2814. IPRINTK("%s: allocate %d byte for SCD to VC mapping.\n",
  2815. card->name, size);
  2816. card->scd2vc = vzalloc(size);
  2817. if (!card->scd2vc) {
  2818. printk("%s: memory allocation failure.\n", card->name);
  2819. deinit_card(card);
  2820. return -1;
  2821. }
  2822. size = sizeof(struct tst_info) * (card->tst_size - 2);
  2823. IPRINTK("%s: allocate %d byte for TST to VC mapping.\n",
  2824. card->name, size);
  2825. card->soft_tst = vmalloc(size);
  2826. if (!card->soft_tst) {
  2827. printk("%s: memory allocation failure.\n", card->name);
  2828. deinit_card(card);
  2829. return -1;
  2830. }
  2831. for (i = 0; i < card->tst_size - 2; i++) {
  2832. card->soft_tst[i].tste = TSTE_OPC_VAR;
  2833. card->soft_tst[i].vc = NULL;
  2834. }
  2835. if (dev->phy == NULL) {
  2836. printk("%s: No LT device defined.\n", card->name);
  2837. deinit_card(card);
  2838. return -1;
  2839. }
  2840. if (dev->phy->ioctl == NULL) {
  2841. printk("%s: LT had no IOCTL function defined.\n", card->name);
  2842. deinit_card(card);
  2843. return -1;
  2844. }
  2845. #ifdef CONFIG_ATM_IDT77252_USE_SUNI
  2846. /*
  2847. * this is a jhs hack to get around special functionality in the
  2848. * phy driver for the atecom hardware; the functionality doesn't
  2849. * exist in the linux atm suni driver
  2850. *
  2851. * it isn't the right way to do things, but as the guy from NIST
  2852. * said, talking about their measurement of the fine structure
  2853. * constant, "it's good enough for government work."
  2854. */
  2855. linkrate = 149760000;
  2856. #endif
  2857. card->link_pcr = (linkrate / 8 / 53);
  2858. printk("%s: Linkrate on ATM line : %u bit/s, %u cell/s.\n",
  2859. card->name, linkrate, card->link_pcr);
  2860. #ifdef ATM_IDT77252_SEND_IDLE
  2861. card->utopia_pcr = card->link_pcr;
  2862. #else
  2863. card->utopia_pcr = (160000000 / 8 / 54);
  2864. #endif
  2865. rsvdcr = 0;
  2866. if (card->utopia_pcr > card->link_pcr)
  2867. rsvdcr = card->utopia_pcr - card->link_pcr;
  2868. tmpl = (unsigned long) rsvdcr * ((unsigned long) card->tst_size - 2);
  2869. modl = tmpl % (unsigned long)card->utopia_pcr;
  2870. tst_entries = (int) (tmpl / (unsigned long)card->utopia_pcr);
  2871. if (modl)
  2872. tst_entries++;
  2873. card->tst_free -= tst_entries;
  2874. fill_tst(card, NULL, tst_entries, TSTE_OPC_NULL);
  2875. #ifdef HAVE_EEPROM
  2876. idt77252_eeprom_init(card);
  2877. printk("%s: EEPROM: %02x:", card->name,
  2878. idt77252_eeprom_read_status(card));
  2879. for (i = 0; i < 0x80; i++) {
  2880. printk(" %02x",
  2881. idt77252_eeprom_read_byte(card, i)
  2882. );
  2883. }
  2884. printk("\n");
  2885. #endif /* HAVE_EEPROM */
  2886. /*
  2887. * XXX: <hack>
  2888. */
  2889. sprintf(tname, "eth%d", card->index);
  2890. tmp = dev_get_by_name(&init_net, tname); /* jhs: was "tmp = dev_get(tname);" */
  2891. if (tmp) {
  2892. memcpy(card->atmdev->esi, tmp->dev_addr, 6);
  2893. dev_put(tmp);
  2894. printk("%s: ESI %pM\n", card->name, card->atmdev->esi);
  2895. }
  2896. /*
  2897. * XXX: </hack>
  2898. */
  2899. /* Set Maximum Deficit Count for now. */
  2900. writel(0xffff, SAR_REG_MDFCT);
  2901. set_bit(IDT77252_BIT_INIT, &card->flags);
  2902. XPRINTK("%s: IDT77252 ABR SAR initialization complete.\n", card->name);
  2903. return 0;
  2904. }
  2905. /*****************************************************************************/
  2906. /* */
  2907. /* Probing of IDT77252 ABR SAR */
  2908. /* */
  2909. /*****************************************************************************/
  2910. static int idt77252_preset(struct idt77252_dev *card)
  2911. {
  2912. u16 pci_command;
  2913. /*****************************************************************/
  2914. /* P C I C O N F I G U R A T I O N */
  2915. /*****************************************************************/
  2916. XPRINTK("%s: Enable PCI master and memory access for SAR.\n",
  2917. card->name);
  2918. if (pci_read_config_word(card->pcidev, PCI_COMMAND, &pci_command)) {
  2919. printk("%s: can't read PCI_COMMAND.\n", card->name);
  2920. deinit_card(card);
  2921. return -1;
  2922. }
  2923. if (!(pci_command & PCI_COMMAND_IO)) {
  2924. printk("%s: PCI_COMMAND: %04x (?)\n",
  2925. card->name, pci_command);
  2926. deinit_card(card);
  2927. return (-1);
  2928. }
  2929. pci_command |= (PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER);
  2930. if (pci_write_config_word(card->pcidev, PCI_COMMAND, pci_command)) {
  2931. printk("%s: can't write PCI_COMMAND.\n", card->name);
  2932. deinit_card(card);
  2933. return -1;
  2934. }
  2935. /*****************************************************************/
  2936. /* G E N E R I C R E S E T */
  2937. /*****************************************************************/
  2938. /* Software reset */
  2939. writel(SAR_CFG_SWRST, SAR_REG_CFG);
  2940. mdelay(1);
  2941. writel(0, SAR_REG_CFG);
  2942. IPRINTK("%s: Software resetted.\n", card->name);
  2943. return 0;
  2944. }
  2945. static unsigned long probe_sram(struct idt77252_dev *card)
  2946. {
  2947. u32 data, addr;
  2948. writel(0, SAR_REG_DR0);
  2949. writel(SAR_CMD_WRITE_SRAM | (0 << 2), SAR_REG_CMD);
  2950. for (addr = 0x4000; addr < 0x80000; addr += 0x4000) {
  2951. writel(ATM_POISON, SAR_REG_DR0);
  2952. writel(SAR_CMD_WRITE_SRAM | (addr << 2), SAR_REG_CMD);
  2953. writel(SAR_CMD_READ_SRAM | (0 << 2), SAR_REG_CMD);
  2954. data = readl(SAR_REG_DR0);
  2955. if (data != 0)
  2956. break;
  2957. }
  2958. return addr * sizeof(u32);
  2959. }
  2960. static int idt77252_init_one(struct pci_dev *pcidev,
  2961. const struct pci_device_id *id)
  2962. {
  2963. static struct idt77252_dev **last = &idt77252_chain;
  2964. static int index = 0;
  2965. unsigned long membase, srambase;
  2966. struct idt77252_dev *card;
  2967. struct atm_dev *dev;
  2968. int i, err;
  2969. if ((err = pci_enable_device(pcidev))) {
  2970. printk("idt77252: can't enable PCI device at %s\n", pci_name(pcidev));
  2971. return err;
  2972. }
  2973. if ((err = dma_set_mask_and_coherent(&pcidev->dev, DMA_BIT_MASK(32)))) {
  2974. printk("idt77252: can't enable DMA for PCI device at %s\n", pci_name(pcidev));
  2975. goto err_out_disable_pdev;
  2976. }
  2977. card = kzalloc(sizeof(struct idt77252_dev), GFP_KERNEL);
  2978. if (!card) {
  2979. printk("idt77252-%d: can't allocate private data\n", index);
  2980. err = -ENOMEM;
  2981. goto err_out_disable_pdev;
  2982. }
  2983. card->revision = pcidev->revision;
  2984. card->index = index;
  2985. card->pcidev = pcidev;
  2986. sprintf(card->name, "idt77252-%d", card->index);
  2987. INIT_WORK(&card->tqueue, idt77252_softint);
  2988. membase = pci_resource_start(pcidev, 1);
  2989. srambase = pci_resource_start(pcidev, 2);
  2990. mutex_init(&card->mutex);
  2991. spin_lock_init(&card->cmd_lock);
  2992. spin_lock_init(&card->tst_lock);
  2993. timer_setup(&card->tst_timer, tst_timer, 0);
  2994. /* Do the I/O remapping... */
  2995. card->membase = ioremap(membase, 1024);
  2996. if (!card->membase) {
  2997. printk("%s: can't ioremap() membase\n", card->name);
  2998. err = -EIO;
  2999. goto err_out_free_card;
  3000. }
  3001. if (idt77252_preset(card)) {
  3002. printk("%s: preset failed\n", card->name);
  3003. err = -EIO;
  3004. goto err_out_iounmap;
  3005. }
  3006. dev = atm_dev_register("idt77252", &pcidev->dev, &idt77252_ops, -1,
  3007. NULL);
  3008. if (!dev) {
  3009. printk("%s: can't register atm device\n", card->name);
  3010. err = -EIO;
  3011. goto err_out_iounmap;
  3012. }
  3013. dev->dev_data = card;
  3014. card->atmdev = dev;
  3015. #ifdef CONFIG_ATM_IDT77252_USE_SUNI
  3016. suni_init(dev);
  3017. if (!dev->phy) {
  3018. printk("%s: can't init SUNI\n", card->name);
  3019. err = -EIO;
  3020. goto err_out_deinit_card;
  3021. }
  3022. #endif /* CONFIG_ATM_IDT77252_USE_SUNI */
  3023. card->sramsize = probe_sram(card);
  3024. for (i = 0; i < 4; i++) {
  3025. card->fbq[i] = ioremap(srambase | 0x200000 | (i << 18), 4);
  3026. if (!card->fbq[i]) {
  3027. printk("%s: can't ioremap() FBQ%d\n", card->name, i);
  3028. err = -EIO;
  3029. goto err_out_deinit_card;
  3030. }
  3031. }
  3032. printk("%s: ABR SAR (Rev %c): MEM %08lx SRAM %08lx [%u KB]\n",
  3033. card->name, ((card->revision > 1) && (card->revision < 25)) ?
  3034. 'A' + card->revision - 1 : '?', membase, srambase,
  3035. card->sramsize / 1024);
  3036. if (init_card(dev)) {
  3037. printk("%s: init_card failed\n", card->name);
  3038. err = -EIO;
  3039. goto err_out_deinit_card;
  3040. }
  3041. dev->ci_range.vpi_bits = card->vpibits;
  3042. dev->ci_range.vci_bits = card->vcibits;
  3043. dev->link_rate = card->link_pcr;
  3044. if (dev->phy->start)
  3045. dev->phy->start(dev);
  3046. if (idt77252_dev_open(card)) {
  3047. printk("%s: dev_open failed\n", card->name);
  3048. err = -EIO;
  3049. goto err_out_stop;
  3050. }
  3051. *last = card;
  3052. last = &card->next;
  3053. index++;
  3054. return 0;
  3055. err_out_stop:
  3056. if (dev->phy->stop)
  3057. dev->phy->stop(dev);
  3058. err_out_deinit_card:
  3059. deinit_card(card);
  3060. err_out_iounmap:
  3061. iounmap(card->membase);
  3062. err_out_free_card:
  3063. kfree(card);
  3064. err_out_disable_pdev:
  3065. pci_disable_device(pcidev);
  3066. return err;
  3067. }
  3068. static const struct pci_device_id idt77252_pci_tbl[] =
  3069. {
  3070. { PCI_VDEVICE(IDT, PCI_DEVICE_ID_IDT_IDT77252), 0 },
  3071. { 0, }
  3072. };
  3073. MODULE_DEVICE_TABLE(pci, idt77252_pci_tbl);
  3074. static struct pci_driver idt77252_driver = {
  3075. .name = "idt77252",
  3076. .id_table = idt77252_pci_tbl,
  3077. .probe = idt77252_init_one,
  3078. };
  3079. static int __init idt77252_init(void)
  3080. {
  3081. struct sk_buff *skb;
  3082. printk("%s: at %p\n", __func__, idt77252_init);
  3083. BUILD_BUG_ON(sizeof(skb->cb) < sizeof(struct idt77252_skb_prv) + sizeof(struct atm_skb_data));
  3084. return pci_register_driver(&idt77252_driver);
  3085. }
  3086. static void __exit idt77252_exit(void)
  3087. {
  3088. struct idt77252_dev *card;
  3089. struct atm_dev *dev;
  3090. pci_unregister_driver(&idt77252_driver);
  3091. while (idt77252_chain) {
  3092. card = idt77252_chain;
  3093. dev = card->atmdev;
  3094. idt77252_chain = card->next;
  3095. timer_shutdown_sync(&card->tst_timer);
  3096. if (dev->phy->stop)
  3097. dev->phy->stop(dev);
  3098. deinit_card(card);
  3099. pci_disable_device(card->pcidev);
  3100. kfree(card);
  3101. }
  3102. DIPRINTK("idt77252: finished cleanup-module().\n");
  3103. }
  3104. module_init(idt77252_init);
  3105. module_exit(idt77252_exit);
  3106. MODULE_LICENSE("GPL");
  3107. module_param(vpibits, uint, 0);
  3108. MODULE_PARM_DESC(vpibits, "number of VPI bits supported (0, 1, or 2)");
  3109. #ifdef CONFIG_ATM_IDT77252_DEBUG
  3110. module_param(debug, ulong, 0644);
  3111. MODULE_PARM_DESC(debug, "debug bitmap, see drivers/atm/idt77252.h");
  3112. #endif
  3113. MODULE_AUTHOR("Eddie C. Dost <ecd@atecom.com>");
  3114. MODULE_DESCRIPTION("IDT77252 ABR SAR Driver");