regmap-irq.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164
  1. // SPDX-License-Identifier: GPL-2.0
  2. //
  3. // regmap based irq_chip
  4. //
  5. // Copyright 2011 Wolfson Microelectronics plc
  6. //
  7. // Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  8. #include <linux/device.h>
  9. #include <linux/export.h>
  10. #include <linux/interrupt.h>
  11. #include <linux/irq.h>
  12. #include <linux/irqdomain.h>
  13. #include <linux/pm_runtime.h>
  14. #include <linux/regmap.h>
  15. #include <linux/slab.h>
  16. #include "internal.h"
  17. struct regmap_irq_chip_data {
  18. struct mutex lock;
  19. struct irq_chip irq_chip;
  20. struct regmap *map;
  21. const struct regmap_irq_chip *chip;
  22. int irq_base;
  23. struct irq_domain *domain;
  24. int irq;
  25. int wake_count;
  26. void *status_reg_buf;
  27. unsigned int *main_status_buf;
  28. unsigned int *status_buf;
  29. unsigned int *mask_buf;
  30. unsigned int *mask_buf_def;
  31. unsigned int *wake_buf;
  32. unsigned int *type_buf;
  33. unsigned int *type_buf_def;
  34. unsigned int **config_buf;
  35. unsigned int irq_reg_stride;
  36. unsigned int (*get_irq_reg)(struct regmap_irq_chip_data *data,
  37. unsigned int base, int index);
  38. unsigned int clear_status:1;
  39. };
  40. static inline const
  41. struct regmap_irq *irq_to_regmap_irq(struct regmap_irq_chip_data *data,
  42. int irq)
  43. {
  44. return &data->chip->irqs[irq];
  45. }
  46. static bool regmap_irq_can_bulk_read_status(struct regmap_irq_chip_data *data)
  47. {
  48. struct regmap *map = data->map;
  49. /*
  50. * While possible that a user-defined ->get_irq_reg() callback might
  51. * be linear enough to support bulk reads, most of the time it won't.
  52. * Therefore only allow them if the default callback is being used.
  53. */
  54. return data->irq_reg_stride == 1 && map->reg_stride == 1 &&
  55. data->get_irq_reg == regmap_irq_get_irq_reg_linear &&
  56. !map->use_single_read;
  57. }
  58. static void regmap_irq_lock(struct irq_data *data)
  59. {
  60. struct regmap_irq_chip_data *d = irq_data_get_irq_chip_data(data);
  61. mutex_lock(&d->lock);
  62. }
  63. static void regmap_irq_sync_unlock(struct irq_data *data)
  64. {
  65. struct regmap_irq_chip_data *d = irq_data_get_irq_chip_data(data);
  66. struct regmap *map = d->map;
  67. int i, j, ret;
  68. u32 reg;
  69. u32 val;
  70. if (d->chip->runtime_pm) {
  71. ret = pm_runtime_get_sync(map->dev);
  72. if (ret < 0)
  73. dev_err(map->dev, "IRQ sync failed to resume: %d\n",
  74. ret);
  75. }
  76. if (d->clear_status) {
  77. for (i = 0; i < d->chip->num_regs; i++) {
  78. reg = d->get_irq_reg(d, d->chip->status_base, i);
  79. ret = regmap_read(map, reg, &val);
  80. if (ret)
  81. dev_err(d->map->dev,
  82. "Failed to clear the interrupt status bits\n");
  83. }
  84. d->clear_status = false;
  85. }
  86. /*
  87. * If there's been a change in the mask write it back to the
  88. * hardware. We rely on the use of the regmap core cache to
  89. * suppress pointless writes.
  90. */
  91. for (i = 0; i < d->chip->num_regs; i++) {
  92. if (d->chip->handle_mask_sync)
  93. d->chip->handle_mask_sync(i, d->mask_buf_def[i],
  94. d->mask_buf[i],
  95. d->chip->irq_drv_data);
  96. if (d->chip->mask_base && !d->chip->handle_mask_sync) {
  97. reg = d->get_irq_reg(d, d->chip->mask_base, i);
  98. ret = regmap_update_bits(d->map, reg,
  99. d->mask_buf_def[i],
  100. d->mask_buf[i]);
  101. if (ret)
  102. dev_err(d->map->dev, "Failed to sync masks in %x\n", reg);
  103. }
  104. if (d->chip->unmask_base && !d->chip->handle_mask_sync) {
  105. reg = d->get_irq_reg(d, d->chip->unmask_base, i);
  106. ret = regmap_update_bits(d->map, reg,
  107. d->mask_buf_def[i], ~d->mask_buf[i]);
  108. if (ret)
  109. dev_err(d->map->dev, "Failed to sync masks in %x\n",
  110. reg);
  111. }
  112. reg = d->get_irq_reg(d, d->chip->wake_base, i);
  113. if (d->wake_buf) {
  114. if (d->chip->wake_invert)
  115. ret = regmap_update_bits(d->map, reg,
  116. d->mask_buf_def[i],
  117. ~d->wake_buf[i]);
  118. else
  119. ret = regmap_update_bits(d->map, reg,
  120. d->mask_buf_def[i],
  121. d->wake_buf[i]);
  122. if (ret != 0)
  123. dev_err(d->map->dev,
  124. "Failed to sync wakes in %x: %d\n",
  125. reg, ret);
  126. }
  127. if (!d->chip->init_ack_masked)
  128. continue;
  129. /*
  130. * Ack all the masked interrupts unconditionally,
  131. * OR if there is masked interrupt which hasn't been Acked,
  132. * it'll be ignored in irq handler, then may introduce irq storm
  133. */
  134. if (d->mask_buf[i] && (d->chip->ack_base || d->chip->use_ack)) {
  135. reg = d->get_irq_reg(d, d->chip->ack_base, i);
  136. /* some chips ack by write 0 */
  137. if (d->chip->ack_invert)
  138. ret = regmap_write(map, reg, ~d->mask_buf[i]);
  139. else
  140. ret = regmap_write(map, reg, d->mask_buf[i]);
  141. if (d->chip->clear_ack) {
  142. if (d->chip->ack_invert && !ret)
  143. ret = regmap_write(map, reg, UINT_MAX);
  144. else if (!ret)
  145. ret = regmap_write(map, reg, 0);
  146. }
  147. if (ret != 0)
  148. dev_err(d->map->dev, "Failed to ack 0x%x: %d\n",
  149. reg, ret);
  150. }
  151. }
  152. for (i = 0; i < d->chip->num_config_bases; i++) {
  153. for (j = 0; j < d->chip->num_config_regs; j++) {
  154. reg = d->get_irq_reg(d, d->chip->config_base[i], j);
  155. ret = regmap_write(map, reg, d->config_buf[i][j]);
  156. if (ret)
  157. dev_err(d->map->dev,
  158. "Failed to write config %x: %d\n",
  159. reg, ret);
  160. }
  161. }
  162. if (d->chip->runtime_pm)
  163. pm_runtime_put(map->dev);
  164. /* If we've changed our wakeup count propagate it to the parent */
  165. if (d->wake_count < 0)
  166. for (i = d->wake_count; i < 0; i++)
  167. irq_set_irq_wake(d->irq, 0);
  168. else if (d->wake_count > 0)
  169. for (i = 0; i < d->wake_count; i++)
  170. irq_set_irq_wake(d->irq, 1);
  171. d->wake_count = 0;
  172. mutex_unlock(&d->lock);
  173. }
  174. static void regmap_irq_enable(struct irq_data *data)
  175. {
  176. struct regmap_irq_chip_data *d = irq_data_get_irq_chip_data(data);
  177. struct regmap *map = d->map;
  178. const struct regmap_irq *irq_data = irq_to_regmap_irq(d, data->hwirq);
  179. unsigned int reg = irq_data->reg_offset / map->reg_stride;
  180. unsigned int mask;
  181. /*
  182. * The type_in_mask flag means that the underlying hardware uses
  183. * separate mask bits for each interrupt trigger type, but we want
  184. * to have a single logical interrupt with a configurable type.
  185. *
  186. * If the interrupt we're enabling defines any supported types
  187. * then instead of using the regular mask bits for this interrupt,
  188. * use the value previously written to the type buffer at the
  189. * corresponding offset in regmap_irq_set_type().
  190. */
  191. if (d->chip->type_in_mask && irq_data->type.types_supported)
  192. mask = d->type_buf[reg] & irq_data->mask;
  193. else
  194. mask = irq_data->mask;
  195. if (d->chip->clear_on_unmask)
  196. d->clear_status = true;
  197. d->mask_buf[reg] &= ~mask;
  198. }
  199. static void regmap_irq_disable(struct irq_data *data)
  200. {
  201. struct regmap_irq_chip_data *d = irq_data_get_irq_chip_data(data);
  202. struct regmap *map = d->map;
  203. const struct regmap_irq *irq_data = irq_to_regmap_irq(d, data->hwirq);
  204. d->mask_buf[irq_data->reg_offset / map->reg_stride] |= irq_data->mask;
  205. }
  206. static int regmap_irq_set_type(struct irq_data *data, unsigned int type)
  207. {
  208. struct regmap_irq_chip_data *d = irq_data_get_irq_chip_data(data);
  209. struct regmap *map = d->map;
  210. const struct regmap_irq *irq_data = irq_to_regmap_irq(d, data->hwirq);
  211. int reg, ret;
  212. const struct regmap_irq_type *t = &irq_data->type;
  213. if ((t->types_supported & type) != type)
  214. return 0;
  215. reg = t->type_reg_offset / map->reg_stride;
  216. if (d->chip->type_in_mask) {
  217. ret = regmap_irq_set_type_config_simple(&d->type_buf, type,
  218. irq_data, reg, d->chip->irq_drv_data);
  219. if (ret)
  220. return ret;
  221. }
  222. if (d->chip->set_type_config) {
  223. ret = d->chip->set_type_config(d->config_buf, type, irq_data,
  224. reg, d->chip->irq_drv_data);
  225. if (ret)
  226. return ret;
  227. }
  228. return 0;
  229. }
  230. static int regmap_irq_set_wake(struct irq_data *data, unsigned int on)
  231. {
  232. struct regmap_irq_chip_data *d = irq_data_get_irq_chip_data(data);
  233. struct regmap *map = d->map;
  234. const struct regmap_irq *irq_data = irq_to_regmap_irq(d, data->hwirq);
  235. if (on) {
  236. if (d->wake_buf)
  237. d->wake_buf[irq_data->reg_offset / map->reg_stride]
  238. &= ~irq_data->mask;
  239. d->wake_count++;
  240. } else {
  241. if (d->wake_buf)
  242. d->wake_buf[irq_data->reg_offset / map->reg_stride]
  243. |= irq_data->mask;
  244. d->wake_count--;
  245. }
  246. return 0;
  247. }
  248. static const struct irq_chip regmap_irq_chip = {
  249. .irq_bus_lock = regmap_irq_lock,
  250. .irq_bus_sync_unlock = regmap_irq_sync_unlock,
  251. .irq_disable = regmap_irq_disable,
  252. .irq_enable = regmap_irq_enable,
  253. .irq_set_type = regmap_irq_set_type,
  254. .irq_set_wake = regmap_irq_set_wake,
  255. };
  256. static inline int read_sub_irq_data(struct regmap_irq_chip_data *data,
  257. unsigned int b)
  258. {
  259. const struct regmap_irq_chip *chip = data->chip;
  260. const struct regmap_irq_sub_irq_map *subreg;
  261. struct regmap *map = data->map;
  262. unsigned int reg;
  263. int i, ret = 0;
  264. if (!chip->sub_reg_offsets) {
  265. reg = data->get_irq_reg(data, chip->status_base, b);
  266. ret = regmap_read(map, reg, &data->status_buf[b]);
  267. } else {
  268. /*
  269. * Note we can't use ->get_irq_reg() here because the offsets
  270. * in 'subreg' are *not* interchangeable with indices.
  271. */
  272. subreg = &chip->sub_reg_offsets[b];
  273. for (i = 0; i < subreg->num_regs; i++) {
  274. unsigned int offset = subreg->offset[i];
  275. unsigned int index = offset / map->reg_stride;
  276. ret = regmap_read(map, chip->status_base + offset,
  277. &data->status_buf[index]);
  278. if (ret)
  279. break;
  280. }
  281. }
  282. return ret;
  283. }
  284. static irqreturn_t regmap_irq_thread(int irq, void *d)
  285. {
  286. struct regmap_irq_chip_data *data = d;
  287. const struct regmap_irq_chip *chip = data->chip;
  288. struct regmap *map = data->map;
  289. int ret, i;
  290. bool handled = false;
  291. u32 reg;
  292. if (chip->handle_pre_irq)
  293. chip->handle_pre_irq(chip->irq_drv_data);
  294. if (chip->runtime_pm) {
  295. ret = pm_runtime_get_sync(map->dev);
  296. if (ret < 0) {
  297. dev_err(map->dev, "IRQ thread failed to resume: %d\n",
  298. ret);
  299. goto exit;
  300. }
  301. }
  302. /*
  303. * Read only registers with active IRQs if the chip has 'main status
  304. * register'. Else read in the statuses, using a single bulk read if
  305. * possible in order to reduce the I/O overheads.
  306. */
  307. if (chip->no_status) {
  308. /* no status register so default to all active */
  309. memset32(data->status_buf, GENMASK(31, 0), chip->num_regs);
  310. } else if (chip->num_main_regs) {
  311. unsigned int max_main_bits;
  312. unsigned long size;
  313. size = chip->num_regs * sizeof(unsigned int);
  314. max_main_bits = (chip->num_main_status_bits) ?
  315. chip->num_main_status_bits : chip->num_regs;
  316. /* Clear the status buf as we don't read all status regs */
  317. memset(data->status_buf, 0, size);
  318. /* We could support bulk read for main status registers
  319. * but I don't expect to see devices with really many main
  320. * status registers so let's only support single reads for the
  321. * sake of simplicity. and add bulk reads only if needed
  322. */
  323. for (i = 0; i < chip->num_main_regs; i++) {
  324. reg = data->get_irq_reg(data, chip->main_status, i);
  325. ret = regmap_read(map, reg, &data->main_status_buf[i]);
  326. if (ret) {
  327. dev_err(map->dev,
  328. "Failed to read IRQ status %d\n",
  329. ret);
  330. goto exit;
  331. }
  332. }
  333. /* Read sub registers with active IRQs */
  334. for (i = 0; i < chip->num_main_regs; i++) {
  335. unsigned int b;
  336. const unsigned long mreg = data->main_status_buf[i];
  337. for_each_set_bit(b, &mreg, map->format.val_bytes * 8) {
  338. if (i * map->format.val_bytes * 8 + b >
  339. max_main_bits)
  340. break;
  341. ret = read_sub_irq_data(data, b);
  342. if (ret != 0) {
  343. dev_err(map->dev,
  344. "Failed to read IRQ status %d\n",
  345. ret);
  346. goto exit;
  347. }
  348. }
  349. }
  350. } else if (regmap_irq_can_bulk_read_status(data)) {
  351. u8 *buf8 = data->status_reg_buf;
  352. u16 *buf16 = data->status_reg_buf;
  353. u32 *buf32 = data->status_reg_buf;
  354. BUG_ON(!data->status_reg_buf);
  355. ret = regmap_bulk_read(map, chip->status_base,
  356. data->status_reg_buf,
  357. chip->num_regs);
  358. if (ret != 0) {
  359. dev_err(map->dev, "Failed to read IRQ status: %d\n",
  360. ret);
  361. goto exit;
  362. }
  363. for (i = 0; i < data->chip->num_regs; i++) {
  364. switch (map->format.val_bytes) {
  365. case 1:
  366. data->status_buf[i] = buf8[i];
  367. break;
  368. case 2:
  369. data->status_buf[i] = buf16[i];
  370. break;
  371. case 4:
  372. data->status_buf[i] = buf32[i];
  373. break;
  374. default:
  375. BUG();
  376. goto exit;
  377. }
  378. }
  379. } else {
  380. for (i = 0; i < data->chip->num_regs; i++) {
  381. unsigned int reg = data->get_irq_reg(data,
  382. data->chip->status_base, i);
  383. ret = regmap_read(map, reg, &data->status_buf[i]);
  384. if (ret != 0) {
  385. dev_err(map->dev,
  386. "Failed to read IRQ status: %d\n",
  387. ret);
  388. goto exit;
  389. }
  390. }
  391. }
  392. if (chip->status_invert)
  393. for (i = 0; i < data->chip->num_regs; i++)
  394. data->status_buf[i] = ~data->status_buf[i];
  395. /*
  396. * Ignore masked IRQs and ack if we need to; we ack early so
  397. * there is no race between handling and acknowledging the
  398. * interrupt. We assume that typically few of the interrupts
  399. * will fire simultaneously so don't worry about overhead from
  400. * doing a write per register.
  401. */
  402. for (i = 0; i < data->chip->num_regs; i++) {
  403. data->status_buf[i] &= ~data->mask_buf[i];
  404. if (data->status_buf[i] && (chip->ack_base || chip->use_ack)) {
  405. reg = data->get_irq_reg(data, data->chip->ack_base, i);
  406. if (chip->ack_invert)
  407. ret = regmap_write(map, reg,
  408. ~data->status_buf[i]);
  409. else
  410. ret = regmap_write(map, reg,
  411. data->status_buf[i]);
  412. if (chip->clear_ack) {
  413. if (chip->ack_invert && !ret)
  414. ret = regmap_write(map, reg, UINT_MAX);
  415. else if (!ret)
  416. ret = regmap_write(map, reg, 0);
  417. }
  418. if (ret != 0)
  419. dev_err(map->dev, "Failed to ack 0x%x: %d\n",
  420. reg, ret);
  421. }
  422. }
  423. for (i = 0; i < chip->num_irqs; i++) {
  424. if (data->status_buf[chip->irqs[i].reg_offset /
  425. map->reg_stride] & chip->irqs[i].mask) {
  426. handle_nested_irq(irq_find_mapping(data->domain, i));
  427. handled = true;
  428. }
  429. }
  430. exit:
  431. if (chip->handle_post_irq)
  432. chip->handle_post_irq(chip->irq_drv_data);
  433. if (chip->runtime_pm)
  434. pm_runtime_put(map->dev);
  435. if (handled)
  436. return IRQ_HANDLED;
  437. else
  438. return IRQ_NONE;
  439. }
  440. static struct lock_class_key regmap_irq_lock_class;
  441. static struct lock_class_key regmap_irq_request_class;
  442. static int regmap_irq_map(struct irq_domain *h, unsigned int virq,
  443. irq_hw_number_t hw)
  444. {
  445. struct regmap_irq_chip_data *data = h->host_data;
  446. irq_set_chip_data(virq, data);
  447. irq_set_lockdep_class(virq, &regmap_irq_lock_class, &regmap_irq_request_class);
  448. irq_set_chip(virq, &data->irq_chip);
  449. irq_set_nested_thread(virq, 1);
  450. irq_set_parent(virq, data->irq);
  451. irq_set_noprobe(virq);
  452. return 0;
  453. }
  454. static const struct irq_domain_ops regmap_domain_ops = {
  455. .map = regmap_irq_map,
  456. .xlate = irq_domain_xlate_onetwocell,
  457. };
  458. /**
  459. * regmap_irq_get_irq_reg_linear() - Linear IRQ register mapping callback.
  460. * @data: Data for the &struct regmap_irq_chip
  461. * @base: Base register
  462. * @index: Register index
  463. *
  464. * Returns the register address corresponding to the given @base and @index
  465. * by the formula ``base + index * regmap_stride * irq_reg_stride``.
  466. */
  467. unsigned int regmap_irq_get_irq_reg_linear(struct regmap_irq_chip_data *data,
  468. unsigned int base, int index)
  469. {
  470. struct regmap *map = data->map;
  471. return base + index * map->reg_stride * data->irq_reg_stride;
  472. }
  473. EXPORT_SYMBOL_GPL(regmap_irq_get_irq_reg_linear);
  474. /**
  475. * regmap_irq_set_type_config_simple() - Simple IRQ type configuration callback.
  476. * @buf: Buffer containing configuration register values, this is a 2D array of
  477. * `num_config_bases` rows, each of `num_config_regs` elements.
  478. * @type: The requested IRQ type.
  479. * @irq_data: The IRQ being configured.
  480. * @idx: Index of the irq's config registers within each array `buf[i]`
  481. * @irq_drv_data: Driver specific IRQ data
  482. *
  483. * This is a &struct regmap_irq_chip->set_type_config callback suitable for
  484. * chips with one config register. Register values are updated according to
  485. * the &struct regmap_irq_type data associated with an IRQ.
  486. */
  487. int regmap_irq_set_type_config_simple(unsigned int **buf, unsigned int type,
  488. const struct regmap_irq *irq_data,
  489. int idx, void *irq_drv_data)
  490. {
  491. const struct regmap_irq_type *t = &irq_data->type;
  492. if (t->type_reg_mask)
  493. buf[0][idx] &= ~t->type_reg_mask;
  494. else
  495. buf[0][idx] &= ~(t->type_falling_val |
  496. t->type_rising_val |
  497. t->type_level_low_val |
  498. t->type_level_high_val);
  499. switch (type) {
  500. case IRQ_TYPE_EDGE_FALLING:
  501. buf[0][idx] |= t->type_falling_val;
  502. break;
  503. case IRQ_TYPE_EDGE_RISING:
  504. buf[0][idx] |= t->type_rising_val;
  505. break;
  506. case IRQ_TYPE_EDGE_BOTH:
  507. buf[0][idx] |= (t->type_falling_val |
  508. t->type_rising_val);
  509. break;
  510. case IRQ_TYPE_LEVEL_HIGH:
  511. buf[0][idx] |= t->type_level_high_val;
  512. break;
  513. case IRQ_TYPE_LEVEL_LOW:
  514. buf[0][idx] |= t->type_level_low_val;
  515. break;
  516. default:
  517. return -EINVAL;
  518. }
  519. return 0;
  520. }
  521. EXPORT_SYMBOL_GPL(regmap_irq_set_type_config_simple);
  522. static int regmap_irq_create_domain(struct fwnode_handle *fwnode, int irq_base,
  523. const struct regmap_irq_chip *chip,
  524. struct regmap_irq_chip_data *d)
  525. {
  526. struct irq_domain_info info = {
  527. .fwnode = fwnode,
  528. .size = chip->num_irqs,
  529. .hwirq_max = chip->num_irqs,
  530. .virq_base = irq_base,
  531. .ops = &regmap_domain_ops,
  532. .host_data = d,
  533. .name_suffix = chip->domain_suffix,
  534. };
  535. d->domain = irq_domain_instantiate(&info);
  536. if (IS_ERR(d->domain)) {
  537. dev_err(d->map->dev, "Failed to create IRQ domain\n");
  538. return PTR_ERR(d->domain);
  539. }
  540. return 0;
  541. }
  542. /**
  543. * regmap_add_irq_chip_fwnode() - Use standard regmap IRQ controller handling
  544. *
  545. * @fwnode: The firmware node where the IRQ domain should be added to.
  546. * @map: The regmap for the device.
  547. * @irq: The IRQ the device uses to signal interrupts.
  548. * @irq_flags: The IRQF_ flags to use for the primary interrupt.
  549. * @irq_base: Allocate at specific IRQ number if irq_base > 0.
  550. * @chip: Configuration for the interrupt controller.
  551. * @data: Runtime data structure for the controller, allocated on success.
  552. *
  553. * Returns 0 on success or an errno on failure.
  554. *
  555. * In order for this to be efficient the chip really should use a
  556. * register cache. The chip driver is responsible for restoring the
  557. * register values used by the IRQ controller over suspend and resume.
  558. */
  559. int regmap_add_irq_chip_fwnode(struct fwnode_handle *fwnode,
  560. struct regmap *map, int irq,
  561. int irq_flags, int irq_base,
  562. const struct regmap_irq_chip *chip,
  563. struct regmap_irq_chip_data **data)
  564. {
  565. struct regmap_irq_chip_data *d;
  566. int i;
  567. int ret = -ENOMEM;
  568. u32 reg;
  569. if (chip->num_regs <= 0)
  570. return -EINVAL;
  571. if (chip->clear_on_unmask && (chip->ack_base || chip->use_ack))
  572. return -EINVAL;
  573. if (chip->mask_base && chip->unmask_base && !chip->mask_unmask_non_inverted)
  574. return -EINVAL;
  575. for (i = 0; i < chip->num_irqs; i++) {
  576. if (chip->irqs[i].reg_offset % map->reg_stride)
  577. return -EINVAL;
  578. if (chip->irqs[i].reg_offset / map->reg_stride >=
  579. chip->num_regs)
  580. return -EINVAL;
  581. }
  582. if (irq_base) {
  583. irq_base = irq_alloc_descs(irq_base, 0, chip->num_irqs, 0);
  584. if (irq_base < 0) {
  585. dev_warn(map->dev, "Failed to allocate IRQs: %d\n",
  586. irq_base);
  587. return irq_base;
  588. }
  589. }
  590. d = kzalloc(sizeof(*d), GFP_KERNEL);
  591. if (!d)
  592. return -ENOMEM;
  593. if (chip->num_main_regs) {
  594. d->main_status_buf = kcalloc(chip->num_main_regs,
  595. sizeof(*d->main_status_buf),
  596. GFP_KERNEL);
  597. if (!d->main_status_buf)
  598. goto err_alloc;
  599. }
  600. d->status_buf = kcalloc(chip->num_regs, sizeof(*d->status_buf),
  601. GFP_KERNEL);
  602. if (!d->status_buf)
  603. goto err_alloc;
  604. d->mask_buf = kcalloc(chip->num_regs, sizeof(*d->mask_buf),
  605. GFP_KERNEL);
  606. if (!d->mask_buf)
  607. goto err_alloc;
  608. d->mask_buf_def = kcalloc(chip->num_regs, sizeof(*d->mask_buf_def),
  609. GFP_KERNEL);
  610. if (!d->mask_buf_def)
  611. goto err_alloc;
  612. if (chip->wake_base) {
  613. d->wake_buf = kcalloc(chip->num_regs, sizeof(*d->wake_buf),
  614. GFP_KERNEL);
  615. if (!d->wake_buf)
  616. goto err_alloc;
  617. }
  618. if (chip->type_in_mask) {
  619. d->type_buf_def = kcalloc(chip->num_regs,
  620. sizeof(*d->type_buf_def), GFP_KERNEL);
  621. if (!d->type_buf_def)
  622. goto err_alloc;
  623. d->type_buf = kcalloc(chip->num_regs, sizeof(*d->type_buf), GFP_KERNEL);
  624. if (!d->type_buf)
  625. goto err_alloc;
  626. }
  627. if (chip->num_config_bases && chip->num_config_regs) {
  628. /*
  629. * Create config_buf[num_config_bases][num_config_regs]
  630. */
  631. d->config_buf = kcalloc(chip->num_config_bases,
  632. sizeof(*d->config_buf), GFP_KERNEL);
  633. if (!d->config_buf)
  634. goto err_alloc;
  635. for (i = 0; i < chip->num_config_bases; i++) {
  636. d->config_buf[i] = kcalloc(chip->num_config_regs,
  637. sizeof(**d->config_buf),
  638. GFP_KERNEL);
  639. if (!d->config_buf[i])
  640. goto err_alloc;
  641. }
  642. }
  643. d->irq_chip = regmap_irq_chip;
  644. d->irq_chip.name = chip->name;
  645. d->irq = irq;
  646. d->map = map;
  647. d->chip = chip;
  648. d->irq_base = irq_base;
  649. if (chip->irq_reg_stride)
  650. d->irq_reg_stride = chip->irq_reg_stride;
  651. else
  652. d->irq_reg_stride = 1;
  653. if (chip->get_irq_reg)
  654. d->get_irq_reg = chip->get_irq_reg;
  655. else
  656. d->get_irq_reg = regmap_irq_get_irq_reg_linear;
  657. if (regmap_irq_can_bulk_read_status(d)) {
  658. d->status_reg_buf = kmalloc_array(chip->num_regs,
  659. map->format.val_bytes,
  660. GFP_KERNEL);
  661. if (!d->status_reg_buf)
  662. goto err_alloc;
  663. }
  664. mutex_init(&d->lock);
  665. for (i = 0; i < chip->num_irqs; i++)
  666. d->mask_buf_def[chip->irqs[i].reg_offset / map->reg_stride]
  667. |= chip->irqs[i].mask;
  668. /* Mask all the interrupts by default */
  669. for (i = 0; i < chip->num_regs; i++) {
  670. d->mask_buf[i] = d->mask_buf_def[i];
  671. if (chip->handle_mask_sync) {
  672. ret = chip->handle_mask_sync(i, d->mask_buf_def[i],
  673. d->mask_buf[i],
  674. chip->irq_drv_data);
  675. if (ret)
  676. goto err_alloc;
  677. }
  678. if (chip->mask_base && !chip->handle_mask_sync) {
  679. reg = d->get_irq_reg(d, chip->mask_base, i);
  680. ret = regmap_update_bits(d->map, reg,
  681. d->mask_buf_def[i],
  682. d->mask_buf[i]);
  683. if (ret) {
  684. dev_err(map->dev, "Failed to set masks in 0x%x: %d\n",
  685. reg, ret);
  686. goto err_alloc;
  687. }
  688. }
  689. if (chip->unmask_base && !chip->handle_mask_sync) {
  690. reg = d->get_irq_reg(d, chip->unmask_base, i);
  691. ret = regmap_update_bits(d->map, reg,
  692. d->mask_buf_def[i], ~d->mask_buf[i]);
  693. if (ret) {
  694. dev_err(map->dev, "Failed to set masks in 0x%x: %d\n",
  695. reg, ret);
  696. goto err_alloc;
  697. }
  698. }
  699. if (!chip->init_ack_masked)
  700. continue;
  701. /* Ack masked but set interrupts */
  702. if (d->chip->no_status) {
  703. /* no status register so default to all active */
  704. d->status_buf[i] = GENMASK(31, 0);
  705. } else {
  706. reg = d->get_irq_reg(d, d->chip->status_base, i);
  707. ret = regmap_read(map, reg, &d->status_buf[i]);
  708. if (ret != 0) {
  709. dev_err(map->dev, "Failed to read IRQ status: %d\n",
  710. ret);
  711. goto err_alloc;
  712. }
  713. }
  714. if (chip->status_invert)
  715. d->status_buf[i] = ~d->status_buf[i];
  716. if (d->status_buf[i] && (chip->ack_base || chip->use_ack)) {
  717. reg = d->get_irq_reg(d, d->chip->ack_base, i);
  718. if (chip->ack_invert)
  719. ret = regmap_write(map, reg,
  720. ~(d->status_buf[i] & d->mask_buf[i]));
  721. else
  722. ret = regmap_write(map, reg,
  723. d->status_buf[i] & d->mask_buf[i]);
  724. if (chip->clear_ack) {
  725. if (chip->ack_invert && !ret)
  726. ret = regmap_write(map, reg, UINT_MAX);
  727. else if (!ret)
  728. ret = regmap_write(map, reg, 0);
  729. }
  730. if (ret != 0) {
  731. dev_err(map->dev, "Failed to ack 0x%x: %d\n",
  732. reg, ret);
  733. goto err_alloc;
  734. }
  735. }
  736. }
  737. /* Wake is disabled by default */
  738. if (d->wake_buf) {
  739. for (i = 0; i < chip->num_regs; i++) {
  740. d->wake_buf[i] = d->mask_buf_def[i];
  741. reg = d->get_irq_reg(d, d->chip->wake_base, i);
  742. if (chip->wake_invert)
  743. ret = regmap_update_bits(d->map, reg,
  744. d->mask_buf_def[i],
  745. 0);
  746. else
  747. ret = regmap_update_bits(d->map, reg,
  748. d->mask_buf_def[i],
  749. d->wake_buf[i]);
  750. if (ret != 0) {
  751. dev_err(map->dev, "Failed to set masks in 0x%x: %d\n",
  752. reg, ret);
  753. goto err_alloc;
  754. }
  755. }
  756. }
  757. ret = regmap_irq_create_domain(fwnode, irq_base, chip, d);
  758. if (ret)
  759. goto err_alloc;
  760. ret = request_threaded_irq(irq, NULL, regmap_irq_thread,
  761. irq_flags | IRQF_ONESHOT,
  762. chip->name, d);
  763. if (ret != 0) {
  764. dev_err(map->dev, "Failed to request IRQ %d for %s: %d\n",
  765. irq, chip->name, ret);
  766. goto err_domain;
  767. }
  768. *data = d;
  769. return 0;
  770. err_domain:
  771. /* Should really dispose of the domain but... */
  772. err_alloc:
  773. kfree(d->type_buf);
  774. kfree(d->type_buf_def);
  775. kfree(d->wake_buf);
  776. kfree(d->mask_buf_def);
  777. kfree(d->mask_buf);
  778. kfree(d->main_status_buf);
  779. kfree(d->status_buf);
  780. kfree(d->status_reg_buf);
  781. if (d->config_buf) {
  782. for (i = 0; i < chip->num_config_bases; i++)
  783. kfree(d->config_buf[i]);
  784. kfree(d->config_buf);
  785. }
  786. kfree(d);
  787. return ret;
  788. }
  789. EXPORT_SYMBOL_GPL(regmap_add_irq_chip_fwnode);
  790. /**
  791. * regmap_add_irq_chip() - Use standard regmap IRQ controller handling
  792. *
  793. * @map: The regmap for the device.
  794. * @irq: The IRQ the device uses to signal interrupts.
  795. * @irq_flags: The IRQF_ flags to use for the primary interrupt.
  796. * @irq_base: Allocate at specific IRQ number if irq_base > 0.
  797. * @chip: Configuration for the interrupt controller.
  798. * @data: Runtime data structure for the controller, allocated on success.
  799. *
  800. * Returns 0 on success or an errno on failure.
  801. *
  802. * This is the same as regmap_add_irq_chip_fwnode, except that the firmware
  803. * node of the regmap is used.
  804. */
  805. int regmap_add_irq_chip(struct regmap *map, int irq, int irq_flags,
  806. int irq_base, const struct regmap_irq_chip *chip,
  807. struct regmap_irq_chip_data **data)
  808. {
  809. return regmap_add_irq_chip_fwnode(dev_fwnode(map->dev), map, irq,
  810. irq_flags, irq_base, chip, data);
  811. }
  812. EXPORT_SYMBOL_GPL(regmap_add_irq_chip);
  813. /**
  814. * regmap_del_irq_chip() - Stop interrupt handling for a regmap IRQ chip
  815. *
  816. * @irq: Primary IRQ for the device
  817. * @d: &regmap_irq_chip_data allocated by regmap_add_irq_chip()
  818. *
  819. * This function also disposes of all mapped IRQs on the chip.
  820. */
  821. void regmap_del_irq_chip(int irq, struct regmap_irq_chip_data *d)
  822. {
  823. unsigned int virq;
  824. int i, hwirq;
  825. if (!d)
  826. return;
  827. free_irq(irq, d);
  828. /* Dispose all virtual irq from irq domain before removing it */
  829. for (hwirq = 0; hwirq < d->chip->num_irqs; hwirq++) {
  830. /* Ignore hwirq if holes in the IRQ list */
  831. if (!d->chip->irqs[hwirq].mask)
  832. continue;
  833. /*
  834. * Find the virtual irq of hwirq on chip and if it is
  835. * there then dispose it
  836. */
  837. virq = irq_find_mapping(d->domain, hwirq);
  838. if (virq)
  839. irq_dispose_mapping(virq);
  840. }
  841. irq_domain_remove(d->domain);
  842. kfree(d->type_buf);
  843. kfree(d->type_buf_def);
  844. kfree(d->wake_buf);
  845. kfree(d->mask_buf_def);
  846. kfree(d->mask_buf);
  847. kfree(d->main_status_buf);
  848. kfree(d->status_reg_buf);
  849. kfree(d->status_buf);
  850. if (d->config_buf) {
  851. for (i = 0; i < d->chip->num_config_bases; i++)
  852. kfree(d->config_buf[i]);
  853. kfree(d->config_buf);
  854. }
  855. kfree(d);
  856. }
  857. EXPORT_SYMBOL_GPL(regmap_del_irq_chip);
  858. static void devm_regmap_irq_chip_release(struct device *dev, void *res)
  859. {
  860. struct regmap_irq_chip_data *d = *(struct regmap_irq_chip_data **)res;
  861. regmap_del_irq_chip(d->irq, d);
  862. }
  863. static int devm_regmap_irq_chip_match(struct device *dev, void *res, void *data)
  864. {
  865. struct regmap_irq_chip_data **r = res;
  866. if (!r || !*r) {
  867. WARN_ON(!r || !*r);
  868. return 0;
  869. }
  870. return *r == data;
  871. }
  872. /**
  873. * devm_regmap_add_irq_chip_fwnode() - Resource managed regmap_add_irq_chip_fwnode()
  874. *
  875. * @dev: The device pointer on which irq_chip belongs to.
  876. * @fwnode: The firmware node where the IRQ domain should be added to.
  877. * @map: The regmap for the device.
  878. * @irq: The IRQ the device uses to signal interrupts
  879. * @irq_flags: The IRQF_ flags to use for the primary interrupt.
  880. * @irq_base: Allocate at specific IRQ number if irq_base > 0.
  881. * @chip: Configuration for the interrupt controller.
  882. * @data: Runtime data structure for the controller, allocated on success
  883. *
  884. * Returns 0 on success or an errno on failure.
  885. *
  886. * The &regmap_irq_chip_data will be automatically released when the device is
  887. * unbound.
  888. */
  889. int devm_regmap_add_irq_chip_fwnode(struct device *dev,
  890. struct fwnode_handle *fwnode,
  891. struct regmap *map, int irq,
  892. int irq_flags, int irq_base,
  893. const struct regmap_irq_chip *chip,
  894. struct regmap_irq_chip_data **data)
  895. {
  896. struct regmap_irq_chip_data **ptr, *d;
  897. int ret;
  898. ptr = devres_alloc(devm_regmap_irq_chip_release, sizeof(*ptr),
  899. GFP_KERNEL);
  900. if (!ptr)
  901. return -ENOMEM;
  902. ret = regmap_add_irq_chip_fwnode(fwnode, map, irq, irq_flags, irq_base,
  903. chip, &d);
  904. if (ret < 0) {
  905. devres_free(ptr);
  906. return ret;
  907. }
  908. *ptr = d;
  909. devres_add(dev, ptr);
  910. *data = d;
  911. return 0;
  912. }
  913. EXPORT_SYMBOL_GPL(devm_regmap_add_irq_chip_fwnode);
  914. /**
  915. * devm_regmap_add_irq_chip() - Resource managed regmap_add_irq_chip()
  916. *
  917. * @dev: The device pointer on which irq_chip belongs to.
  918. * @map: The regmap for the device.
  919. * @irq: The IRQ the device uses to signal interrupts
  920. * @irq_flags: The IRQF_ flags to use for the primary interrupt.
  921. * @irq_base: Allocate at specific IRQ number if irq_base > 0.
  922. * @chip: Configuration for the interrupt controller.
  923. * @data: Runtime data structure for the controller, allocated on success
  924. *
  925. * Returns 0 on success or an errno on failure.
  926. *
  927. * The &regmap_irq_chip_data will be automatically released when the device is
  928. * unbound.
  929. */
  930. int devm_regmap_add_irq_chip(struct device *dev, struct regmap *map, int irq,
  931. int irq_flags, int irq_base,
  932. const struct regmap_irq_chip *chip,
  933. struct regmap_irq_chip_data **data)
  934. {
  935. return devm_regmap_add_irq_chip_fwnode(dev, dev_fwnode(map->dev), map,
  936. irq, irq_flags, irq_base, chip,
  937. data);
  938. }
  939. EXPORT_SYMBOL_GPL(devm_regmap_add_irq_chip);
  940. /**
  941. * devm_regmap_del_irq_chip() - Resource managed regmap_del_irq_chip()
  942. *
  943. * @dev: Device for which the resource was allocated.
  944. * @irq: Primary IRQ for the device.
  945. * @data: &regmap_irq_chip_data allocated by regmap_add_irq_chip().
  946. *
  947. * A resource managed version of regmap_del_irq_chip().
  948. */
  949. void devm_regmap_del_irq_chip(struct device *dev, int irq,
  950. struct regmap_irq_chip_data *data)
  951. {
  952. int rc;
  953. WARN_ON(irq != data->irq);
  954. rc = devres_release(dev, devm_regmap_irq_chip_release,
  955. devm_regmap_irq_chip_match, data);
  956. if (rc != 0)
  957. WARN_ON(rc);
  958. }
  959. EXPORT_SYMBOL_GPL(devm_regmap_del_irq_chip);
  960. /**
  961. * regmap_irq_chip_get_base() - Retrieve interrupt base for a regmap IRQ chip
  962. *
  963. * @data: regmap irq controller to operate on.
  964. *
  965. * Useful for drivers to request their own IRQs.
  966. */
  967. int regmap_irq_chip_get_base(struct regmap_irq_chip_data *data)
  968. {
  969. WARN_ON(!data->irq_base);
  970. return data->irq_base;
  971. }
  972. EXPORT_SYMBOL_GPL(regmap_irq_chip_get_base);
  973. /**
  974. * regmap_irq_get_virq() - Map an interrupt on a chip to a virtual IRQ
  975. *
  976. * @data: regmap irq controller to operate on.
  977. * @irq: index of the interrupt requested in the chip IRQs.
  978. *
  979. * Useful for drivers to request their own IRQs.
  980. */
  981. int regmap_irq_get_virq(struct regmap_irq_chip_data *data, int irq)
  982. {
  983. /* Handle holes in the IRQ list */
  984. if (!data->chip->irqs[irq].mask)
  985. return -EINVAL;
  986. return irq_create_mapping(data->domain, irq);
  987. }
  988. EXPORT_SYMBOL_GPL(regmap_irq_get_virq);
  989. /**
  990. * regmap_irq_get_domain() - Retrieve the irq_domain for the chip
  991. *
  992. * @data: regmap_irq controller to operate on.
  993. *
  994. * Useful for drivers to request their own IRQs and for integration
  995. * with subsystems. For ease of integration NULL is accepted as a
  996. * domain, allowing devices to just call this even if no domain is
  997. * allocated.
  998. */
  999. struct irq_domain *regmap_irq_get_domain(struct regmap_irq_chip_data *data)
  1000. {
  1001. if (data)
  1002. return data->domain;
  1003. else
  1004. return NULL;
  1005. }
  1006. EXPORT_SYMBOL_GPL(regmap_irq_get_domain);