timer-cadence-ttc.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * This file contains driver for the Cadence Triple Timer Counter Rev 06
  4. *
  5. * Copyright (C) 2011-2013 Xilinx
  6. *
  7. * based on arch/mips/kernel/time.c timer driver
  8. */
  9. #include <linux/clk.h>
  10. #include <linux/interrupt.h>
  11. #include <linux/clockchips.h>
  12. #include <linux/clocksource.h>
  13. #include <linux/of_address.h>
  14. #include <linux/of_irq.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/slab.h>
  17. #include <linux/sched_clock.h>
  18. #include <linux/module.h>
  19. #include <linux/of_platform.h>
  20. /*
  21. * This driver configures the 2 16/32-bit count-up timers as follows:
  22. *
  23. * T1: Timer 1, clocksource for generic timekeeping
  24. * T2: Timer 2, clockevent source for hrtimers
  25. * T3: Timer 3, <unused>
  26. *
  27. * The input frequency to the timer module for emulation is 2.5MHz which is
  28. * common to all the timer channels (T1, T2, and T3). With a pre-scaler of 32,
  29. * the timers are clocked at 78.125KHz (12.8 us resolution).
  30. * The input frequency to the timer module in silicon is configurable and
  31. * obtained from device tree. The pre-scaler of 32 is used.
  32. */
  33. /*
  34. * Timer Register Offset Definitions of Timer 1, Increment base address by 4
  35. * and use same offsets for Timer 2
  36. */
  37. #define TTC_CLK_CNTRL_OFFSET 0x00 /* Clock Control Reg, RW */
  38. #define TTC_CNT_CNTRL_OFFSET 0x0C /* Counter Control Reg, RW */
  39. #define TTC_COUNT_VAL_OFFSET 0x18 /* Counter Value Reg, RO */
  40. #define TTC_INTR_VAL_OFFSET 0x24 /* Interval Count Reg, RW */
  41. #define TTC_ISR_OFFSET 0x54 /* Interrupt Status Reg, RO */
  42. #define TTC_IER_OFFSET 0x60 /* Interrupt Enable Reg, RW */
  43. #define TTC_CNT_CNTRL_DISABLE_MASK 0x1
  44. #define TTC_CLK_CNTRL_CSRC_MASK (1 << 5) /* clock source */
  45. #define TTC_CLK_CNTRL_PSV_MASK 0x1e
  46. #define TTC_CLK_CNTRL_PSV_SHIFT 1
  47. /*
  48. * Setup the timers to use pre-scaling, using a fixed value for now that will
  49. * work across most input frequency, but it may need to be more dynamic
  50. */
  51. #define PRESCALE_EXPONENT 11 /* 2 ^ PRESCALE_EXPONENT = PRESCALE */
  52. #define PRESCALE 2048 /* The exponent must match this */
  53. #define CLK_CNTRL_PRESCALE ((PRESCALE_EXPONENT - 1) << 1)
  54. #define CLK_CNTRL_PRESCALE_EN 1
  55. #define CNT_CNTRL_RESET (1 << 4)
  56. #define MAX_F_ERR 50
  57. /**
  58. * struct ttc_timer - This definition defines local timer structure
  59. *
  60. * @base_addr: Base address of timer
  61. * @freq: Timer input clock frequency
  62. * @clk: Associated clock source
  63. * @clk_rate_change_nb: Notifier block for clock rate changes
  64. */
  65. struct ttc_timer {
  66. void __iomem *base_addr;
  67. unsigned long freq;
  68. struct clk *clk;
  69. struct notifier_block clk_rate_change_nb;
  70. };
  71. #define to_ttc_timer(x) \
  72. container_of(x, struct ttc_timer, clk_rate_change_nb)
  73. struct ttc_timer_clocksource {
  74. u32 scale_clk_ctrl_reg_old;
  75. u32 scale_clk_ctrl_reg_new;
  76. struct ttc_timer ttc;
  77. struct clocksource cs;
  78. };
  79. #define to_ttc_timer_clksrc(x) \
  80. container_of(x, struct ttc_timer_clocksource, cs)
  81. struct ttc_timer_clockevent {
  82. struct ttc_timer ttc;
  83. struct clock_event_device ce;
  84. };
  85. #define to_ttc_timer_clkevent(x) \
  86. container_of(x, struct ttc_timer_clockevent, ce)
  87. static void __iomem *ttc_sched_clock_val_reg;
  88. /**
  89. * ttc_set_interval - Set the timer interval value
  90. *
  91. * @timer: Pointer to the timer instance
  92. * @cycles: Timer interval ticks
  93. **/
  94. static void ttc_set_interval(struct ttc_timer *timer,
  95. unsigned long cycles)
  96. {
  97. u32 ctrl_reg;
  98. /* Disable the counter, set the counter value and re-enable counter */
  99. ctrl_reg = readl_relaxed(timer->base_addr + TTC_CNT_CNTRL_OFFSET);
  100. ctrl_reg |= TTC_CNT_CNTRL_DISABLE_MASK;
  101. writel_relaxed(ctrl_reg, timer->base_addr + TTC_CNT_CNTRL_OFFSET);
  102. writel_relaxed(cycles, timer->base_addr + TTC_INTR_VAL_OFFSET);
  103. /*
  104. * Reset the counter (0x10) so that it starts from 0, one-shot
  105. * mode makes this needed for timing to be right.
  106. */
  107. ctrl_reg |= CNT_CNTRL_RESET;
  108. ctrl_reg &= ~TTC_CNT_CNTRL_DISABLE_MASK;
  109. writel_relaxed(ctrl_reg, timer->base_addr + TTC_CNT_CNTRL_OFFSET);
  110. }
  111. /**
  112. * ttc_clock_event_interrupt - Clock event timer interrupt handler
  113. *
  114. * @irq: IRQ number of the Timer
  115. * @dev_id: void pointer to the ttc_timer instance
  116. *
  117. * Returns: Always IRQ_HANDLED - success
  118. **/
  119. static irqreturn_t ttc_clock_event_interrupt(int irq, void *dev_id)
  120. {
  121. struct ttc_timer_clockevent *ttce = dev_id;
  122. struct ttc_timer *timer = &ttce->ttc;
  123. /* Acknowledge the interrupt and call event handler */
  124. readl_relaxed(timer->base_addr + TTC_ISR_OFFSET);
  125. ttce->ce.event_handler(&ttce->ce);
  126. return IRQ_HANDLED;
  127. }
  128. /**
  129. * __ttc_clocksource_read - Reads the timer counter register
  130. * @cs: &clocksource to read from
  131. *
  132. * Returns: Current timer counter register value
  133. **/
  134. static u64 __ttc_clocksource_read(struct clocksource *cs)
  135. {
  136. struct ttc_timer *timer = &to_ttc_timer_clksrc(cs)->ttc;
  137. return (u64)readl_relaxed(timer->base_addr +
  138. TTC_COUNT_VAL_OFFSET);
  139. }
  140. static u64 notrace ttc_sched_clock_read(void)
  141. {
  142. return readl_relaxed(ttc_sched_clock_val_reg);
  143. }
  144. /**
  145. * ttc_set_next_event - Sets the time interval for next event
  146. *
  147. * @cycles: Timer interval ticks
  148. * @evt: Address of clock event instance
  149. *
  150. * Returns: Always %0 - success
  151. **/
  152. static int ttc_set_next_event(unsigned long cycles,
  153. struct clock_event_device *evt)
  154. {
  155. struct ttc_timer_clockevent *ttce = to_ttc_timer_clkevent(evt);
  156. struct ttc_timer *timer = &ttce->ttc;
  157. ttc_set_interval(timer, cycles);
  158. return 0;
  159. }
  160. /**
  161. * ttc_shutdown - Sets the state of timer
  162. * @evt: Address of clock event instance
  163. *
  164. * Used for shutdown or oneshot.
  165. *
  166. * Returns: Always %0 - success
  167. **/
  168. static int ttc_shutdown(struct clock_event_device *evt)
  169. {
  170. struct ttc_timer_clockevent *ttce = to_ttc_timer_clkevent(evt);
  171. struct ttc_timer *timer = &ttce->ttc;
  172. u32 ctrl_reg;
  173. ctrl_reg = readl_relaxed(timer->base_addr + TTC_CNT_CNTRL_OFFSET);
  174. ctrl_reg |= TTC_CNT_CNTRL_DISABLE_MASK;
  175. writel_relaxed(ctrl_reg, timer->base_addr + TTC_CNT_CNTRL_OFFSET);
  176. return 0;
  177. }
  178. /**
  179. * ttc_set_periodic - Sets the state of timer
  180. * @evt: Address of clock event instance
  181. *
  182. * Returns: Always %0 - success
  183. */
  184. static int ttc_set_periodic(struct clock_event_device *evt)
  185. {
  186. struct ttc_timer_clockevent *ttce = to_ttc_timer_clkevent(evt);
  187. struct ttc_timer *timer = &ttce->ttc;
  188. ttc_set_interval(timer,
  189. DIV_ROUND_CLOSEST(ttce->ttc.freq, PRESCALE * HZ));
  190. return 0;
  191. }
  192. static int ttc_resume(struct clock_event_device *evt)
  193. {
  194. struct ttc_timer_clockevent *ttce = to_ttc_timer_clkevent(evt);
  195. struct ttc_timer *timer = &ttce->ttc;
  196. u32 ctrl_reg;
  197. ctrl_reg = readl_relaxed(timer->base_addr + TTC_CNT_CNTRL_OFFSET);
  198. ctrl_reg &= ~TTC_CNT_CNTRL_DISABLE_MASK;
  199. writel_relaxed(ctrl_reg, timer->base_addr + TTC_CNT_CNTRL_OFFSET);
  200. return 0;
  201. }
  202. static int ttc_rate_change_clocksource_cb(struct notifier_block *nb,
  203. unsigned long event, void *data)
  204. {
  205. struct clk_notifier_data *ndata = data;
  206. struct ttc_timer *ttc = to_ttc_timer(nb);
  207. struct ttc_timer_clocksource *ttccs = container_of(ttc,
  208. struct ttc_timer_clocksource, ttc);
  209. switch (event) {
  210. case PRE_RATE_CHANGE:
  211. {
  212. u32 psv;
  213. unsigned long factor, rate_low, rate_high;
  214. if (ndata->new_rate > ndata->old_rate) {
  215. factor = DIV_ROUND_CLOSEST(ndata->new_rate,
  216. ndata->old_rate);
  217. rate_low = ndata->old_rate;
  218. rate_high = ndata->new_rate;
  219. } else {
  220. factor = DIV_ROUND_CLOSEST(ndata->old_rate,
  221. ndata->new_rate);
  222. rate_low = ndata->new_rate;
  223. rate_high = ndata->old_rate;
  224. }
  225. if (!is_power_of_2(factor))
  226. return NOTIFY_BAD;
  227. if (abs(rate_high - (factor * rate_low)) > MAX_F_ERR)
  228. return NOTIFY_BAD;
  229. factor = __ilog2_u32(factor);
  230. /*
  231. * store timer clock ctrl register so we can restore it in case
  232. * of an abort.
  233. */
  234. ttccs->scale_clk_ctrl_reg_old =
  235. readl_relaxed(ttccs->ttc.base_addr +
  236. TTC_CLK_CNTRL_OFFSET);
  237. psv = (ttccs->scale_clk_ctrl_reg_old &
  238. TTC_CLK_CNTRL_PSV_MASK) >>
  239. TTC_CLK_CNTRL_PSV_SHIFT;
  240. if (ndata->new_rate < ndata->old_rate)
  241. psv -= factor;
  242. else
  243. psv += factor;
  244. /* prescaler within legal range? */
  245. if (psv & ~(TTC_CLK_CNTRL_PSV_MASK >> TTC_CLK_CNTRL_PSV_SHIFT))
  246. return NOTIFY_BAD;
  247. ttccs->scale_clk_ctrl_reg_new = ttccs->scale_clk_ctrl_reg_old &
  248. ~TTC_CLK_CNTRL_PSV_MASK;
  249. ttccs->scale_clk_ctrl_reg_new |= psv << TTC_CLK_CNTRL_PSV_SHIFT;
  250. /* scale down: adjust divider in post-change notification */
  251. if (ndata->new_rate < ndata->old_rate)
  252. return NOTIFY_DONE;
  253. /* scale up: adjust divider now - before frequency change */
  254. writel_relaxed(ttccs->scale_clk_ctrl_reg_new,
  255. ttccs->ttc.base_addr + TTC_CLK_CNTRL_OFFSET);
  256. break;
  257. }
  258. case POST_RATE_CHANGE:
  259. /* scale up: pre-change notification did the adjustment */
  260. if (ndata->new_rate > ndata->old_rate)
  261. return NOTIFY_OK;
  262. /* scale down: adjust divider now - after frequency change */
  263. writel_relaxed(ttccs->scale_clk_ctrl_reg_new,
  264. ttccs->ttc.base_addr + TTC_CLK_CNTRL_OFFSET);
  265. break;
  266. case ABORT_RATE_CHANGE:
  267. /* we have to undo the adjustment in case we scale up */
  268. if (ndata->new_rate < ndata->old_rate)
  269. return NOTIFY_OK;
  270. /* restore original register value */
  271. writel_relaxed(ttccs->scale_clk_ctrl_reg_old,
  272. ttccs->ttc.base_addr + TTC_CLK_CNTRL_OFFSET);
  273. fallthrough;
  274. default:
  275. return NOTIFY_DONE;
  276. }
  277. return NOTIFY_DONE;
  278. }
  279. static int __init ttc_setup_clocksource(struct clk *clk, void __iomem *base,
  280. u32 timer_width)
  281. {
  282. struct ttc_timer_clocksource *ttccs;
  283. int err;
  284. ttccs = kzalloc(sizeof(*ttccs), GFP_KERNEL);
  285. if (!ttccs)
  286. return -ENOMEM;
  287. ttccs->ttc.clk = clk;
  288. err = clk_prepare_enable(ttccs->ttc.clk);
  289. if (err) {
  290. kfree(ttccs);
  291. return err;
  292. }
  293. ttccs->ttc.freq = clk_get_rate(ttccs->ttc.clk);
  294. ttccs->ttc.clk_rate_change_nb.notifier_call =
  295. ttc_rate_change_clocksource_cb;
  296. ttccs->ttc.clk_rate_change_nb.next = NULL;
  297. err = clk_notifier_register(ttccs->ttc.clk,
  298. &ttccs->ttc.clk_rate_change_nb);
  299. if (err)
  300. pr_warn("Unable to register clock notifier.\n");
  301. ttccs->ttc.base_addr = base;
  302. ttccs->cs.name = "ttc_clocksource";
  303. ttccs->cs.rating = 200;
  304. ttccs->cs.read = __ttc_clocksource_read;
  305. ttccs->cs.mask = CLOCKSOURCE_MASK(timer_width);
  306. ttccs->cs.flags = CLOCK_SOURCE_IS_CONTINUOUS;
  307. /*
  308. * Setup the clock source counter to be an incrementing counter
  309. * with no interrupt and it rolls over at 0xFFFF. Pre-scale
  310. * it by 32 also. Let it start running now.
  311. */
  312. writel_relaxed(0x0, ttccs->ttc.base_addr + TTC_IER_OFFSET);
  313. writel_relaxed(CLK_CNTRL_PRESCALE | CLK_CNTRL_PRESCALE_EN,
  314. ttccs->ttc.base_addr + TTC_CLK_CNTRL_OFFSET);
  315. writel_relaxed(CNT_CNTRL_RESET,
  316. ttccs->ttc.base_addr + TTC_CNT_CNTRL_OFFSET);
  317. err = clocksource_register_hz(&ttccs->cs, ttccs->ttc.freq / PRESCALE);
  318. if (err) {
  319. kfree(ttccs);
  320. return err;
  321. }
  322. ttc_sched_clock_val_reg = base + TTC_COUNT_VAL_OFFSET;
  323. sched_clock_register(ttc_sched_clock_read, timer_width,
  324. ttccs->ttc.freq / PRESCALE);
  325. return 0;
  326. }
  327. static int ttc_rate_change_clockevent_cb(struct notifier_block *nb,
  328. unsigned long event, void *data)
  329. {
  330. struct clk_notifier_data *ndata = data;
  331. struct ttc_timer *ttc = to_ttc_timer(nb);
  332. struct ttc_timer_clockevent *ttcce = container_of(ttc,
  333. struct ttc_timer_clockevent, ttc);
  334. switch (event) {
  335. case POST_RATE_CHANGE:
  336. /* update cached frequency */
  337. ttc->freq = ndata->new_rate;
  338. clockevents_update_freq(&ttcce->ce, ndata->new_rate / PRESCALE);
  339. fallthrough;
  340. case PRE_RATE_CHANGE:
  341. case ABORT_RATE_CHANGE:
  342. default:
  343. return NOTIFY_DONE;
  344. }
  345. }
  346. static int __init ttc_setup_clockevent(struct clk *clk,
  347. void __iomem *base, u32 irq)
  348. {
  349. struct ttc_timer_clockevent *ttcce;
  350. int err;
  351. ttcce = kzalloc(sizeof(*ttcce), GFP_KERNEL);
  352. if (!ttcce)
  353. return -ENOMEM;
  354. ttcce->ttc.clk = clk;
  355. err = clk_prepare_enable(ttcce->ttc.clk);
  356. if (err)
  357. goto out_kfree;
  358. ttcce->ttc.clk_rate_change_nb.notifier_call =
  359. ttc_rate_change_clockevent_cb;
  360. ttcce->ttc.clk_rate_change_nb.next = NULL;
  361. err = clk_notifier_register(ttcce->ttc.clk,
  362. &ttcce->ttc.clk_rate_change_nb);
  363. if (err) {
  364. pr_warn("Unable to register clock notifier.\n");
  365. goto out_clk_unprepare;
  366. }
  367. ttcce->ttc.freq = clk_get_rate(ttcce->ttc.clk);
  368. ttcce->ttc.base_addr = base;
  369. ttcce->ce.name = "ttc_clockevent";
  370. ttcce->ce.features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT;
  371. ttcce->ce.set_next_event = ttc_set_next_event;
  372. ttcce->ce.set_state_shutdown = ttc_shutdown;
  373. ttcce->ce.set_state_periodic = ttc_set_periodic;
  374. ttcce->ce.set_state_oneshot = ttc_shutdown;
  375. ttcce->ce.tick_resume = ttc_resume;
  376. ttcce->ce.rating = 200;
  377. ttcce->ce.irq = irq;
  378. ttcce->ce.cpumask = cpu_possible_mask;
  379. /*
  380. * Setup the clock event timer to be an interval timer which
  381. * is prescaled by 32 using the interval interrupt. Leave it
  382. * disabled for now.
  383. */
  384. writel_relaxed(0x23, ttcce->ttc.base_addr + TTC_CNT_CNTRL_OFFSET);
  385. writel_relaxed(CLK_CNTRL_PRESCALE | CLK_CNTRL_PRESCALE_EN,
  386. ttcce->ttc.base_addr + TTC_CLK_CNTRL_OFFSET);
  387. writel_relaxed(0x1, ttcce->ttc.base_addr + TTC_IER_OFFSET);
  388. err = request_irq(irq, ttc_clock_event_interrupt,
  389. IRQF_TIMER, ttcce->ce.name, ttcce);
  390. if (err)
  391. goto out_clk_unprepare;
  392. clockevents_config_and_register(&ttcce->ce,
  393. ttcce->ttc.freq / PRESCALE, 1, 0xfffe);
  394. return 0;
  395. out_clk_unprepare:
  396. clk_disable_unprepare(ttcce->ttc.clk);
  397. out_kfree:
  398. kfree(ttcce);
  399. return err;
  400. }
  401. static int __init ttc_timer_probe(struct platform_device *pdev)
  402. {
  403. unsigned int irq;
  404. void __iomem *timer_baseaddr;
  405. struct clk *clk_cs, *clk_ce;
  406. static int initialized;
  407. int clksel, ret;
  408. u32 timer_width = 16;
  409. struct device_node *timer = pdev->dev.of_node;
  410. if (initialized)
  411. return 0;
  412. initialized = 1;
  413. /*
  414. * Get the 1st Triple Timer Counter (TTC) block from the device tree
  415. * and use it. Note that the event timer uses the interrupt and it's the
  416. * 2nd TTC hence the irq_of_parse_and_map(,1)
  417. */
  418. timer_baseaddr = devm_of_iomap(&pdev->dev, timer, 0, NULL);
  419. if (IS_ERR(timer_baseaddr)) {
  420. pr_err("ERROR: invalid timer base address\n");
  421. return PTR_ERR(timer_baseaddr);
  422. }
  423. irq = irq_of_parse_and_map(timer, 1);
  424. if (irq <= 0) {
  425. pr_err("ERROR: invalid interrupt number\n");
  426. return -EINVAL;
  427. }
  428. of_property_read_u32(timer, "timer-width", &timer_width);
  429. clksel = readl_relaxed(timer_baseaddr + TTC_CLK_CNTRL_OFFSET);
  430. clksel = !!(clksel & TTC_CLK_CNTRL_CSRC_MASK);
  431. clk_cs = of_clk_get(timer, clksel);
  432. if (IS_ERR(clk_cs)) {
  433. pr_err("ERROR: timer input clock not found\n");
  434. return PTR_ERR(clk_cs);
  435. }
  436. clksel = readl_relaxed(timer_baseaddr + 4 + TTC_CLK_CNTRL_OFFSET);
  437. clksel = !!(clksel & TTC_CLK_CNTRL_CSRC_MASK);
  438. clk_ce = of_clk_get(timer, clksel);
  439. if (IS_ERR(clk_ce)) {
  440. pr_err("ERROR: timer input clock not found\n");
  441. ret = PTR_ERR(clk_ce);
  442. goto put_clk_cs;
  443. }
  444. ret = ttc_setup_clocksource(clk_cs, timer_baseaddr, timer_width);
  445. if (ret)
  446. goto put_clk_ce;
  447. ret = ttc_setup_clockevent(clk_ce, timer_baseaddr + 4, irq);
  448. if (ret)
  449. goto put_clk_ce;
  450. pr_info("%pOFn #0 at %p, irq=%d\n", timer, timer_baseaddr, irq);
  451. return 0;
  452. put_clk_ce:
  453. clk_put(clk_ce);
  454. put_clk_cs:
  455. clk_put(clk_cs);
  456. return ret;
  457. }
  458. static const struct of_device_id ttc_timer_of_match[] = {
  459. {.compatible = "cdns,ttc"},
  460. {},
  461. };
  462. MODULE_DEVICE_TABLE(of, ttc_timer_of_match);
  463. static struct platform_driver ttc_timer_driver = {
  464. .driver = {
  465. .name = "cdns_ttc_timer",
  466. .of_match_table = ttc_timer_of_match,
  467. },
  468. };
  469. builtin_platform_driver_probe(ttc_timer_driver, ttc_timer_probe);