timer-digicolor.c 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Conexant Digicolor timer driver
  4. *
  5. * Author: Baruch Siach <baruch@tkos.co.il>
  6. *
  7. * Copyright (C) 2014 Paradox Innovation Ltd.
  8. *
  9. * Based on:
  10. * Allwinner SoCs hstimer driver
  11. *
  12. * Copyright (C) 2013 Maxime Ripard
  13. *
  14. * Maxime Ripard <maxime.ripard@free-electrons.com>
  15. */
  16. /*
  17. * Conexant Digicolor SoCs have 8 configurable timers, named from "Timer A" to
  18. * "Timer H". Timer A is the only one with watchdog support, so it is dedicated
  19. * to the watchdog driver. This driver uses Timer B for sched_clock(), and
  20. * Timer C for clockevents.
  21. */
  22. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  23. #include <linux/clk.h>
  24. #include <linux/clockchips.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/irq.h>
  27. #include <linux/irqreturn.h>
  28. #include <linux/sched/clock.h>
  29. #include <linux/sched_clock.h>
  30. #include <linux/of.h>
  31. #include <linux/of_address.h>
  32. #include <linux/of_irq.h>
  33. enum {
  34. TIMER_A,
  35. TIMER_B,
  36. TIMER_C,
  37. TIMER_D,
  38. TIMER_E,
  39. TIMER_F,
  40. TIMER_G,
  41. TIMER_H,
  42. };
  43. #define CONTROL(t) ((t)*8)
  44. #define COUNT(t) ((t)*8 + 4)
  45. #define CONTROL_DISABLE 0
  46. #define CONTROL_ENABLE BIT(0)
  47. #define CONTROL_MODE(m) ((m) << 4)
  48. #define CONTROL_MODE_ONESHOT CONTROL_MODE(1)
  49. #define CONTROL_MODE_PERIODIC CONTROL_MODE(2)
  50. struct digicolor_timer {
  51. struct clock_event_device ce;
  52. void __iomem *base;
  53. u32 ticks_per_jiffy;
  54. int timer_id; /* one of TIMER_* */
  55. };
  56. static struct digicolor_timer *dc_timer(struct clock_event_device *ce)
  57. {
  58. return container_of(ce, struct digicolor_timer, ce);
  59. }
  60. static inline void dc_timer_disable(struct clock_event_device *ce)
  61. {
  62. struct digicolor_timer *dt = dc_timer(ce);
  63. writeb(CONTROL_DISABLE, dt->base + CONTROL(dt->timer_id));
  64. }
  65. static inline void dc_timer_enable(struct clock_event_device *ce, u32 mode)
  66. {
  67. struct digicolor_timer *dt = dc_timer(ce);
  68. writeb(CONTROL_ENABLE | mode, dt->base + CONTROL(dt->timer_id));
  69. }
  70. static inline void dc_timer_set_count(struct clock_event_device *ce,
  71. unsigned long count)
  72. {
  73. struct digicolor_timer *dt = dc_timer(ce);
  74. writel(count, dt->base + COUNT(dt->timer_id));
  75. }
  76. static int digicolor_clkevt_shutdown(struct clock_event_device *ce)
  77. {
  78. dc_timer_disable(ce);
  79. return 0;
  80. }
  81. static int digicolor_clkevt_set_oneshot(struct clock_event_device *ce)
  82. {
  83. dc_timer_disable(ce);
  84. dc_timer_enable(ce, CONTROL_MODE_ONESHOT);
  85. return 0;
  86. }
  87. static int digicolor_clkevt_set_periodic(struct clock_event_device *ce)
  88. {
  89. struct digicolor_timer *dt = dc_timer(ce);
  90. dc_timer_disable(ce);
  91. dc_timer_set_count(ce, dt->ticks_per_jiffy);
  92. dc_timer_enable(ce, CONTROL_MODE_PERIODIC);
  93. return 0;
  94. }
  95. static int digicolor_clkevt_next_event(unsigned long evt,
  96. struct clock_event_device *ce)
  97. {
  98. dc_timer_disable(ce);
  99. dc_timer_set_count(ce, evt);
  100. dc_timer_enable(ce, CONTROL_MODE_ONESHOT);
  101. return 0;
  102. }
  103. static struct digicolor_timer dc_timer_dev = {
  104. .ce = {
  105. .name = "digicolor_tick",
  106. .rating = 340,
  107. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
  108. .set_state_shutdown = digicolor_clkevt_shutdown,
  109. .set_state_periodic = digicolor_clkevt_set_periodic,
  110. .set_state_oneshot = digicolor_clkevt_set_oneshot,
  111. .tick_resume = digicolor_clkevt_shutdown,
  112. .set_next_event = digicolor_clkevt_next_event,
  113. },
  114. .timer_id = TIMER_C,
  115. };
  116. static irqreturn_t digicolor_timer_interrupt(int irq, void *dev_id)
  117. {
  118. struct clock_event_device *evt = dev_id;
  119. evt->event_handler(evt);
  120. return IRQ_HANDLED;
  121. }
  122. static u64 notrace digicolor_timer_sched_read(void)
  123. {
  124. return ~readl(dc_timer_dev.base + COUNT(TIMER_B));
  125. }
  126. static int __init digicolor_timer_init(struct device_node *node)
  127. {
  128. unsigned long rate;
  129. struct clk *clk;
  130. int ret, irq;
  131. /*
  132. * timer registers are shared with the watchdog timer;
  133. * don't map exclusively
  134. */
  135. dc_timer_dev.base = of_iomap(node, 0);
  136. if (!dc_timer_dev.base) {
  137. pr_err("Can't map registers\n");
  138. return -ENXIO;
  139. }
  140. irq = irq_of_parse_and_map(node, dc_timer_dev.timer_id);
  141. if (irq <= 0) {
  142. pr_err("Can't parse IRQ\n");
  143. return -EINVAL;
  144. }
  145. clk = of_clk_get(node, 0);
  146. if (IS_ERR(clk)) {
  147. pr_err("Can't get timer clock\n");
  148. return PTR_ERR(clk);
  149. }
  150. clk_prepare_enable(clk);
  151. rate = clk_get_rate(clk);
  152. dc_timer_dev.ticks_per_jiffy = DIV_ROUND_UP(rate, HZ);
  153. writeb(CONTROL_DISABLE, dc_timer_dev.base + CONTROL(TIMER_B));
  154. writel(UINT_MAX, dc_timer_dev.base + COUNT(TIMER_B));
  155. writeb(CONTROL_ENABLE, dc_timer_dev.base + CONTROL(TIMER_B));
  156. sched_clock_register(digicolor_timer_sched_read, 32, rate);
  157. clocksource_mmio_init(dc_timer_dev.base + COUNT(TIMER_B), node->name,
  158. rate, 340, 32, clocksource_mmio_readl_down);
  159. ret = request_irq(irq, digicolor_timer_interrupt,
  160. IRQF_TIMER | IRQF_IRQPOLL, "digicolor_timerC",
  161. &dc_timer_dev.ce);
  162. if (ret) {
  163. pr_warn("request of timer irq %d failed (%d)\n", irq, ret);
  164. return ret;
  165. }
  166. dc_timer_dev.ce.cpumask = cpu_possible_mask;
  167. dc_timer_dev.ce.irq = irq;
  168. clockevents_config_and_register(&dc_timer_dev.ce, rate, 0, 0xffffffff);
  169. return 0;
  170. }
  171. TIMER_OF_DECLARE(conexant_digicolor, "cnxt,cx92755-timer",
  172. digicolor_timer_init);