timer-gxp.c 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215
  1. // SPDX-License-Identifier: GPL-2.0
  2. /* Copyright (C) 2022 Hewlett-Packard Enterprise Development Company, L.P. */
  3. #include <linux/clk.h>
  4. #include <linux/clockchips.h>
  5. #include <linux/clocksource.h>
  6. #include <linux/interrupt.h>
  7. #include <linux/of_address.h>
  8. #include <linux/of_irq.h>
  9. #include <linux/of_platform.h>
  10. #include <linux/platform_device.h>
  11. #include <linux/sched_clock.h>
  12. #define TIMER0_FREQ 1000000
  13. #define GXP_TIMER_CNT_OFS 0x00
  14. #define GXP_TIMESTAMP_OFS 0x08
  15. #define GXP_TIMER_CTRL_OFS 0x14
  16. /* TCS Stands for Timer Control/Status: these are masks to be used in */
  17. /* the Timer Count Registers */
  18. #define MASK_TCS_ENABLE 0x01
  19. #define MASK_TCS_PERIOD 0x02
  20. #define MASK_TCS_RELOAD 0x04
  21. #define MASK_TCS_TC 0x80
  22. struct gxp_timer {
  23. void __iomem *counter;
  24. void __iomem *control;
  25. struct clock_event_device evt;
  26. };
  27. static struct gxp_timer *gxp_timer;
  28. static void __iomem *system_clock __ro_after_init;
  29. static inline struct gxp_timer *to_gxp_timer(struct clock_event_device *evt_dev)
  30. {
  31. return container_of(evt_dev, struct gxp_timer, evt);
  32. }
  33. static u64 notrace gxp_sched_read(void)
  34. {
  35. return readl_relaxed(system_clock);
  36. }
  37. static int gxp_time_set_next_event(unsigned long event, struct clock_event_device *evt_dev)
  38. {
  39. struct gxp_timer *timer = to_gxp_timer(evt_dev);
  40. /* Stop counting and disable interrupt before updating */
  41. writeb_relaxed(MASK_TCS_TC, timer->control);
  42. writel_relaxed(event, timer->counter);
  43. writeb_relaxed(MASK_TCS_TC | MASK_TCS_ENABLE, timer->control);
  44. return 0;
  45. }
  46. static irqreturn_t gxp_timer_interrupt(int irq, void *dev_id)
  47. {
  48. struct gxp_timer *timer = (struct gxp_timer *)dev_id;
  49. if (!(readb_relaxed(timer->control) & MASK_TCS_TC))
  50. return IRQ_NONE;
  51. writeb_relaxed(MASK_TCS_TC, timer->control);
  52. timer->evt.event_handler(&timer->evt);
  53. return IRQ_HANDLED;
  54. }
  55. static int __init gxp_timer_init(struct device_node *node)
  56. {
  57. void __iomem *base;
  58. struct clk *clk;
  59. u32 freq;
  60. int ret, irq;
  61. gxp_timer = kzalloc(sizeof(*gxp_timer), GFP_KERNEL);
  62. if (!gxp_timer) {
  63. ret = -ENOMEM;
  64. pr_err("Can't allocate gxp_timer");
  65. return ret;
  66. }
  67. clk = of_clk_get(node, 0);
  68. if (IS_ERR(clk)) {
  69. ret = (int)PTR_ERR(clk);
  70. pr_err("%pOFn clock not found: %d\n", node, ret);
  71. goto err_free;
  72. }
  73. ret = clk_prepare_enable(clk);
  74. if (ret) {
  75. pr_err("%pOFn clock enable failed: %d\n", node, ret);
  76. goto err_clk_enable;
  77. }
  78. base = of_iomap(node, 0);
  79. if (!base) {
  80. ret = -ENXIO;
  81. pr_err("Can't map timer base registers");
  82. goto err_iomap;
  83. }
  84. /* Set the offsets to the clock register and timer registers */
  85. gxp_timer->counter = base + GXP_TIMER_CNT_OFS;
  86. gxp_timer->control = base + GXP_TIMER_CTRL_OFS;
  87. system_clock = base + GXP_TIMESTAMP_OFS;
  88. gxp_timer->evt.name = node->name;
  89. gxp_timer->evt.rating = 300;
  90. gxp_timer->evt.features = CLOCK_EVT_FEAT_ONESHOT;
  91. gxp_timer->evt.set_next_event = gxp_time_set_next_event;
  92. gxp_timer->evt.cpumask = cpumask_of(0);
  93. irq = irq_of_parse_and_map(node, 0);
  94. if (irq <= 0) {
  95. ret = -EINVAL;
  96. pr_err("GXP Timer Can't parse IRQ %d", irq);
  97. goto err_exit;
  98. }
  99. freq = clk_get_rate(clk);
  100. ret = clocksource_mmio_init(system_clock, node->name, freq,
  101. 300, 32, clocksource_mmio_readl_up);
  102. if (ret) {
  103. pr_err("%pOFn init clocksource failed: %d", node, ret);
  104. goto err_exit;
  105. }
  106. sched_clock_register(gxp_sched_read, 32, freq);
  107. irq = irq_of_parse_and_map(node, 0);
  108. if (irq <= 0) {
  109. ret = -EINVAL;
  110. pr_err("%pOFn Can't parse IRQ %d", node, irq);
  111. goto err_exit;
  112. }
  113. clockevents_config_and_register(&gxp_timer->evt, TIMER0_FREQ,
  114. 0xf, 0xffffffff);
  115. ret = request_irq(irq, gxp_timer_interrupt, IRQF_TIMER | IRQF_SHARED,
  116. node->name, gxp_timer);
  117. if (ret) {
  118. pr_err("%pOFn request_irq() failed: %d", node, ret);
  119. goto err_exit;
  120. }
  121. pr_debug("gxp: system timer (irq = %d)\n", irq);
  122. return 0;
  123. err_exit:
  124. iounmap(base);
  125. err_iomap:
  126. clk_disable_unprepare(clk);
  127. err_clk_enable:
  128. clk_put(clk);
  129. err_free:
  130. kfree(gxp_timer);
  131. return ret;
  132. }
  133. /*
  134. * This probe gets called after the timer is already up and running. This will create
  135. * the watchdog device as a child since the registers are shared.
  136. */
  137. static int gxp_timer_probe(struct platform_device *pdev)
  138. {
  139. struct platform_device *gxp_watchdog_device;
  140. struct device *dev = &pdev->dev;
  141. int ret;
  142. if (!gxp_timer) {
  143. pr_err("Gxp Timer not initialized, cannot create watchdog");
  144. return -ENOMEM;
  145. }
  146. gxp_watchdog_device = platform_device_alloc("gxp-wdt", -1);
  147. if (!gxp_watchdog_device) {
  148. pr_err("Timer failed to allocate gxp-wdt");
  149. return -ENOMEM;
  150. }
  151. /* Pass the base address (counter) as platform data and nothing else */
  152. gxp_watchdog_device->dev.platform_data = gxp_timer->counter;
  153. gxp_watchdog_device->dev.parent = dev;
  154. ret = platform_device_add(gxp_watchdog_device);
  155. if (ret)
  156. platform_device_put(gxp_watchdog_device);
  157. return ret;
  158. }
  159. static const struct of_device_id gxp_timer_of_match[] = {
  160. { .compatible = "hpe,gxp-timer", },
  161. {},
  162. };
  163. static struct platform_driver gxp_timer_driver = {
  164. .probe = gxp_timer_probe,
  165. .driver = {
  166. .name = "gxp-timer",
  167. .of_match_table = gxp_timer_of_match,
  168. .suppress_bind_attrs = true,
  169. },
  170. };
  171. builtin_platform_driver(gxp_timer_driver);
  172. TIMER_OF_DECLARE(gxp, "hpe,gxp-timer", gxp_timer_init);