rk3399_dmc.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016, Fuzhou Rockchip Electronics Co., Ltd.
  4. * Author: Lin Huang <hl@rock-chips.com>
  5. */
  6. #include <linux/arm-smccc.h>
  7. #include <linux/bitfield.h>
  8. #include <linux/clk.h>
  9. #include <linux/delay.h>
  10. #include <linux/devfreq.h>
  11. #include <linux/devfreq-event.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/mfd/syscon.h>
  14. #include <linux/module.h>
  15. #include <linux/of.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/pm_opp.h>
  18. #include <linux/regmap.h>
  19. #include <linux/regulator/consumer.h>
  20. #include <linux/rwsem.h>
  21. #include <linux/suspend.h>
  22. #include <soc/rockchip/pm_domains.h>
  23. #include <soc/rockchip/rockchip_grf.h>
  24. #include <soc/rockchip/rk3399_grf.h>
  25. #include <soc/rockchip/rockchip_sip.h>
  26. #define NS_TO_CYCLE(NS, MHz) (((NS) * (MHz)) / NSEC_PER_USEC)
  27. #define RK3399_SET_ODT_PD_0_SR_IDLE GENMASK(7, 0)
  28. #define RK3399_SET_ODT_PD_0_SR_MC_GATE_IDLE GENMASK(15, 8)
  29. #define RK3399_SET_ODT_PD_0_STANDBY_IDLE GENMASK(31, 16)
  30. #define RK3399_SET_ODT_PD_1_PD_IDLE GENMASK(11, 0)
  31. #define RK3399_SET_ODT_PD_1_SRPD_LITE_IDLE GENMASK(27, 16)
  32. #define RK3399_SET_ODT_PD_2_ODT_ENABLE BIT(0)
  33. struct rk3399_dmcfreq {
  34. struct device *dev;
  35. struct devfreq *devfreq;
  36. struct devfreq_dev_profile profile;
  37. struct devfreq_simple_ondemand_data ondemand_data;
  38. struct clk *dmc_clk;
  39. struct devfreq_event_dev *edev;
  40. struct mutex lock;
  41. struct regulator *vdd_center;
  42. struct regmap *regmap_pmu;
  43. unsigned long rate, target_rate;
  44. unsigned long volt, target_volt;
  45. unsigned int odt_dis_freq;
  46. unsigned int pd_idle_ns;
  47. unsigned int sr_idle_ns;
  48. unsigned int sr_mc_gate_idle_ns;
  49. unsigned int srpd_lite_idle_ns;
  50. unsigned int standby_idle_ns;
  51. unsigned int ddr3_odt_dis_freq;
  52. unsigned int lpddr3_odt_dis_freq;
  53. unsigned int lpddr4_odt_dis_freq;
  54. unsigned int pd_idle_dis_freq;
  55. unsigned int sr_idle_dis_freq;
  56. unsigned int sr_mc_gate_idle_dis_freq;
  57. unsigned int srpd_lite_idle_dis_freq;
  58. unsigned int standby_idle_dis_freq;
  59. };
  60. static int rk3399_dmcfreq_target(struct device *dev, unsigned long *freq,
  61. u32 flags)
  62. {
  63. struct rk3399_dmcfreq *dmcfreq = dev_get_drvdata(dev);
  64. struct dev_pm_opp *opp;
  65. unsigned long old_clk_rate = dmcfreq->rate;
  66. unsigned long target_volt, target_rate;
  67. unsigned int ddrcon_mhz;
  68. struct arm_smccc_res res;
  69. int err;
  70. u32 odt_pd_arg0 = 0;
  71. u32 odt_pd_arg1 = 0;
  72. u32 odt_pd_arg2 = 0;
  73. opp = devfreq_recommended_opp(dev, freq, flags);
  74. if (IS_ERR(opp))
  75. return PTR_ERR(opp);
  76. target_rate = dev_pm_opp_get_freq(opp);
  77. target_volt = dev_pm_opp_get_voltage(opp);
  78. dev_pm_opp_put(opp);
  79. if (dmcfreq->rate == target_rate)
  80. return 0;
  81. mutex_lock(&dmcfreq->lock);
  82. /*
  83. * Ensure power-domain transitions don't interfere with ARM Trusted
  84. * Firmware power-domain idling.
  85. */
  86. err = rockchip_pmu_block();
  87. if (err) {
  88. dev_err(dev, "Failed to block PMU: %d\n", err);
  89. goto out_unlock;
  90. }
  91. /*
  92. * Some idle parameters may be based on the DDR controller clock, which
  93. * is half of the DDR frequency.
  94. * pd_idle and standby_idle are based on the controller clock cycle.
  95. * sr_idle_cycle, sr_mc_gate_idle_cycle, and srpd_lite_idle_cycle
  96. * are based on the 1024 controller clock cycle
  97. */
  98. ddrcon_mhz = target_rate / USEC_PER_SEC / 2;
  99. u32p_replace_bits(&odt_pd_arg1,
  100. NS_TO_CYCLE(dmcfreq->pd_idle_ns, ddrcon_mhz),
  101. RK3399_SET_ODT_PD_1_PD_IDLE);
  102. u32p_replace_bits(&odt_pd_arg0,
  103. NS_TO_CYCLE(dmcfreq->standby_idle_ns, ddrcon_mhz),
  104. RK3399_SET_ODT_PD_0_STANDBY_IDLE);
  105. u32p_replace_bits(&odt_pd_arg0,
  106. DIV_ROUND_UP(NS_TO_CYCLE(dmcfreq->sr_idle_ns,
  107. ddrcon_mhz), 1024),
  108. RK3399_SET_ODT_PD_0_SR_IDLE);
  109. u32p_replace_bits(&odt_pd_arg0,
  110. DIV_ROUND_UP(NS_TO_CYCLE(dmcfreq->sr_mc_gate_idle_ns,
  111. ddrcon_mhz), 1024),
  112. RK3399_SET_ODT_PD_0_SR_MC_GATE_IDLE);
  113. u32p_replace_bits(&odt_pd_arg1,
  114. DIV_ROUND_UP(NS_TO_CYCLE(dmcfreq->srpd_lite_idle_ns,
  115. ddrcon_mhz), 1024),
  116. RK3399_SET_ODT_PD_1_SRPD_LITE_IDLE);
  117. if (dmcfreq->regmap_pmu) {
  118. if (target_rate >= dmcfreq->sr_idle_dis_freq)
  119. odt_pd_arg0 &= ~RK3399_SET_ODT_PD_0_SR_IDLE;
  120. if (target_rate >= dmcfreq->sr_mc_gate_idle_dis_freq)
  121. odt_pd_arg0 &= ~RK3399_SET_ODT_PD_0_SR_MC_GATE_IDLE;
  122. if (target_rate >= dmcfreq->standby_idle_dis_freq)
  123. odt_pd_arg0 &= ~RK3399_SET_ODT_PD_0_STANDBY_IDLE;
  124. if (target_rate >= dmcfreq->pd_idle_dis_freq)
  125. odt_pd_arg1 &= ~RK3399_SET_ODT_PD_1_PD_IDLE;
  126. if (target_rate >= dmcfreq->srpd_lite_idle_dis_freq)
  127. odt_pd_arg1 &= ~RK3399_SET_ODT_PD_1_SRPD_LITE_IDLE;
  128. if (target_rate >= dmcfreq->odt_dis_freq)
  129. odt_pd_arg2 |= RK3399_SET_ODT_PD_2_ODT_ENABLE;
  130. /*
  131. * This makes a SMC call to the TF-A to set the DDR PD
  132. * (power-down) timings and to enable or disable the
  133. * ODT (on-die termination) resistors.
  134. */
  135. arm_smccc_smc(ROCKCHIP_SIP_DRAM_FREQ, odt_pd_arg0, odt_pd_arg1,
  136. ROCKCHIP_SIP_CONFIG_DRAM_SET_ODT_PD, odt_pd_arg2,
  137. 0, 0, 0, &res);
  138. }
  139. /*
  140. * If frequency scaling from low to high, adjust voltage first.
  141. * If frequency scaling from high to low, adjust frequency first.
  142. */
  143. if (old_clk_rate < target_rate) {
  144. err = regulator_set_voltage(dmcfreq->vdd_center, target_volt,
  145. target_volt);
  146. if (err) {
  147. dev_err(dev, "Cannot set voltage %lu uV\n",
  148. target_volt);
  149. goto out;
  150. }
  151. }
  152. err = clk_set_rate(dmcfreq->dmc_clk, target_rate);
  153. if (err) {
  154. dev_err(dev, "Cannot set frequency %lu (%d)\n", target_rate,
  155. err);
  156. regulator_set_voltage(dmcfreq->vdd_center, dmcfreq->volt,
  157. dmcfreq->volt);
  158. goto out;
  159. }
  160. /*
  161. * Check the dpll rate,
  162. * There only two result we will get,
  163. * 1. Ddr frequency scaling fail, we still get the old rate.
  164. * 2. Ddr frequency scaling sucessful, we get the rate we set.
  165. */
  166. dmcfreq->rate = clk_get_rate(dmcfreq->dmc_clk);
  167. /* If get the incorrect rate, set voltage to old value. */
  168. if (dmcfreq->rate != target_rate) {
  169. dev_err(dev, "Got wrong frequency, Request %lu, Current %lu\n",
  170. target_rate, dmcfreq->rate);
  171. regulator_set_voltage(dmcfreq->vdd_center, dmcfreq->volt,
  172. dmcfreq->volt);
  173. goto out;
  174. } else if (old_clk_rate > target_rate)
  175. err = regulator_set_voltage(dmcfreq->vdd_center, target_volt,
  176. target_volt);
  177. if (err)
  178. dev_err(dev, "Cannot set voltage %lu uV\n", target_volt);
  179. dmcfreq->rate = target_rate;
  180. dmcfreq->volt = target_volt;
  181. out:
  182. rockchip_pmu_unblock();
  183. out_unlock:
  184. mutex_unlock(&dmcfreq->lock);
  185. return err;
  186. }
  187. static int rk3399_dmcfreq_get_dev_status(struct device *dev,
  188. struct devfreq_dev_status *stat)
  189. {
  190. struct rk3399_dmcfreq *dmcfreq = dev_get_drvdata(dev);
  191. struct devfreq_event_data edata;
  192. int ret = 0;
  193. ret = devfreq_event_get_event(dmcfreq->edev, &edata);
  194. if (ret < 0)
  195. return ret;
  196. stat->current_frequency = dmcfreq->rate;
  197. stat->busy_time = edata.load_count;
  198. stat->total_time = edata.total_count;
  199. return ret;
  200. }
  201. static int rk3399_dmcfreq_get_cur_freq(struct device *dev, unsigned long *freq)
  202. {
  203. struct rk3399_dmcfreq *dmcfreq = dev_get_drvdata(dev);
  204. *freq = dmcfreq->rate;
  205. return 0;
  206. }
  207. static __maybe_unused int rk3399_dmcfreq_suspend(struct device *dev)
  208. {
  209. struct rk3399_dmcfreq *dmcfreq = dev_get_drvdata(dev);
  210. int ret = 0;
  211. ret = devfreq_event_disable_edev(dmcfreq->edev);
  212. if (ret < 0) {
  213. dev_err(dev, "failed to disable the devfreq-event devices\n");
  214. return ret;
  215. }
  216. ret = devfreq_suspend_device(dmcfreq->devfreq);
  217. if (ret < 0) {
  218. dev_err(dev, "failed to suspend the devfreq devices\n");
  219. return ret;
  220. }
  221. return 0;
  222. }
  223. static __maybe_unused int rk3399_dmcfreq_resume(struct device *dev)
  224. {
  225. struct rk3399_dmcfreq *dmcfreq = dev_get_drvdata(dev);
  226. int ret = 0;
  227. ret = devfreq_event_enable_edev(dmcfreq->edev);
  228. if (ret < 0) {
  229. dev_err(dev, "failed to enable the devfreq-event devices\n");
  230. return ret;
  231. }
  232. ret = devfreq_resume_device(dmcfreq->devfreq);
  233. if (ret < 0) {
  234. dev_err(dev, "failed to resume the devfreq devices\n");
  235. return ret;
  236. }
  237. return ret;
  238. }
  239. static SIMPLE_DEV_PM_OPS(rk3399_dmcfreq_pm, rk3399_dmcfreq_suspend,
  240. rk3399_dmcfreq_resume);
  241. static int rk3399_dmcfreq_of_props(struct rk3399_dmcfreq *data,
  242. struct device_node *np)
  243. {
  244. int ret = 0;
  245. /*
  246. * These are all optional, and serve as minimum bounds. Give them large
  247. * (i.e., never "disabled") values if the DT doesn't specify one.
  248. */
  249. data->pd_idle_dis_freq =
  250. data->sr_idle_dis_freq =
  251. data->sr_mc_gate_idle_dis_freq =
  252. data->srpd_lite_idle_dis_freq =
  253. data->standby_idle_dis_freq = UINT_MAX;
  254. ret |= of_property_read_u32(np, "rockchip,pd-idle-ns",
  255. &data->pd_idle_ns);
  256. ret |= of_property_read_u32(np, "rockchip,sr-idle-ns",
  257. &data->sr_idle_ns);
  258. ret |= of_property_read_u32(np, "rockchip,sr-mc-gate-idle-ns",
  259. &data->sr_mc_gate_idle_ns);
  260. ret |= of_property_read_u32(np, "rockchip,srpd-lite-idle-ns",
  261. &data->srpd_lite_idle_ns);
  262. ret |= of_property_read_u32(np, "rockchip,standby-idle-ns",
  263. &data->standby_idle_ns);
  264. ret |= of_property_read_u32(np, "rockchip,ddr3_odt_dis_freq",
  265. &data->ddr3_odt_dis_freq);
  266. ret |= of_property_read_u32(np, "rockchip,lpddr3_odt_dis_freq",
  267. &data->lpddr3_odt_dis_freq);
  268. ret |= of_property_read_u32(np, "rockchip,lpddr4_odt_dis_freq",
  269. &data->lpddr4_odt_dis_freq);
  270. ret |= of_property_read_u32(np, "rockchip,pd-idle-dis-freq-hz",
  271. &data->pd_idle_dis_freq);
  272. ret |= of_property_read_u32(np, "rockchip,sr-idle-dis-freq-hz",
  273. &data->sr_idle_dis_freq);
  274. ret |= of_property_read_u32(np, "rockchip,sr-mc-gate-idle-dis-freq-hz",
  275. &data->sr_mc_gate_idle_dis_freq);
  276. ret |= of_property_read_u32(np, "rockchip,srpd-lite-idle-dis-freq-hz",
  277. &data->srpd_lite_idle_dis_freq);
  278. ret |= of_property_read_u32(np, "rockchip,standby-idle-dis-freq-hz",
  279. &data->standby_idle_dis_freq);
  280. return ret;
  281. }
  282. static int rk3399_dmcfreq_probe(struct platform_device *pdev)
  283. {
  284. struct arm_smccc_res res;
  285. struct device *dev = &pdev->dev;
  286. struct device_node *np = pdev->dev.of_node, *node;
  287. struct rk3399_dmcfreq *data;
  288. int ret;
  289. struct dev_pm_opp *opp;
  290. u32 ddr_type;
  291. u32 val;
  292. data = devm_kzalloc(dev, sizeof(struct rk3399_dmcfreq), GFP_KERNEL);
  293. if (!data)
  294. return -ENOMEM;
  295. mutex_init(&data->lock);
  296. data->vdd_center = devm_regulator_get(dev, "center");
  297. if (IS_ERR(data->vdd_center))
  298. return dev_err_probe(dev, PTR_ERR(data->vdd_center),
  299. "Cannot get the regulator \"center\"\n");
  300. data->dmc_clk = devm_clk_get(dev, "dmc_clk");
  301. if (IS_ERR(data->dmc_clk))
  302. return dev_err_probe(dev, PTR_ERR(data->dmc_clk),
  303. "Cannot get the clk dmc_clk\n");
  304. data->edev = devfreq_event_get_edev_by_phandle(dev, "devfreq-events", 0);
  305. if (IS_ERR(data->edev))
  306. return -EPROBE_DEFER;
  307. ret = devfreq_event_enable_edev(data->edev);
  308. if (ret < 0) {
  309. dev_err(dev, "failed to enable devfreq-event devices\n");
  310. return ret;
  311. }
  312. rk3399_dmcfreq_of_props(data, np);
  313. node = of_parse_phandle(np, "rockchip,pmu", 0);
  314. if (!node)
  315. goto no_pmu;
  316. data->regmap_pmu = syscon_node_to_regmap(node);
  317. of_node_put(node);
  318. if (IS_ERR(data->regmap_pmu)) {
  319. ret = PTR_ERR(data->regmap_pmu);
  320. goto err_edev;
  321. }
  322. regmap_read(data->regmap_pmu, RK3399_PMUGRF_OS_REG2, &val);
  323. ddr_type = FIELD_GET(RK3399_PMUGRF_OS_REG2_DDRTYPE, val);
  324. switch (ddr_type) {
  325. case ROCKCHIP_DDRTYPE_DDR3:
  326. data->odt_dis_freq = data->ddr3_odt_dis_freq;
  327. break;
  328. case ROCKCHIP_DDRTYPE_LPDDR3:
  329. data->odt_dis_freq = data->lpddr3_odt_dis_freq;
  330. break;
  331. case ROCKCHIP_DDRTYPE_LPDDR4:
  332. data->odt_dis_freq = data->lpddr4_odt_dis_freq;
  333. break;
  334. default:
  335. ret = -EINVAL;
  336. goto err_edev;
  337. }
  338. no_pmu:
  339. arm_smccc_smc(ROCKCHIP_SIP_DRAM_FREQ, 0, 0,
  340. ROCKCHIP_SIP_CONFIG_DRAM_INIT,
  341. 0, 0, 0, 0, &res);
  342. /*
  343. * We add a devfreq driver to our parent since it has a device tree node
  344. * with operating points.
  345. */
  346. if (devm_pm_opp_of_add_table(dev)) {
  347. dev_err(dev, "Invalid operating-points in device tree.\n");
  348. ret = -EINVAL;
  349. goto err_edev;
  350. }
  351. data->ondemand_data.upthreshold = 25;
  352. data->ondemand_data.downdifferential = 15;
  353. data->rate = clk_get_rate(data->dmc_clk);
  354. opp = devfreq_recommended_opp(dev, &data->rate, 0);
  355. if (IS_ERR(opp)) {
  356. ret = PTR_ERR(opp);
  357. goto err_edev;
  358. }
  359. data->rate = dev_pm_opp_get_freq(opp);
  360. data->volt = dev_pm_opp_get_voltage(opp);
  361. dev_pm_opp_put(opp);
  362. data->profile = (struct devfreq_dev_profile) {
  363. .polling_ms = 200,
  364. .target = rk3399_dmcfreq_target,
  365. .get_dev_status = rk3399_dmcfreq_get_dev_status,
  366. .get_cur_freq = rk3399_dmcfreq_get_cur_freq,
  367. .initial_freq = data->rate,
  368. };
  369. data->devfreq = devm_devfreq_add_device(dev,
  370. &data->profile,
  371. DEVFREQ_GOV_SIMPLE_ONDEMAND,
  372. &data->ondemand_data);
  373. if (IS_ERR(data->devfreq)) {
  374. ret = PTR_ERR(data->devfreq);
  375. goto err_edev;
  376. }
  377. devm_devfreq_register_opp_notifier(dev, data->devfreq);
  378. data->dev = dev;
  379. platform_set_drvdata(pdev, data);
  380. return 0;
  381. err_edev:
  382. devfreq_event_disable_edev(data->edev);
  383. return ret;
  384. }
  385. static void rk3399_dmcfreq_remove(struct platform_device *pdev)
  386. {
  387. struct rk3399_dmcfreq *dmcfreq = dev_get_drvdata(&pdev->dev);
  388. devfreq_event_disable_edev(dmcfreq->edev);
  389. }
  390. static const struct of_device_id rk3399dmc_devfreq_of_match[] = {
  391. { .compatible = "rockchip,rk3399-dmc" },
  392. { },
  393. };
  394. MODULE_DEVICE_TABLE(of, rk3399dmc_devfreq_of_match);
  395. static struct platform_driver rk3399_dmcfreq_driver = {
  396. .probe = rk3399_dmcfreq_probe,
  397. .remove_new = rk3399_dmcfreq_remove,
  398. .driver = {
  399. .name = "rk3399-dmc-freq",
  400. .pm = &rk3399_dmcfreq_pm,
  401. .of_match_table = rk3399dmc_devfreq_of_match,
  402. },
  403. };
  404. module_platform_driver(rk3399_dmcfreq_driver);
  405. MODULE_LICENSE("GPL v2");
  406. MODULE_AUTHOR("Lin Huang <hl@rock-chips.com>");
  407. MODULE_DESCRIPTION("RK3399 dmcfreq driver with devfreq framework");