ohci.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. #ifndef _FIREWIRE_OHCI_H
  3. #define _FIREWIRE_OHCI_H
  4. /* OHCI register map */
  5. #define OHCI1394_Version 0x000
  6. #define OHCI1394_GUID_ROM 0x004
  7. #define OHCI1394_ATRetries 0x008
  8. #define OHCI1394_CSRData 0x00C
  9. #define OHCI1394_CSRCompareData 0x010
  10. #define OHCI1394_CSRControl 0x014
  11. #define OHCI1394_ConfigROMhdr 0x018
  12. #define OHCI1394_BusID 0x01C
  13. #define OHCI1394_BusOptions 0x020
  14. #define OHCI1394_GUIDHi 0x024
  15. #define OHCI1394_GUIDLo 0x028
  16. #define OHCI1394_ConfigROMmap 0x034
  17. #define OHCI1394_PostedWriteAddressLo 0x038
  18. #define OHCI1394_PostedWriteAddressHi 0x03C
  19. #define OHCI1394_VendorID 0x040
  20. #define OHCI1394_HCControlSet 0x050
  21. #define OHCI1394_HCControlClear 0x054
  22. #define OHCI1394_HCControl_BIBimageValid 0x80000000
  23. #define OHCI1394_HCControl_noByteSwapData 0x40000000
  24. #define OHCI1394_HCControl_programPhyEnable 0x00800000
  25. #define OHCI1394_HCControl_aPhyEnhanceEnable 0x00400000
  26. #define OHCI1394_HCControl_LPS 0x00080000
  27. #define OHCI1394_HCControl_postedWriteEnable 0x00040000
  28. #define OHCI1394_HCControl_linkEnable 0x00020000
  29. #define OHCI1394_HCControl_softReset 0x00010000
  30. #define OHCI1394_SelfIDBuffer 0x064
  31. #define OHCI1394_SelfIDCount 0x068
  32. #define OHCI1394_IRMultiChanMaskHiSet 0x070
  33. #define OHCI1394_IRMultiChanMaskHiClear 0x074
  34. #define OHCI1394_IRMultiChanMaskLoSet 0x078
  35. #define OHCI1394_IRMultiChanMaskLoClear 0x07C
  36. #define OHCI1394_IntEventSet 0x080
  37. #define OHCI1394_IntEventClear 0x084
  38. #define OHCI1394_IntMaskSet 0x088
  39. #define OHCI1394_IntMaskClear 0x08C
  40. #define OHCI1394_IsoXmitIntEventSet 0x090
  41. #define OHCI1394_IsoXmitIntEventClear 0x094
  42. #define OHCI1394_IsoXmitIntMaskSet 0x098
  43. #define OHCI1394_IsoXmitIntMaskClear 0x09C
  44. #define OHCI1394_IsoRecvIntEventSet 0x0A0
  45. #define OHCI1394_IsoRecvIntEventClear 0x0A4
  46. #define OHCI1394_IsoRecvIntMaskSet 0x0A8
  47. #define OHCI1394_IsoRecvIntMaskClear 0x0AC
  48. #define OHCI1394_InitialBandwidthAvailable 0x0B0
  49. #define OHCI1394_InitialChannelsAvailableHi 0x0B4
  50. #define OHCI1394_InitialChannelsAvailableLo 0x0B8
  51. #define OHCI1394_FairnessControl 0x0DC
  52. #define OHCI1394_LinkControlSet 0x0E0
  53. #define OHCI1394_LinkControlClear 0x0E4
  54. #define OHCI1394_LinkControl_rcvSelfID (1 << 9)
  55. #define OHCI1394_LinkControl_rcvPhyPkt (1 << 10)
  56. #define OHCI1394_LinkControl_cycleTimerEnable (1 << 20)
  57. #define OHCI1394_LinkControl_cycleMaster (1 << 21)
  58. #define OHCI1394_LinkControl_cycleSource (1 << 22)
  59. #define OHCI1394_NodeID 0x0E8
  60. #define OHCI1394_NodeID_idValid 0x80000000
  61. #define OHCI1394_NodeID_root 0x40000000
  62. #define OHCI1394_NodeID_nodeNumber 0x0000003f
  63. #define OHCI1394_NodeID_busNumber 0x0000ffc0
  64. #define OHCI1394_PhyControl 0x0EC
  65. #define OHCI1394_PhyControl_Read(addr) (((addr) << 8) | 0x00008000)
  66. #define OHCI1394_PhyControl_ReadDone 0x80000000
  67. #define OHCI1394_PhyControl_ReadData(r) (((r) & 0x00ff0000) >> 16)
  68. #define OHCI1394_PhyControl_Write(addr, data) (((addr) << 8) | (data) | 0x00004000)
  69. #define OHCI1394_PhyControl_WritePending 0x00004000
  70. #define OHCI1394_IsochronousCycleTimer 0x0F0
  71. #define OHCI1394_AsReqFilterHiSet 0x100
  72. #define OHCI1394_AsReqFilterHiClear 0x104
  73. #define OHCI1394_AsReqFilterLoSet 0x108
  74. #define OHCI1394_AsReqFilterLoClear 0x10C
  75. #define OHCI1394_PhyReqFilterHiSet 0x110
  76. #define OHCI1394_PhyReqFilterHiClear 0x114
  77. #define OHCI1394_PhyReqFilterLoSet 0x118
  78. #define OHCI1394_PhyReqFilterLoClear 0x11C
  79. #define OHCI1394_PhyUpperBound 0x120
  80. #define OHCI1394_AsReqTrContextBase 0x180
  81. #define OHCI1394_AsReqTrContextControlSet 0x180
  82. #define OHCI1394_AsReqTrContextControlClear 0x184
  83. #define OHCI1394_AsReqTrCommandPtr 0x18C
  84. #define OHCI1394_AsRspTrContextBase 0x1A0
  85. #define OHCI1394_AsRspTrContextControlSet 0x1A0
  86. #define OHCI1394_AsRspTrContextControlClear 0x1A4
  87. #define OHCI1394_AsRspTrCommandPtr 0x1AC
  88. #define OHCI1394_AsReqRcvContextBase 0x1C0
  89. #define OHCI1394_AsReqRcvContextControlSet 0x1C0
  90. #define OHCI1394_AsReqRcvContextControlClear 0x1C4
  91. #define OHCI1394_AsReqRcvCommandPtr 0x1CC
  92. #define OHCI1394_AsRspRcvContextBase 0x1E0
  93. #define OHCI1394_AsRspRcvContextControlSet 0x1E0
  94. #define OHCI1394_AsRspRcvContextControlClear 0x1E4
  95. #define OHCI1394_AsRspRcvCommandPtr 0x1EC
  96. /* Isochronous transmit registers */
  97. #define OHCI1394_IsoXmitContextBase(n) (0x200 + 16 * (n))
  98. #define OHCI1394_IsoXmitContextControlSet(n) (0x200 + 16 * (n))
  99. #define OHCI1394_IsoXmitContextControlClear(n) (0x204 + 16 * (n))
  100. #define OHCI1394_IsoXmitCommandPtr(n) (0x20C + 16 * (n))
  101. /* Isochronous receive registers */
  102. #define OHCI1394_IsoRcvContextBase(n) (0x400 + 32 * (n))
  103. #define OHCI1394_IsoRcvContextControlSet(n) (0x400 + 32 * (n))
  104. #define OHCI1394_IsoRcvContextControlClear(n) (0x404 + 32 * (n))
  105. #define OHCI1394_IsoRcvCommandPtr(n) (0x40C + 32 * (n))
  106. #define OHCI1394_IsoRcvContextMatch(n) (0x410 + 32 * (n))
  107. /* Interrupts Mask/Events */
  108. #define OHCI1394_reqTxComplete 0x00000001
  109. #define OHCI1394_respTxComplete 0x00000002
  110. #define OHCI1394_ARRQ 0x00000004
  111. #define OHCI1394_ARRS 0x00000008
  112. #define OHCI1394_RQPkt 0x00000010
  113. #define OHCI1394_RSPkt 0x00000020
  114. #define OHCI1394_isochTx 0x00000040
  115. #define OHCI1394_isochRx 0x00000080
  116. #define OHCI1394_postedWriteErr 0x00000100
  117. #define OHCI1394_lockRespErr 0x00000200
  118. #define OHCI1394_selfIDComplete 0x00010000
  119. #define OHCI1394_busReset 0x00020000
  120. #define OHCI1394_regAccessFail 0x00040000
  121. #define OHCI1394_phy 0x00080000
  122. #define OHCI1394_cycleSynch 0x00100000
  123. #define OHCI1394_cycle64Seconds 0x00200000
  124. #define OHCI1394_cycleLost 0x00400000
  125. #define OHCI1394_cycleInconsistent 0x00800000
  126. #define OHCI1394_unrecoverableError 0x01000000
  127. #define OHCI1394_cycleTooLong 0x02000000
  128. #define OHCI1394_phyRegRcvd 0x04000000
  129. #define OHCI1394_masterIntEnable 0x80000000
  130. #define OHCI1394_evt_no_status 0x0
  131. #define OHCI1394_evt_long_packet 0x2
  132. #define OHCI1394_evt_missing_ack 0x3
  133. #define OHCI1394_evt_underrun 0x4
  134. #define OHCI1394_evt_overrun 0x5
  135. #define OHCI1394_evt_descriptor_read 0x6
  136. #define OHCI1394_evt_data_read 0x7
  137. #define OHCI1394_evt_data_write 0x8
  138. #define OHCI1394_evt_bus_reset 0x9
  139. #define OHCI1394_evt_timeout 0xa
  140. #define OHCI1394_evt_tcode_err 0xb
  141. #define OHCI1394_evt_reserved_b 0xc
  142. #define OHCI1394_evt_reserved_c 0xd
  143. #define OHCI1394_evt_unknown 0xe
  144. #define OHCI1394_evt_flushed 0xf
  145. // Asynchronous Transmit DMA.
  146. //
  147. // The content of first two quadlets of data for AT DMA is different from the header for IEEE 1394
  148. // asynchronous packet.
  149. #define OHCI1394_AT_DATA_Q0_srcBusID_MASK 0x00800000
  150. #define OHCI1394_AT_DATA_Q0_srcBusID_SHIFT 23
  151. #define OHCI1394_AT_DATA_Q0_spd_MASK 0x00070000
  152. #define OHCI1394_AT_DATA_Q0_spd_SHIFT 16
  153. #define OHCI1394_AT_DATA_Q0_tLabel_MASK 0x0000fc00
  154. #define OHCI1394_AT_DATA_Q0_tLabel_SHIFT 10
  155. #define OHCI1394_AT_DATA_Q0_rt_MASK 0x00000300
  156. #define OHCI1394_AT_DATA_Q0_rt_SHIFT 8
  157. #define OHCI1394_AT_DATA_Q0_tCode_MASK 0x000000f0
  158. #define OHCI1394_AT_DATA_Q0_tCode_SHIFT 4
  159. #define OHCI1394_AT_DATA_Q1_destinationId_MASK 0xffff0000
  160. #define OHCI1394_AT_DATA_Q1_destinationId_SHIFT 16
  161. #define OHCI1394_AT_DATA_Q1_destinationOffsetHigh_MASK 0x0000ffff
  162. #define OHCI1394_AT_DATA_Q1_destinationOffsetHigh_SHIFT 0
  163. #define OHCI1394_AT_DATA_Q1_rCode_MASK 0x0000f000
  164. #define OHCI1394_AT_DATA_Q1_rCode_SHIFT 12
  165. static inline bool ohci1394_at_data_get_src_bus_id(const __le32 *data)
  166. {
  167. return !!((data[0] & OHCI1394_AT_DATA_Q0_srcBusID_MASK) >> OHCI1394_AT_DATA_Q0_srcBusID_SHIFT);
  168. }
  169. static inline void ohci1394_at_data_set_src_bus_id(__le32 *data, bool src_bus_id)
  170. {
  171. data[0] &= cpu_to_le32(~OHCI1394_AT_DATA_Q0_srcBusID_MASK);
  172. data[0] |= cpu_to_le32((src_bus_id << OHCI1394_AT_DATA_Q0_srcBusID_SHIFT) & OHCI1394_AT_DATA_Q0_srcBusID_MASK);
  173. }
  174. static inline unsigned int ohci1394_at_data_get_speed(const __le32 *data)
  175. {
  176. return (le32_to_cpu(data[0]) & OHCI1394_AT_DATA_Q0_spd_MASK) >> OHCI1394_AT_DATA_Q0_spd_SHIFT;
  177. }
  178. static inline void ohci1394_at_data_set_speed(__le32 *data, unsigned int scode)
  179. {
  180. data[0] &= cpu_to_le32(~OHCI1394_AT_DATA_Q0_spd_MASK);
  181. data[0] |= cpu_to_le32((scode << OHCI1394_AT_DATA_Q0_spd_SHIFT) & OHCI1394_AT_DATA_Q0_spd_MASK);
  182. }
  183. static inline unsigned int ohci1394_at_data_get_tlabel(const __le32 *data)
  184. {
  185. return (le32_to_cpu(data[0]) & OHCI1394_AT_DATA_Q0_tLabel_MASK) >> OHCI1394_AT_DATA_Q0_tLabel_SHIFT;
  186. }
  187. static inline void ohci1394_at_data_set_tlabel(__le32 *data, unsigned int tlabel)
  188. {
  189. data[0] &= cpu_to_le32(~OHCI1394_AT_DATA_Q0_tLabel_MASK);
  190. data[0] |= cpu_to_le32((tlabel << OHCI1394_AT_DATA_Q0_tLabel_SHIFT) & OHCI1394_AT_DATA_Q0_tLabel_MASK);
  191. }
  192. static inline unsigned int ohci1394_at_data_get_retry(const __le32 *data)
  193. {
  194. return (le32_to_cpu(data[0]) & OHCI1394_AT_DATA_Q0_rt_MASK) >> OHCI1394_AT_DATA_Q0_rt_SHIFT;
  195. }
  196. static inline void ohci1394_at_data_set_retry(__le32 *data, unsigned int retry)
  197. {
  198. data[0] &= cpu_to_le32(~OHCI1394_AT_DATA_Q0_rt_MASK);
  199. data[0] |= cpu_to_le32((retry << OHCI1394_AT_DATA_Q0_rt_SHIFT) & OHCI1394_AT_DATA_Q0_rt_MASK);
  200. }
  201. static inline unsigned int ohci1394_at_data_get_tcode(const __le32 *data)
  202. {
  203. return (le32_to_cpu(data[0]) & OHCI1394_AT_DATA_Q0_tCode_MASK) >> OHCI1394_AT_DATA_Q0_tCode_SHIFT;
  204. }
  205. static inline void ohci1394_at_data_set_tcode(__le32 *data, unsigned int tcode)
  206. {
  207. data[0] &= cpu_to_le32(~OHCI1394_AT_DATA_Q0_tCode_MASK);
  208. data[0] |= cpu_to_le32((tcode << OHCI1394_AT_DATA_Q0_tCode_SHIFT) & OHCI1394_AT_DATA_Q0_tCode_MASK);
  209. }
  210. static inline unsigned int ohci1394_at_data_get_destination_id(const __le32 *data)
  211. {
  212. return (le32_to_cpu(data[1]) & OHCI1394_AT_DATA_Q1_destinationId_MASK) >> OHCI1394_AT_DATA_Q1_destinationId_SHIFT;
  213. }
  214. static inline void ohci1394_at_data_set_destination_id(__le32 *data, unsigned int destination_id)
  215. {
  216. data[1] &= cpu_to_le32(~OHCI1394_AT_DATA_Q1_destinationId_MASK);
  217. data[1] |= cpu_to_le32((destination_id << OHCI1394_AT_DATA_Q1_destinationId_SHIFT) & OHCI1394_AT_DATA_Q1_destinationId_MASK);
  218. }
  219. static inline u64 ohci1394_at_data_get_destination_offset(const __le32 *data)
  220. {
  221. u64 hi = (u64)((le32_to_cpu(data[1]) & OHCI1394_AT_DATA_Q1_destinationOffsetHigh_MASK) >> OHCI1394_AT_DATA_Q1_destinationOffsetHigh_SHIFT);
  222. u64 lo = (u64)le32_to_cpu(data[2]);
  223. return (hi << 32) | lo;
  224. }
  225. static inline void ohci1394_at_data_set_destination_offset(__le32 *data, u64 offset)
  226. {
  227. u32 hi = (u32)(offset >> 32);
  228. u32 lo = (u32)(offset & 0x00000000ffffffff);
  229. data[1] &= cpu_to_le32(~OHCI1394_AT_DATA_Q1_destinationOffsetHigh_MASK);
  230. data[1] |= cpu_to_le32((hi << OHCI1394_AT_DATA_Q1_destinationOffsetHigh_SHIFT) & OHCI1394_AT_DATA_Q1_destinationOffsetHigh_MASK);
  231. data[2] = cpu_to_le32(lo);
  232. }
  233. static inline unsigned int ohci1394_at_data_get_rcode(const __le32 *data)
  234. {
  235. return (le32_to_cpu(data[1]) & OHCI1394_AT_DATA_Q1_rCode_MASK) >> OHCI1394_AT_DATA_Q1_rCode_SHIFT;
  236. }
  237. static inline void ohci1394_at_data_set_rcode(__le32 *data, unsigned int rcode)
  238. {
  239. data[1] &= cpu_to_le32(~OHCI1394_AT_DATA_Q1_rCode_MASK);
  240. data[1] |= cpu_to_le32((rcode << OHCI1394_AT_DATA_Q1_rCode_SHIFT) & OHCI1394_AT_DATA_Q1_rCode_MASK);
  241. }
  242. // Isochronous Transmit DMA.
  243. //
  244. // The content of first two quadlets of data for IT DMA is different from the header for IEEE 1394
  245. // isochronous packet.
  246. #define OHCI1394_IT_DATA_Q0_spd_MASK 0x00070000
  247. #define OHCI1394_IT_DATA_Q0_spd_SHIFT 16
  248. #define OHCI1394_IT_DATA_Q0_tag_MASK 0x0000c000
  249. #define OHCI1394_IT_DATA_Q0_tag_SHIFT 14
  250. #define OHCI1394_IT_DATA_Q0_chanNum_MASK 0x00003f00
  251. #define OHCI1394_IT_DATA_Q0_chanNum_SHIFT 8
  252. #define OHCI1394_IT_DATA_Q0_tcode_MASK 0x000000f0
  253. #define OHCI1394_IT_DATA_Q0_tcode_SHIFT 4
  254. #define OHCI1394_IT_DATA_Q0_sy_MASK 0x0000000f
  255. #define OHCI1394_IT_DATA_Q0_sy_SHIFT 0
  256. #define OHCI1394_IT_DATA_Q1_dataLength_MASK 0xffff0000
  257. #define OHCI1394_IT_DATA_Q1_dataLength_SHIFT 16
  258. static inline unsigned int ohci1394_it_data_get_speed(const __le32 *data)
  259. {
  260. return (le32_to_cpu(data[0]) & OHCI1394_IT_DATA_Q0_spd_MASK) >> OHCI1394_IT_DATA_Q0_spd_SHIFT;
  261. }
  262. static inline void ohci1394_it_data_set_speed(__le32 *data, unsigned int scode)
  263. {
  264. data[0] &= cpu_to_le32(~OHCI1394_IT_DATA_Q0_spd_MASK);
  265. data[0] |= cpu_to_le32((scode << OHCI1394_IT_DATA_Q0_spd_SHIFT) & OHCI1394_IT_DATA_Q0_spd_MASK);
  266. }
  267. static inline unsigned int ohci1394_it_data_get_tag(const __le32 *data)
  268. {
  269. return (le32_to_cpu(data[0]) & OHCI1394_IT_DATA_Q0_tag_MASK) >> OHCI1394_IT_DATA_Q0_tag_SHIFT;
  270. }
  271. static inline void ohci1394_it_data_set_tag(__le32 *data, unsigned int tag)
  272. {
  273. data[0] &= cpu_to_le32(~OHCI1394_IT_DATA_Q0_tag_MASK);
  274. data[0] |= cpu_to_le32((tag << OHCI1394_IT_DATA_Q0_tag_SHIFT) & OHCI1394_IT_DATA_Q0_tag_MASK);
  275. }
  276. static inline unsigned int ohci1394_it_data_get_channel(const __le32 *data)
  277. {
  278. return (le32_to_cpu(data[0]) & OHCI1394_IT_DATA_Q0_chanNum_MASK) >> OHCI1394_IT_DATA_Q0_chanNum_SHIFT;
  279. }
  280. static inline void ohci1394_it_data_set_channel(__le32 *data, unsigned int channel)
  281. {
  282. data[0] &= cpu_to_le32(~OHCI1394_IT_DATA_Q0_chanNum_MASK);
  283. data[0] |= cpu_to_le32((channel << OHCI1394_IT_DATA_Q0_chanNum_SHIFT) & OHCI1394_IT_DATA_Q0_chanNum_MASK);
  284. }
  285. static inline unsigned int ohci1394_it_data_get_tcode(const __le32 *data)
  286. {
  287. return (le32_to_cpu(data[0]) & OHCI1394_IT_DATA_Q0_tcode_MASK) >> OHCI1394_IT_DATA_Q0_tcode_SHIFT;
  288. }
  289. static inline void ohci1394_it_data_set_tcode(__le32 *data, unsigned int tcode)
  290. {
  291. data[0] &= cpu_to_le32(~OHCI1394_IT_DATA_Q0_tcode_MASK);
  292. data[0] |= cpu_to_le32((tcode << OHCI1394_IT_DATA_Q0_tcode_SHIFT) & OHCI1394_IT_DATA_Q0_tcode_MASK);
  293. }
  294. static inline unsigned int ohci1394_it_data_get_sync(const __le32 *data)
  295. {
  296. return (le32_to_cpu(data[0]) & OHCI1394_IT_DATA_Q0_sy_MASK) >> OHCI1394_IT_DATA_Q0_sy_SHIFT;
  297. }
  298. static inline void ohci1394_it_data_set_sync(__le32 *data, unsigned int sync)
  299. {
  300. data[0] &= cpu_to_le32(~OHCI1394_IT_DATA_Q0_sy_MASK);
  301. data[0] |= cpu_to_le32((sync << OHCI1394_IT_DATA_Q0_sy_SHIFT) & OHCI1394_IT_DATA_Q0_sy_MASK);
  302. }
  303. static inline unsigned int ohci1394_it_data_get_data_length(const __le32 *data)
  304. {
  305. return (le32_to_cpu(data[1]) & OHCI1394_IT_DATA_Q1_dataLength_MASK) >> OHCI1394_IT_DATA_Q1_dataLength_SHIFT;
  306. }
  307. static inline void ohci1394_it_data_set_data_length(__le32 *data, unsigned int data_length)
  308. {
  309. data[1] &= cpu_to_le32(~OHCI1394_IT_DATA_Q1_dataLength_MASK);
  310. data[1] |= cpu_to_le32((data_length << OHCI1394_IT_DATA_Q1_dataLength_SHIFT) & OHCI1394_IT_DATA_Q1_dataLength_MASK);
  311. }
  312. // Self-ID DMA.
  313. #define OHCI1394_SelfIDCount_selfIDError_MASK 0x80000000
  314. #define OHCI1394_SelfIDCount_selfIDError_SHIFT 31
  315. #define OHCI1394_SelfIDCount_selfIDGeneration_MASK 0x00ff0000
  316. #define OHCI1394_SelfIDCount_selfIDGeneration_SHIFT 16
  317. #define OHCI1394_SelfIDCount_selfIDSize_MASK 0x000007fc
  318. #define OHCI1394_SelfIDCount_selfIDSize_SHIFT 2
  319. static inline bool ohci1394_self_id_count_is_error(u32 value)
  320. {
  321. return !!((value & OHCI1394_SelfIDCount_selfIDError_MASK) >> OHCI1394_SelfIDCount_selfIDError_SHIFT);
  322. }
  323. static inline u8 ohci1394_self_id_count_get_generation(u32 value)
  324. {
  325. return (value & OHCI1394_SelfIDCount_selfIDGeneration_MASK) >> OHCI1394_SelfIDCount_selfIDGeneration_SHIFT;
  326. }
  327. // In 1394 OHCI specification, the maximum size of self ID stream is 504 quadlets
  328. // (= 63 devices * 4 self ID packets * 2 quadlets). The selfIDSize field accommodates it and its
  329. // additional first quadlet, since the field is 9 bits (0x1ff = 511).
  330. static inline u32 ohci1394_self_id_count_get_size(u32 value)
  331. {
  332. return (value & OHCI1394_SelfIDCount_selfIDSize_MASK) >> OHCI1394_SelfIDCount_selfIDSize_SHIFT;
  333. }
  334. #define OHCI1394_SELF_ID_RECEIVE_Q0_GENERATION_MASK 0x00ff0000
  335. #define OHCI1394_SELF_ID_RECEIVE_Q0_GENERATION_SHIFT 16
  336. #define OHCI1394_SELF_ID_RECEIVE_Q0_TIMESTAMP_MASK 0x0000ffff
  337. #define OHCI1394_SELF_ID_RECEIVE_Q0_TIMESTAMP_SHIFT 0
  338. static inline u8 ohci1394_self_id_receive_q0_get_generation(u32 quadlet0)
  339. {
  340. return (quadlet0 & OHCI1394_SELF_ID_RECEIVE_Q0_GENERATION_MASK) >> OHCI1394_SELF_ID_RECEIVE_Q0_GENERATION_SHIFT;
  341. }
  342. static inline u16 ohci1394_self_id_receive_q0_get_timestamp(u32 quadlet0)
  343. {
  344. return (quadlet0 & OHCI1394_SELF_ID_RECEIVE_Q0_TIMESTAMP_MASK) >> OHCI1394_SELF_ID_RECEIVE_Q0_TIMESTAMP_SHIFT;
  345. }
  346. #endif /* _FIREWIRE_OHCI_H */