xilinx-pr-decoupler.c 4.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2017, National Instruments Corp.
  4. * Copyright (c) 2017, Xilinx Inc
  5. *
  6. * FPGA Bridge Driver for the Xilinx LogiCORE Partial Reconfiguration
  7. * Decoupler IP Core.
  8. */
  9. #include <linux/clk.h>
  10. #include <linux/io.h>
  11. #include <linux/kernel.h>
  12. #include <linux/module.h>
  13. #include <linux/of.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/property.h>
  16. #include <linux/fpga/fpga-bridge.h>
  17. #define CTRL_CMD_DECOUPLE BIT(0)
  18. #define CTRL_CMD_COUPLE 0
  19. #define CTRL_OFFSET 0
  20. struct xlnx_config_data {
  21. const char *name;
  22. };
  23. struct xlnx_pr_decoupler_data {
  24. const struct xlnx_config_data *ipconfig;
  25. void __iomem *io_base;
  26. struct clk *clk;
  27. };
  28. static inline void xlnx_pr_decoupler_write(struct xlnx_pr_decoupler_data *d,
  29. u32 offset, u32 val)
  30. {
  31. writel(val, d->io_base + offset);
  32. }
  33. static inline u32 xlnx_pr_decouple_read(const struct xlnx_pr_decoupler_data *d,
  34. u32 offset)
  35. {
  36. return readl(d->io_base + offset);
  37. }
  38. static int xlnx_pr_decoupler_enable_set(struct fpga_bridge *bridge, bool enable)
  39. {
  40. int err;
  41. struct xlnx_pr_decoupler_data *priv = bridge->priv;
  42. err = clk_enable(priv->clk);
  43. if (err)
  44. return err;
  45. if (enable)
  46. xlnx_pr_decoupler_write(priv, CTRL_OFFSET, CTRL_CMD_COUPLE);
  47. else
  48. xlnx_pr_decoupler_write(priv, CTRL_OFFSET, CTRL_CMD_DECOUPLE);
  49. clk_disable(priv->clk);
  50. return 0;
  51. }
  52. static int xlnx_pr_decoupler_enable_show(struct fpga_bridge *bridge)
  53. {
  54. const struct xlnx_pr_decoupler_data *priv = bridge->priv;
  55. u32 status;
  56. int err;
  57. err = clk_enable(priv->clk);
  58. if (err)
  59. return err;
  60. status = xlnx_pr_decouple_read(priv, CTRL_OFFSET);
  61. clk_disable(priv->clk);
  62. return !status;
  63. }
  64. static const struct fpga_bridge_ops xlnx_pr_decoupler_br_ops = {
  65. .enable_set = xlnx_pr_decoupler_enable_set,
  66. .enable_show = xlnx_pr_decoupler_enable_show,
  67. };
  68. static const struct xlnx_config_data decoupler_config = {
  69. .name = "Xilinx PR Decoupler",
  70. };
  71. static const struct xlnx_config_data shutdown_config = {
  72. .name = "Xilinx DFX AXI Shutdown Manager",
  73. };
  74. static const struct of_device_id xlnx_pr_decoupler_of_match[] = {
  75. { .compatible = "xlnx,pr-decoupler-1.00", .data = &decoupler_config },
  76. { .compatible = "xlnx,pr-decoupler", .data = &decoupler_config },
  77. { .compatible = "xlnx,dfx-axi-shutdown-manager-1.00",
  78. .data = &shutdown_config },
  79. { .compatible = "xlnx,dfx-axi-shutdown-manager",
  80. .data = &shutdown_config },
  81. {},
  82. };
  83. MODULE_DEVICE_TABLE(of, xlnx_pr_decoupler_of_match);
  84. static int xlnx_pr_decoupler_probe(struct platform_device *pdev)
  85. {
  86. struct xlnx_pr_decoupler_data *priv;
  87. struct fpga_bridge *br;
  88. int err;
  89. priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
  90. if (!priv)
  91. return -ENOMEM;
  92. priv->ipconfig = device_get_match_data(&pdev->dev);
  93. priv->io_base = devm_platform_ioremap_resource(pdev, 0);
  94. if (IS_ERR(priv->io_base))
  95. return PTR_ERR(priv->io_base);
  96. priv->clk = devm_clk_get(&pdev->dev, "aclk");
  97. if (IS_ERR(priv->clk))
  98. return dev_err_probe(&pdev->dev, PTR_ERR(priv->clk),
  99. "input clock not found\n");
  100. err = clk_prepare_enable(priv->clk);
  101. if (err) {
  102. dev_err(&pdev->dev, "unable to enable clock\n");
  103. return err;
  104. }
  105. clk_disable(priv->clk);
  106. br = fpga_bridge_register(&pdev->dev, priv->ipconfig->name,
  107. &xlnx_pr_decoupler_br_ops, priv);
  108. if (IS_ERR(br)) {
  109. err = PTR_ERR(br);
  110. dev_err(&pdev->dev, "unable to register %s",
  111. priv->ipconfig->name);
  112. goto err_clk;
  113. }
  114. platform_set_drvdata(pdev, br);
  115. return 0;
  116. err_clk:
  117. clk_unprepare(priv->clk);
  118. return err;
  119. }
  120. static void xlnx_pr_decoupler_remove(struct platform_device *pdev)
  121. {
  122. struct fpga_bridge *bridge = platform_get_drvdata(pdev);
  123. struct xlnx_pr_decoupler_data *p = bridge->priv;
  124. fpga_bridge_unregister(bridge);
  125. clk_unprepare(p->clk);
  126. }
  127. static struct platform_driver xlnx_pr_decoupler_driver = {
  128. .probe = xlnx_pr_decoupler_probe,
  129. .remove_new = xlnx_pr_decoupler_remove,
  130. .driver = {
  131. .name = "xlnx_pr_decoupler",
  132. .of_match_table = xlnx_pr_decoupler_of_match,
  133. },
  134. };
  135. module_platform_driver(xlnx_pr_decoupler_driver);
  136. MODULE_DESCRIPTION("Xilinx Partial Reconfiguration Decoupler");
  137. MODULE_AUTHOR("Moritz Fischer <mdf@kernel.org>");
  138. MODULE_AUTHOR("Michal Simek <michal.simek@xilinx.com>");
  139. MODULE_LICENSE("GPL v2");