ite-it6505.c 90 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542
  1. // SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
  2. /*
  3. * Copyright (c) 2020, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/bits.h>
  6. #include <linux/debugfs.h>
  7. #include <linux/delay.h>
  8. #include <linux/device.h>
  9. #include <linux/err.h>
  10. #include <linux/extcon.h>
  11. #include <linux/fs.h>
  12. #include <linux/gpio/consumer.h>
  13. #include <linux/i2c.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/kernel.h>
  16. #include <linux/module.h>
  17. #include <linux/pm_runtime.h>
  18. #include <linux/regmap.h>
  19. #include <linux/regulator/consumer.h>
  20. #include <linux/types.h>
  21. #include <linux/wait.h>
  22. #include <crypto/hash.h>
  23. #include <drm/display/drm_dp_helper.h>
  24. #include <drm/display/drm_hdcp_helper.h>
  25. #include <drm/drm_atomic_helper.h>
  26. #include <drm/drm_bridge.h>
  27. #include <drm/drm_crtc.h>
  28. #include <drm/drm_edid.h>
  29. #include <drm/drm_print.h>
  30. #include <drm/drm_probe_helper.h>
  31. #include <sound/hdmi-codec.h>
  32. #define REG_IC_VER 0x04
  33. #define REG_RESET_CTRL 0x05
  34. #define VIDEO_RESET BIT(0)
  35. #define AUDIO_RESET BIT(1)
  36. #define ALL_LOGIC_RESET BIT(2)
  37. #define AUX_RESET BIT(3)
  38. #define HDCP_RESET BIT(4)
  39. #define INT_STATUS_01 0x06
  40. #define INT_MASK_01 0x09
  41. #define INT_HPD_CHANGE 0
  42. #define INT_RECEIVE_HPD_IRQ 1
  43. #define INT_SCDT_CHANGE 2
  44. #define INT_HDCP_FAIL 3
  45. #define INT_HDCP_DONE 4
  46. #define BIT_OFFSET(x) (((x) - INT_STATUS_01) * BITS_PER_BYTE)
  47. #define BIT_INT_HPD INT_HPD_CHANGE
  48. #define BIT_INT_HPD_IRQ INT_RECEIVE_HPD_IRQ
  49. #define BIT_INT_SCDT INT_SCDT_CHANGE
  50. #define BIT_INT_HDCP_FAIL INT_HDCP_FAIL
  51. #define BIT_INT_HDCP_DONE INT_HDCP_DONE
  52. #define INT_STATUS_02 0x07
  53. #define INT_MASK_02 0x0A
  54. #define INT_AUX_CMD_FAIL 0
  55. #define INT_HDCP_KSV_CHECK 1
  56. #define INT_AUDIO_FIFO_ERROR 2
  57. #define BIT_INT_AUX_CMD_FAIL (BIT_OFFSET(0x07) + INT_AUX_CMD_FAIL)
  58. #define BIT_INT_HDCP_KSV_CHECK (BIT_OFFSET(0x07) + INT_HDCP_KSV_CHECK)
  59. #define BIT_INT_AUDIO_FIFO_ERROR (BIT_OFFSET(0x07) + INT_AUDIO_FIFO_ERROR)
  60. #define INT_STATUS_03 0x08
  61. #define INT_MASK_03 0x0B
  62. #define INT_LINK_TRAIN_FAIL 4
  63. #define INT_VID_FIFO_ERROR 5
  64. #define INT_IO_LATCH_FIFO_OVERFLOW 7
  65. #define BIT_INT_LINK_TRAIN_FAIL (BIT_OFFSET(0x08) + INT_LINK_TRAIN_FAIL)
  66. #define BIT_INT_VID_FIFO_ERROR (BIT_OFFSET(0x08) + INT_VID_FIFO_ERROR)
  67. #define BIT_INT_IO_FIFO_OVERFLOW (BIT_OFFSET(0x08) + INT_IO_LATCH_FIFO_OVERFLOW)
  68. #define REG_SYSTEM_STS 0x0D
  69. #define INT_STS BIT(0)
  70. #define HPD_STS BIT(1)
  71. #define VIDEO_STB BIT(2)
  72. #define REG_LINK_TRAIN_STS 0x0E
  73. #define LINK_STATE_CR BIT(2)
  74. #define LINK_STATE_EQ BIT(3)
  75. #define LINK_STATE_NORP BIT(4)
  76. #define REG_BANK_SEL 0x0F
  77. #define REG_CLK_CTRL0 0x10
  78. #define M_PCLK_DELAY 0x03
  79. #define REG_AUX_OPT 0x11
  80. #define AUX_AUTO_RST BIT(0)
  81. #define AUX_FIX_FREQ BIT(3)
  82. #define REG_DATA_CTRL0 0x12
  83. #define VIDEO_LATCH_EDGE BIT(4)
  84. #define ENABLE_PCLK_COUNTER BIT(7)
  85. #define REG_PCLK_COUNTER_VALUE 0x13
  86. #define REG_501_FIFO_CTRL 0x15
  87. #define RST_501_FIFO BIT(1)
  88. #define REG_TRAIN_CTRL0 0x16
  89. #define FORCE_LBR BIT(0)
  90. #define LANE_COUNT_MASK 0x06
  91. #define LANE_SWAP BIT(3)
  92. #define SPREAD_AMP_5 BIT(4)
  93. #define FORCE_CR_DONE BIT(5)
  94. #define FORCE_EQ_DONE BIT(6)
  95. #define REG_TRAIN_CTRL1 0x17
  96. #define AUTO_TRAIN BIT(0)
  97. #define MANUAL_TRAIN BIT(1)
  98. #define FORCE_RETRAIN BIT(2)
  99. #define REG_AUX_CTRL 0x23
  100. #define CLR_EDID_FIFO BIT(0)
  101. #define AUX_USER_MODE BIT(1)
  102. #define AUX_NO_SEGMENT_WR BIT(6)
  103. #define AUX_EN_FIFO_READ BIT(7)
  104. #define REG_AUX_ADR_0_7 0x24
  105. #define REG_AUX_ADR_8_15 0x25
  106. #define REG_AUX_ADR_16_19 0x26
  107. #define REG_AUX_OUT_DATA0 0x27
  108. #define REG_AUX_CMD_REQ 0x2B
  109. #define AUX_BUSY BIT(5)
  110. #define REG_AUX_DATA_0_7 0x2C
  111. #define REG_AUX_DATA_8_15 0x2D
  112. #define REG_AUX_DATA_16_23 0x2E
  113. #define REG_AUX_DATA_24_31 0x2F
  114. #define REG_AUX_DATA_FIFO 0x2F
  115. #define REG_AUX_ERROR_STS 0x9F
  116. #define M_AUX_REQ_FAIL 0x03
  117. #define REG_HDCP_CTRL1 0x38
  118. #define HDCP_CP_ENABLE BIT(0)
  119. #define REG_HDCP_TRIGGER 0x39
  120. #define HDCP_TRIGGER_START BIT(0)
  121. #define HDCP_TRIGGER_CPIRQ BIT(1)
  122. #define HDCP_TRIGGER_KSV_DONE BIT(4)
  123. #define HDCP_TRIGGER_KSV_FAIL BIT(5)
  124. #define REG_HDCP_CTRL2 0x3A
  125. #define HDCP_AN_SEL BIT(0)
  126. #define HDCP_AN_GEN BIT(1)
  127. #define HDCP_HW_HPDIRQ_ACT BIT(2)
  128. #define HDCP_EN_M0_READ BIT(5)
  129. #define REG_M0_0_7 0x4C
  130. #define REG_AN_0_7 0x4C
  131. #define REG_SP_CTRL0 0x58
  132. #define REG_IP_CTRL1 0x59
  133. #define REG_IP_CTRL2 0x5A
  134. #define REG_LINK_DRV 0x5C
  135. #define DRV_HS BIT(1)
  136. #define REG_DRV_LN_DATA_SEL 0x5D
  137. #define REG_AUX 0x5E
  138. #define REG_VID_BUS_CTRL0 0x60
  139. #define IN_DDR BIT(2)
  140. #define DDR_CD (0x01 << 6)
  141. #define REG_VID_BUS_CTRL1 0x61
  142. #define TX_FIFO_RESET BIT(1)
  143. #define REG_INPUT_CTRL 0xA0
  144. #define INPUT_HSYNC_POL BIT(0)
  145. #define INPUT_VSYNC_POL BIT(2)
  146. #define INPUT_INTERLACED BIT(4)
  147. #define REG_INPUT_HTOTAL 0xA1
  148. #define REG_INPUT_HACTIVE_START 0xA3
  149. #define REG_INPUT_HACTIVE_WIDTH 0xA5
  150. #define REG_INPUT_HFRONT_PORCH 0xA7
  151. #define REG_INPUT_HSYNC_WIDTH 0xA9
  152. #define REG_INPUT_VTOTAL 0xAB
  153. #define REG_INPUT_VACTIVE_START 0xAD
  154. #define REG_INPUT_VACTIVE_WIDTH 0xAF
  155. #define REG_INPUT_VFRONT_PORCH 0xB1
  156. #define REG_INPUT_VSYNC_WIDTH 0xB3
  157. #define REG_AUDIO_SRC_CTRL 0xB8
  158. #define M_AUDIO_I2S_EN 0x0F
  159. #define EN_I2S0 BIT(0)
  160. #define EN_I2S1 BIT(1)
  161. #define EN_I2S2 BIT(2)
  162. #define EN_I2S3 BIT(3)
  163. #define AUDIO_FIFO_RESET BIT(7)
  164. #define REG_AUDIO_FMT 0xB9
  165. #define REG_AUDIO_FIFO_SEL 0xBA
  166. #define REG_AUDIO_CTRL0 0xBB
  167. #define AUDIO_FULL_PKT BIT(4)
  168. #define AUDIO_16B_BOUND BIT(5)
  169. #define REG_AUDIO_CTRL1 0xBC
  170. #define REG_AUDIO_INPUT_FREQ 0xBE
  171. #define REG_IEC958_STS0 0xBF
  172. #define REG_IEC958_STS1 0xC0
  173. #define REG_IEC958_STS2 0xC1
  174. #define REG_IEC958_STS3 0xC2
  175. #define REG_IEC958_STS4 0xC3
  176. #define REG_HPD_IRQ_TIME 0xC9
  177. #define REG_AUX_DEBUG_MODE 0xCA
  178. #define REG_AUX_OPT2 0xCB
  179. #define REG_HDCP_OPT 0xCE
  180. #define REG_USER_DRV_PRE 0xCF
  181. #define REG_DATA_MUTE_CTRL 0xD3
  182. #define ENABLE_ENHANCED_FRAME BIT(0)
  183. #define ENABLE_AUTO_VIDEO_FIFO_RESET BIT(1)
  184. #define EN_VID_MUTE BIT(4)
  185. #define EN_AUD_MUTE BIT(5)
  186. #define REG_TIME_STMP_CTRL 0xD4
  187. #define EN_ENHANCE_VID_STMP BIT(0)
  188. #define EN_ENHANCE_AUD_STMP BIT(2)
  189. #define M_STAMP_STEP 0x30
  190. #define EN_SSC_GAT BIT(6)
  191. #define REG_INFOFRAME_CTRL 0xE8
  192. #define EN_AVI_PKT BIT(0)
  193. #define EN_AUD_PKT BIT(1)
  194. #define EN_MPG_PKT BIT(2)
  195. #define EN_GEN_PKT BIT(3)
  196. #define EN_VID_TIME_STMP BIT(4)
  197. #define EN_AUD_TIME_STMP BIT(5)
  198. #define EN_VID_CTRL_PKT (EN_AVI_PKT | EN_VID_TIME_STMP)
  199. #define EN_AUD_CTRL_PKT (EN_AUD_PKT | EN_AUD_TIME_STMP)
  200. #define REG_AUDIO_N_0_7 0xDE
  201. #define REG_AUDIO_N_8_15 0xDF
  202. #define REG_AUDIO_N_16_23 0xE0
  203. #define REG_AVI_INFO_DB1 0xE9
  204. #define REG_AVI_INFO_DB2 0xEA
  205. #define REG_AVI_INFO_DB3 0xEB
  206. #define REG_AVI_INFO_DB4 0xEC
  207. #define REG_AVI_INFO_DB5 0xED
  208. #define REG_AVI_INFO_SUM 0xF6
  209. #define REG_AUD_INFOFRAM_DB1 0xF7
  210. #define REG_AUD_INFOFRAM_DB2 0xF8
  211. #define REG_AUD_INFOFRAM_DB3 0xF9
  212. #define REG_AUD_INFOFRAM_DB4 0xFA
  213. #define REG_AUD_INFOFRAM_SUM 0xFB
  214. /* the following six registers are in bank1 */
  215. #define REG_DRV_0_DB_800_MV 0x17E
  216. #define REG_PRE_0_DB_800_MV 0x17F
  217. #define REG_PRE_3P5_DB_800_MV 0x181
  218. #define REG_SSC_CTRL0 0x188
  219. #define REG_SSC_CTRL1 0x189
  220. #define REG_SSC_CTRL2 0x18A
  221. #define RBR DP_LINK_BW_1_62
  222. #define HBR DP_LINK_BW_2_7
  223. #define HBR2 DP_LINK_BW_5_4
  224. #define HBR3 DP_LINK_BW_8_1
  225. #define DPCD_V_1_1 0x11
  226. #define MISC_VERB 0xF0
  227. #define MISC_VERC 0x70
  228. #define I2S_INPUT_FORMAT_STANDARD 0
  229. #define I2S_INPUT_FORMAT_32BIT 1
  230. #define I2S_INPUT_LEFT_JUSTIFIED 0
  231. #define I2S_INPUT_RIGHT_JUSTIFIED 1
  232. #define I2S_DATA_1T_DELAY 0
  233. #define I2S_DATA_NO_DELAY 1
  234. #define I2S_WS_LEFT_CHANNEL 0
  235. #define I2S_WS_RIGHT_CHANNEL 1
  236. #define I2S_DATA_MSB_FIRST 0
  237. #define I2S_DATA_LSB_FIRST 1
  238. #define WORD_LENGTH_16BIT 0
  239. #define WORD_LENGTH_18BIT 1
  240. #define WORD_LENGTH_20BIT 2
  241. #define WORD_LENGTH_24BIT 3
  242. #define DEBUGFS_DIR_NAME "it6505-debugfs"
  243. #define READ_BUFFER_SIZE 400
  244. /* Vendor option */
  245. #define HDCP_DESIRED 1
  246. #define MAX_LANE_COUNT 4
  247. #define MAX_LINK_RATE HBR
  248. #define AUTO_TRAIN_RETRY 3
  249. #define MAX_HDCP_DOWN_STREAM_COUNT 127
  250. #define MAX_CR_LEVEL 0x03
  251. #define MAX_EQ_LEVEL 0x03
  252. #define AUX_WAIT_TIMEOUT_MS 15
  253. #define AUX_FIFO_MAX_SIZE 16
  254. #define PIXEL_CLK_DELAY 1
  255. #define PIXEL_CLK_INVERSE 0
  256. #define ADJUST_PHASE_THRESHOLD 80000
  257. #define DPI_PIXEL_CLK_MAX 95000
  258. #define HDCP_SHA1_FIFO_LEN (MAX_HDCP_DOWN_STREAM_COUNT * 5 + 10)
  259. #define DEFAULT_PWR_ON 0
  260. #define DEFAULT_DRV_HOLD 0
  261. #define AUDIO_SELECT I2S
  262. #define AUDIO_TYPE LPCM
  263. #define AUDIO_SAMPLE_RATE SAMPLE_RATE_48K
  264. #define AUDIO_CHANNEL_COUNT 2
  265. #define I2S_INPUT_FORMAT I2S_INPUT_FORMAT_32BIT
  266. #define I2S_JUSTIFIED I2S_INPUT_LEFT_JUSTIFIED
  267. #define I2S_DATA_DELAY I2S_DATA_1T_DELAY
  268. #define I2S_WS_CHANNEL I2S_WS_LEFT_CHANNEL
  269. #define I2S_DATA_SEQUENCE I2S_DATA_MSB_FIRST
  270. #define AUDIO_WORD_LENGTH WORD_LENGTH_24BIT
  271. enum aux_cmd_type {
  272. CMD_AUX_NATIVE_READ = 0x0,
  273. CMD_AUX_NATIVE_WRITE = 0x5,
  274. CMD_AUX_I2C_EDID_READ = 0xB,
  275. };
  276. enum aux_cmd_reply {
  277. REPLY_ACK,
  278. REPLY_NACK,
  279. REPLY_DEFER,
  280. };
  281. enum link_train_status {
  282. LINK_IDLE,
  283. LINK_BUSY,
  284. LINK_OK,
  285. };
  286. enum hdcp_state {
  287. HDCP_AUTH_IDLE,
  288. HDCP_AUTH_GOING,
  289. HDCP_AUTH_DONE,
  290. };
  291. struct it6505_platform_data {
  292. struct regulator *pwr18;
  293. struct regulator *ovdd;
  294. struct gpio_desc *gpiod_reset;
  295. };
  296. enum it6505_audio_select {
  297. I2S = 0,
  298. SPDIF,
  299. };
  300. enum it6505_audio_sample_rate {
  301. SAMPLE_RATE_24K = 0x6,
  302. SAMPLE_RATE_32K = 0x3,
  303. SAMPLE_RATE_48K = 0x2,
  304. SAMPLE_RATE_96K = 0xA,
  305. SAMPLE_RATE_192K = 0xE,
  306. SAMPLE_RATE_44_1K = 0x0,
  307. SAMPLE_RATE_88_2K = 0x8,
  308. SAMPLE_RATE_176_4K = 0xC,
  309. };
  310. enum it6505_audio_type {
  311. LPCM = 0,
  312. NLPCM,
  313. DSS,
  314. };
  315. struct it6505_audio_data {
  316. enum it6505_audio_select select;
  317. enum it6505_audio_sample_rate sample_rate;
  318. enum it6505_audio_type type;
  319. u8 word_length;
  320. u8 channel_count;
  321. u8 i2s_input_format;
  322. u8 i2s_justified;
  323. u8 i2s_data_delay;
  324. u8 i2s_ws_channel;
  325. u8 i2s_data_sequence;
  326. };
  327. struct it6505_audio_sample_rate_map {
  328. enum it6505_audio_sample_rate rate;
  329. int sample_rate_value;
  330. };
  331. struct it6505_drm_dp_link {
  332. unsigned char revision;
  333. unsigned int rate;
  334. unsigned int num_lanes;
  335. unsigned long capabilities;
  336. };
  337. struct debugfs_entries {
  338. char *name;
  339. const struct file_operations *fops;
  340. };
  341. struct it6505 {
  342. struct drm_dp_aux aux;
  343. struct drm_bridge bridge;
  344. struct device *dev;
  345. struct it6505_drm_dp_link link;
  346. struct it6505_platform_data pdata;
  347. /*
  348. * Mutex protects extcon and interrupt functions from interfering
  349. * each other.
  350. */
  351. struct mutex extcon_lock;
  352. struct mutex mode_lock; /* used to bridge_detect */
  353. struct mutex aux_lock; /* used to aux data transfers */
  354. struct regmap *regmap;
  355. struct drm_display_mode source_output_mode;
  356. struct drm_display_mode video_info;
  357. struct notifier_block event_nb;
  358. struct extcon_dev *extcon;
  359. struct work_struct extcon_wq;
  360. int extcon_state;
  361. enum drm_connector_status connector_status;
  362. enum link_train_status link_state;
  363. struct work_struct link_works;
  364. u8 dpcd[DP_RECEIVER_CAP_SIZE];
  365. u8 lane_count;
  366. u8 link_rate_bw_code;
  367. u8 sink_count;
  368. bool step_train;
  369. bool branch_device;
  370. bool enable_ssc;
  371. bool lane_swap_disabled;
  372. bool lane_swap;
  373. bool powered;
  374. bool hpd_state;
  375. u32 afe_setting;
  376. u32 max_dpi_pixel_clock;
  377. u32 max_lane_count;
  378. enum hdcp_state hdcp_status;
  379. struct delayed_work hdcp_work;
  380. struct work_struct hdcp_wait_ksv_list;
  381. struct completion extcon_completion;
  382. u8 auto_train_retry;
  383. bool hdcp_desired;
  384. bool is_repeater;
  385. u8 hdcp_down_stream_count;
  386. u8 bksvs[DRM_HDCP_KSV_LEN];
  387. u8 sha1_input[HDCP_SHA1_FIFO_LEN];
  388. bool enable_enhanced_frame;
  389. hdmi_codec_plugged_cb plugged_cb;
  390. struct device *codec_dev;
  391. struct delayed_work delayed_audio;
  392. struct it6505_audio_data audio;
  393. struct dentry *debugfs;
  394. /* it6505 driver hold option */
  395. bool enable_drv_hold;
  396. const struct drm_edid *cached_edid;
  397. int irq;
  398. };
  399. struct it6505_step_train_para {
  400. u8 voltage_swing[MAX_LANE_COUNT];
  401. u8 pre_emphasis[MAX_LANE_COUNT];
  402. };
  403. /*
  404. * Vendor option afe settings for different platforms
  405. * 0: without FPC cable
  406. * 1: with FPC cable
  407. */
  408. static const u8 afe_setting_table[][3] = {
  409. {0x82, 0x00, 0x45},
  410. {0x93, 0x2A, 0x85}
  411. };
  412. static const struct it6505_audio_sample_rate_map audio_sample_rate_map[] = {
  413. {SAMPLE_RATE_24K, 24000},
  414. {SAMPLE_RATE_32K, 32000},
  415. {SAMPLE_RATE_48K, 48000},
  416. {SAMPLE_RATE_96K, 96000},
  417. {SAMPLE_RATE_192K, 192000},
  418. {SAMPLE_RATE_44_1K, 44100},
  419. {SAMPLE_RATE_88_2K, 88200},
  420. {SAMPLE_RATE_176_4K, 176400},
  421. };
  422. static const struct regmap_range it6505_bridge_volatile_ranges[] = {
  423. { .range_min = 0, .range_max = 0x1FF },
  424. };
  425. static const struct regmap_access_table it6505_bridge_volatile_table = {
  426. .yes_ranges = it6505_bridge_volatile_ranges,
  427. .n_yes_ranges = ARRAY_SIZE(it6505_bridge_volatile_ranges),
  428. };
  429. static const struct regmap_range_cfg it6505_regmap_banks[] = {
  430. {
  431. .name = "it6505",
  432. .range_min = 0x00,
  433. .range_max = 0x1FF,
  434. .selector_reg = REG_BANK_SEL,
  435. .selector_mask = 0x1,
  436. .selector_shift = 0,
  437. .window_start = 0x00,
  438. .window_len = 0x100,
  439. },
  440. };
  441. static const struct regmap_config it6505_regmap_config = {
  442. .reg_bits = 8,
  443. .val_bits = 8,
  444. .volatile_table = &it6505_bridge_volatile_table,
  445. .cache_type = REGCACHE_NONE,
  446. .ranges = it6505_regmap_banks,
  447. .num_ranges = ARRAY_SIZE(it6505_regmap_banks),
  448. .max_register = 0x1FF,
  449. };
  450. static int it6505_read(struct it6505 *it6505, unsigned int reg_addr)
  451. {
  452. unsigned int value;
  453. int err;
  454. struct device *dev = it6505->dev;
  455. if (!it6505->powered)
  456. return -ENODEV;
  457. err = regmap_read(it6505->regmap, reg_addr, &value);
  458. if (err < 0) {
  459. dev_err(dev, "read failed reg[0x%x] err: %d", reg_addr, err);
  460. return err;
  461. }
  462. return value;
  463. }
  464. static int it6505_write(struct it6505 *it6505, unsigned int reg_addr,
  465. unsigned int reg_val)
  466. {
  467. int err;
  468. struct device *dev = it6505->dev;
  469. if (!it6505->powered)
  470. return -ENODEV;
  471. err = regmap_write(it6505->regmap, reg_addr, reg_val);
  472. if (err < 0) {
  473. dev_err(dev, "write failed reg[0x%x] = 0x%x err = %d",
  474. reg_addr, reg_val, err);
  475. return err;
  476. }
  477. return 0;
  478. }
  479. static int it6505_set_bits(struct it6505 *it6505, unsigned int reg,
  480. unsigned int mask, unsigned int value)
  481. {
  482. int err;
  483. struct device *dev = it6505->dev;
  484. if (!it6505->powered)
  485. return -ENODEV;
  486. err = regmap_update_bits(it6505->regmap, reg, mask, value);
  487. if (err < 0) {
  488. dev_err(dev, "write reg[0x%x] = 0x%x mask = 0x%x failed err %d",
  489. reg, value, mask, err);
  490. return err;
  491. }
  492. return 0;
  493. }
  494. static void it6505_debug_print(struct it6505 *it6505, unsigned int reg,
  495. const char *prefix)
  496. {
  497. struct device *dev = it6505->dev;
  498. int val;
  499. if (!drm_debug_enabled(DRM_UT_DRIVER))
  500. return;
  501. val = it6505_read(it6505, reg);
  502. if (val < 0)
  503. DRM_DEV_DEBUG_DRIVER(dev, "%s reg[%02x] read error (%d)",
  504. prefix, reg, val);
  505. else
  506. DRM_DEV_DEBUG_DRIVER(dev, "%s reg[%02x] = 0x%02x", prefix, reg,
  507. val);
  508. }
  509. static int it6505_dpcd_read(struct it6505 *it6505, unsigned long offset)
  510. {
  511. u8 value;
  512. int ret;
  513. struct device *dev = it6505->dev;
  514. ret = drm_dp_dpcd_readb(&it6505->aux, offset, &value);
  515. if (ret < 0) {
  516. dev_err(dev, "DPCD read failed [0x%lx] ret: %d", offset, ret);
  517. return ret;
  518. }
  519. return value;
  520. }
  521. static int it6505_dpcd_write(struct it6505 *it6505, unsigned long offset,
  522. u8 datain)
  523. {
  524. int ret;
  525. struct device *dev = it6505->dev;
  526. ret = drm_dp_dpcd_writeb(&it6505->aux, offset, datain);
  527. if (ret < 0) {
  528. dev_err(dev, "DPCD write failed [0x%lx] ret: %d", offset, ret);
  529. return ret;
  530. }
  531. return 0;
  532. }
  533. static int it6505_get_dpcd(struct it6505 *it6505, int offset, u8 *dpcd, int num)
  534. {
  535. int ret;
  536. struct device *dev = it6505->dev;
  537. ret = drm_dp_dpcd_read(&it6505->aux, offset, dpcd, num);
  538. if (ret < 0)
  539. return ret;
  540. DRM_DEV_DEBUG_DRIVER(dev, "ret = %d DPCD[0x%x] = 0x%*ph", ret, offset,
  541. num, dpcd);
  542. return 0;
  543. }
  544. static void it6505_dump(struct it6505 *it6505)
  545. {
  546. unsigned int i, j;
  547. u8 regs[16];
  548. struct device *dev = it6505->dev;
  549. for (i = 0; i <= 0xff; i += 16) {
  550. for (j = 0; j < 16; j++)
  551. regs[j] = it6505_read(it6505, i + j);
  552. DRM_DEV_DEBUG_DRIVER(dev, "[0x%02x] = %16ph", i, regs);
  553. }
  554. }
  555. static bool it6505_get_sink_hpd_status(struct it6505 *it6505)
  556. {
  557. int reg_0d;
  558. reg_0d = it6505_read(it6505, REG_SYSTEM_STS);
  559. if (reg_0d < 0)
  560. return false;
  561. return reg_0d & HPD_STS;
  562. }
  563. static int it6505_read_word(struct it6505 *it6505, unsigned int reg)
  564. {
  565. int val0, val1;
  566. val0 = it6505_read(it6505, reg);
  567. if (val0 < 0)
  568. return val0;
  569. val1 = it6505_read(it6505, reg + 1);
  570. if (val1 < 0)
  571. return val1;
  572. return (val1 << 8) | val0;
  573. }
  574. static void it6505_calc_video_info(struct it6505 *it6505)
  575. {
  576. struct device *dev = it6505->dev;
  577. int hsync_pol, vsync_pol, interlaced;
  578. int htotal, hdes, hdew, hfph, hsyncw;
  579. int vtotal, vdes, vdew, vfph, vsyncw;
  580. int rddata, i, pclk, sum = 0;
  581. usleep_range(10000, 15000);
  582. rddata = it6505_read(it6505, REG_INPUT_CTRL);
  583. hsync_pol = rddata & INPUT_HSYNC_POL;
  584. vsync_pol = (rddata & INPUT_VSYNC_POL) >> 2;
  585. interlaced = (rddata & INPUT_INTERLACED) >> 4;
  586. htotal = it6505_read_word(it6505, REG_INPUT_HTOTAL) & 0x1FFF;
  587. hdes = it6505_read_word(it6505, REG_INPUT_HACTIVE_START) & 0x1FFF;
  588. hdew = it6505_read_word(it6505, REG_INPUT_HACTIVE_WIDTH) & 0x1FFF;
  589. hfph = it6505_read_word(it6505, REG_INPUT_HFRONT_PORCH) & 0x1FFF;
  590. hsyncw = it6505_read_word(it6505, REG_INPUT_HSYNC_WIDTH) & 0x1FFF;
  591. vtotal = it6505_read_word(it6505, REG_INPUT_VTOTAL) & 0xFFF;
  592. vdes = it6505_read_word(it6505, REG_INPUT_VACTIVE_START) & 0xFFF;
  593. vdew = it6505_read_word(it6505, REG_INPUT_VACTIVE_WIDTH) & 0xFFF;
  594. vfph = it6505_read_word(it6505, REG_INPUT_VFRONT_PORCH) & 0xFFF;
  595. vsyncw = it6505_read_word(it6505, REG_INPUT_VSYNC_WIDTH) & 0xFFF;
  596. DRM_DEV_DEBUG_DRIVER(dev, "hsync_pol:%d, vsync_pol:%d, interlaced:%d",
  597. hsync_pol, vsync_pol, interlaced);
  598. DRM_DEV_DEBUG_DRIVER(dev, "hactive_start:%d, vactive_start:%d",
  599. hdes, vdes);
  600. for (i = 0; i < 3; i++) {
  601. it6505_set_bits(it6505, REG_DATA_CTRL0, ENABLE_PCLK_COUNTER,
  602. ENABLE_PCLK_COUNTER);
  603. usleep_range(10000, 15000);
  604. it6505_set_bits(it6505, REG_DATA_CTRL0, ENABLE_PCLK_COUNTER,
  605. 0x00);
  606. rddata = it6505_read_word(it6505, REG_PCLK_COUNTER_VALUE) &
  607. 0xFFF;
  608. sum += rddata;
  609. }
  610. if (sum == 0) {
  611. DRM_DEV_DEBUG_DRIVER(dev, "calc video timing error");
  612. return;
  613. }
  614. sum /= 3;
  615. pclk = 13500 * 2048 / sum;
  616. it6505->video_info.clock = pclk;
  617. it6505->video_info.hdisplay = hdew;
  618. it6505->video_info.hsync_start = hdew + hfph;
  619. it6505->video_info.hsync_end = hdew + hfph + hsyncw;
  620. it6505->video_info.htotal = htotal;
  621. it6505->video_info.vdisplay = vdew;
  622. it6505->video_info.vsync_start = vdew + vfph;
  623. it6505->video_info.vsync_end = vdew + vfph + vsyncw;
  624. it6505->video_info.vtotal = vtotal;
  625. DRM_DEV_DEBUG_DRIVER(dev, DRM_MODE_FMT,
  626. DRM_MODE_ARG(&it6505->video_info));
  627. }
  628. static int it6505_drm_dp_link_set_power(struct drm_dp_aux *aux,
  629. struct it6505_drm_dp_link *link,
  630. u8 mode)
  631. {
  632. u8 value;
  633. int err;
  634. /* DP_SET_POWER register is only available on DPCD v1.1 and later */
  635. if (link->revision < DPCD_V_1_1)
  636. return 0;
  637. err = drm_dp_dpcd_readb(aux, DP_SET_POWER, &value);
  638. if (err < 0)
  639. return err;
  640. value &= ~DP_SET_POWER_MASK;
  641. value |= mode;
  642. err = drm_dp_dpcd_writeb(aux, DP_SET_POWER, value);
  643. if (err < 0)
  644. return err;
  645. if (mode == DP_SET_POWER_D0) {
  646. /*
  647. * According to the DP 1.1 specification, a "Sink Device must
  648. * exit the power saving state within 1 ms" (Section 2.5.3.1,
  649. * Table 5-52, "Sink Control Field" (register 0x600).
  650. */
  651. usleep_range(1000, 2000);
  652. }
  653. return 0;
  654. }
  655. static void it6505_clear_int(struct it6505 *it6505)
  656. {
  657. it6505_write(it6505, INT_STATUS_01, 0xFF);
  658. it6505_write(it6505, INT_STATUS_02, 0xFF);
  659. it6505_write(it6505, INT_STATUS_03, 0xFF);
  660. }
  661. static void it6505_int_mask_enable(struct it6505 *it6505)
  662. {
  663. it6505_write(it6505, INT_MASK_01, BIT(INT_HPD_CHANGE) |
  664. BIT(INT_RECEIVE_HPD_IRQ) | BIT(INT_SCDT_CHANGE) |
  665. BIT(INT_HDCP_FAIL) | BIT(INT_HDCP_DONE));
  666. it6505_write(it6505, INT_MASK_02, BIT(INT_AUX_CMD_FAIL) |
  667. BIT(INT_HDCP_KSV_CHECK) | BIT(INT_AUDIO_FIFO_ERROR));
  668. it6505_write(it6505, INT_MASK_03, BIT(INT_LINK_TRAIN_FAIL) |
  669. BIT(INT_VID_FIFO_ERROR) | BIT(INT_IO_LATCH_FIFO_OVERFLOW));
  670. }
  671. static void it6505_int_mask_disable(struct it6505 *it6505)
  672. {
  673. it6505_write(it6505, INT_MASK_01, 0x00);
  674. it6505_write(it6505, INT_MASK_02, 0x00);
  675. it6505_write(it6505, INT_MASK_03, 0x00);
  676. }
  677. static void it6505_lane_termination_on(struct it6505 *it6505)
  678. {
  679. int regcf;
  680. regcf = it6505_read(it6505, REG_USER_DRV_PRE);
  681. if (regcf == MISC_VERB)
  682. it6505_set_bits(it6505, REG_DRV_LN_DATA_SEL, 0x80, 0x00);
  683. if (regcf == MISC_VERC) {
  684. if (it6505->lane_swap) {
  685. switch (it6505->lane_count) {
  686. case 1:
  687. case 2:
  688. it6505_set_bits(it6505, REG_DRV_LN_DATA_SEL,
  689. 0x0C, 0x08);
  690. break;
  691. default:
  692. it6505_set_bits(it6505, REG_DRV_LN_DATA_SEL,
  693. 0x0C, 0x0C);
  694. break;
  695. }
  696. } else {
  697. switch (it6505->lane_count) {
  698. case 1:
  699. case 2:
  700. it6505_set_bits(it6505, REG_DRV_LN_DATA_SEL,
  701. 0x0C, 0x04);
  702. break;
  703. default:
  704. it6505_set_bits(it6505, REG_DRV_LN_DATA_SEL,
  705. 0x0C, 0x0C);
  706. break;
  707. }
  708. }
  709. }
  710. }
  711. static void it6505_lane_termination_off(struct it6505 *it6505)
  712. {
  713. int regcf;
  714. regcf = it6505_read(it6505, REG_USER_DRV_PRE);
  715. if (regcf == MISC_VERB)
  716. it6505_set_bits(it6505, REG_DRV_LN_DATA_SEL, 0x80, 0x80);
  717. if (regcf == MISC_VERC)
  718. it6505_set_bits(it6505, REG_DRV_LN_DATA_SEL, 0x0C, 0x00);
  719. }
  720. static void it6505_lane_power_on(struct it6505 *it6505)
  721. {
  722. it6505_set_bits(it6505, REG_LINK_DRV, 0xF1,
  723. (it6505->lane_swap ?
  724. GENMASK(7, 8 - it6505->lane_count) :
  725. GENMASK(3 + it6505->lane_count, 4)) |
  726. 0x01);
  727. }
  728. static void it6505_lane_power_off(struct it6505 *it6505)
  729. {
  730. it6505_set_bits(it6505, REG_LINK_DRV, 0xF0, 0x00);
  731. }
  732. static void it6505_lane_off(struct it6505 *it6505)
  733. {
  734. it6505_lane_power_off(it6505);
  735. it6505_lane_termination_off(it6505);
  736. }
  737. static void it6505_aux_termination_on(struct it6505 *it6505)
  738. {
  739. int regcf;
  740. regcf = it6505_read(it6505, REG_USER_DRV_PRE);
  741. if (regcf == MISC_VERB)
  742. it6505_lane_termination_on(it6505);
  743. if (regcf == MISC_VERC)
  744. it6505_set_bits(it6505, REG_DRV_LN_DATA_SEL, 0x80, 0x80);
  745. }
  746. static void it6505_aux_power_on(struct it6505 *it6505)
  747. {
  748. it6505_set_bits(it6505, REG_AUX, 0x02, 0x02);
  749. }
  750. static void it6505_aux_on(struct it6505 *it6505)
  751. {
  752. it6505_aux_power_on(it6505);
  753. it6505_aux_termination_on(it6505);
  754. }
  755. static void it6505_aux_reset(struct it6505 *it6505)
  756. {
  757. it6505_set_bits(it6505, REG_RESET_CTRL, AUX_RESET, AUX_RESET);
  758. it6505_set_bits(it6505, REG_RESET_CTRL, AUX_RESET, 0x00);
  759. }
  760. static void it6505_reset_logic(struct it6505 *it6505)
  761. {
  762. regmap_write(it6505->regmap, REG_RESET_CTRL, ALL_LOGIC_RESET);
  763. usleep_range(1000, 1500);
  764. }
  765. static bool it6505_aux_op_finished(struct it6505 *it6505)
  766. {
  767. int reg2b = it6505_read(it6505, REG_AUX_CMD_REQ);
  768. if (reg2b < 0)
  769. return false;
  770. return (reg2b & AUX_BUSY) == 0;
  771. }
  772. static int it6505_aux_wait(struct it6505 *it6505)
  773. {
  774. int status;
  775. unsigned long timeout;
  776. struct device *dev = it6505->dev;
  777. timeout = jiffies + msecs_to_jiffies(AUX_WAIT_TIMEOUT_MS) + 1;
  778. while (!it6505_aux_op_finished(it6505)) {
  779. if (time_after(jiffies, timeout)) {
  780. dev_err(dev, "Timed out waiting AUX to finish");
  781. return -ETIMEDOUT;
  782. }
  783. usleep_range(1000, 2000);
  784. }
  785. status = it6505_read(it6505, REG_AUX_ERROR_STS);
  786. if (status < 0) {
  787. dev_err(dev, "Failed to read AUX channel: %d", status);
  788. return status;
  789. }
  790. return 0;
  791. }
  792. static ssize_t it6505_aux_operation(struct it6505 *it6505,
  793. enum aux_cmd_type cmd,
  794. unsigned int address, u8 *buffer,
  795. size_t size, enum aux_cmd_reply *reply)
  796. {
  797. int i, ret;
  798. bool aux_write_check = false;
  799. if (!it6505_get_sink_hpd_status(it6505))
  800. return -EIO;
  801. /* set AUX user mode */
  802. it6505_set_bits(it6505, REG_AUX_CTRL, AUX_USER_MODE, AUX_USER_MODE);
  803. aux_op_start:
  804. if (cmd == CMD_AUX_I2C_EDID_READ) {
  805. /* AUX EDID FIFO has max length of AUX_FIFO_MAX_SIZE bytes. */
  806. size = min_t(size_t, size, AUX_FIFO_MAX_SIZE);
  807. /* Enable AUX FIFO read back and clear FIFO */
  808. it6505_set_bits(it6505, REG_AUX_CTRL,
  809. AUX_EN_FIFO_READ | CLR_EDID_FIFO,
  810. AUX_EN_FIFO_READ | CLR_EDID_FIFO);
  811. it6505_set_bits(it6505, REG_AUX_CTRL,
  812. AUX_EN_FIFO_READ | CLR_EDID_FIFO,
  813. AUX_EN_FIFO_READ);
  814. } else {
  815. /* The DP AUX transmit buffer has 4 bytes. */
  816. size = min_t(size_t, size, 4);
  817. it6505_set_bits(it6505, REG_AUX_CTRL, AUX_NO_SEGMENT_WR,
  818. AUX_NO_SEGMENT_WR);
  819. }
  820. /* Start Address[7:0] */
  821. it6505_write(it6505, REG_AUX_ADR_0_7, (address >> 0) & 0xFF);
  822. /* Start Address[15:8] */
  823. it6505_write(it6505, REG_AUX_ADR_8_15, (address >> 8) & 0xFF);
  824. /* WriteNum[3:0]+StartAdr[19:16] */
  825. it6505_write(it6505, REG_AUX_ADR_16_19,
  826. ((address >> 16) & 0x0F) | ((size - 1) << 4));
  827. if (cmd == CMD_AUX_NATIVE_WRITE)
  828. regmap_bulk_write(it6505->regmap, REG_AUX_OUT_DATA0, buffer,
  829. size);
  830. /* Aux Fire */
  831. it6505_write(it6505, REG_AUX_CMD_REQ, cmd);
  832. ret = it6505_aux_wait(it6505);
  833. if (ret < 0)
  834. goto aux_op_err;
  835. ret = it6505_read(it6505, REG_AUX_ERROR_STS);
  836. if (ret < 0)
  837. goto aux_op_err;
  838. switch ((ret >> 6) & 0x3) {
  839. case 0:
  840. *reply = REPLY_ACK;
  841. break;
  842. case 1:
  843. *reply = REPLY_DEFER;
  844. ret = -EAGAIN;
  845. goto aux_op_err;
  846. case 2:
  847. *reply = REPLY_NACK;
  848. ret = -EIO;
  849. goto aux_op_err;
  850. case 3:
  851. ret = -ETIMEDOUT;
  852. goto aux_op_err;
  853. }
  854. /* Read back Native Write data */
  855. if (cmd == CMD_AUX_NATIVE_WRITE) {
  856. aux_write_check = true;
  857. cmd = CMD_AUX_NATIVE_READ;
  858. goto aux_op_start;
  859. }
  860. if (cmd == CMD_AUX_I2C_EDID_READ) {
  861. for (i = 0; i < size; i++) {
  862. ret = it6505_read(it6505, REG_AUX_DATA_FIFO);
  863. if (ret < 0)
  864. goto aux_op_err;
  865. buffer[i] = ret;
  866. }
  867. } else {
  868. for (i = 0; i < size; i++) {
  869. ret = it6505_read(it6505, REG_AUX_DATA_0_7 + i);
  870. if (ret < 0)
  871. goto aux_op_err;
  872. if (aux_write_check && buffer[size - 1 - i] != ret) {
  873. ret = -EINVAL;
  874. goto aux_op_err;
  875. }
  876. buffer[size - 1 - i] = ret;
  877. }
  878. }
  879. ret = i;
  880. aux_op_err:
  881. if (cmd == CMD_AUX_I2C_EDID_READ) {
  882. /* clear AUX FIFO */
  883. it6505_set_bits(it6505, REG_AUX_CTRL,
  884. AUX_EN_FIFO_READ | CLR_EDID_FIFO,
  885. AUX_EN_FIFO_READ | CLR_EDID_FIFO);
  886. it6505_set_bits(it6505, REG_AUX_CTRL,
  887. AUX_EN_FIFO_READ | CLR_EDID_FIFO, 0x00);
  888. }
  889. /* Leave AUX user mode */
  890. it6505_set_bits(it6505, REG_AUX_CTRL, AUX_USER_MODE, 0);
  891. return ret;
  892. }
  893. static ssize_t it6505_aux_do_transfer(struct it6505 *it6505,
  894. enum aux_cmd_type cmd,
  895. unsigned int address, u8 *buffer,
  896. size_t size, enum aux_cmd_reply *reply)
  897. {
  898. int i, ret_size, ret = 0, request_size;
  899. mutex_lock(&it6505->aux_lock);
  900. for (i = 0; i < size; i += 4) {
  901. request_size = min((int)size - i, 4);
  902. ret_size = it6505_aux_operation(it6505, cmd, address + i,
  903. buffer + i, request_size,
  904. reply);
  905. if (ret_size < 0) {
  906. ret = ret_size;
  907. goto aux_op_err;
  908. }
  909. ret += ret_size;
  910. }
  911. aux_op_err:
  912. mutex_unlock(&it6505->aux_lock);
  913. return ret;
  914. }
  915. static ssize_t it6505_aux_transfer(struct drm_dp_aux *aux,
  916. struct drm_dp_aux_msg *msg)
  917. {
  918. struct it6505 *it6505 = container_of(aux, struct it6505, aux);
  919. u8 cmd;
  920. bool is_i2c = !(msg->request & DP_AUX_NATIVE_WRITE);
  921. int ret;
  922. enum aux_cmd_reply reply;
  923. /* IT6505 doesn't support arbitrary I2C read / write. */
  924. if (is_i2c)
  925. return -EINVAL;
  926. switch (msg->request) {
  927. case DP_AUX_NATIVE_READ:
  928. cmd = CMD_AUX_NATIVE_READ;
  929. break;
  930. case DP_AUX_NATIVE_WRITE:
  931. cmd = CMD_AUX_NATIVE_WRITE;
  932. break;
  933. default:
  934. return -EINVAL;
  935. }
  936. ret = it6505_aux_do_transfer(it6505, cmd, msg->address, msg->buffer,
  937. msg->size, &reply);
  938. if (ret < 0)
  939. return ret;
  940. switch (reply) {
  941. case REPLY_ACK:
  942. msg->reply = DP_AUX_NATIVE_REPLY_ACK;
  943. break;
  944. case REPLY_NACK:
  945. msg->reply = DP_AUX_NATIVE_REPLY_NACK;
  946. break;
  947. case REPLY_DEFER:
  948. msg->reply = DP_AUX_NATIVE_REPLY_DEFER;
  949. break;
  950. }
  951. return ret;
  952. }
  953. static int it6505_get_edid_block(void *data, u8 *buf, unsigned int block,
  954. size_t len)
  955. {
  956. struct it6505 *it6505 = data;
  957. struct device *dev = it6505->dev;
  958. enum aux_cmd_reply reply;
  959. int offset, ret, aux_retry = 100;
  960. it6505_aux_reset(it6505);
  961. DRM_DEV_DEBUG_DRIVER(dev, "block number = %d", block);
  962. for (offset = 0; offset < EDID_LENGTH;) {
  963. ret = it6505_aux_do_transfer(it6505, CMD_AUX_I2C_EDID_READ,
  964. block * EDID_LENGTH + offset,
  965. buf + offset, 8, &reply);
  966. if (ret < 0 && ret != -EAGAIN)
  967. return ret;
  968. switch (reply) {
  969. case REPLY_ACK:
  970. DRM_DEV_DEBUG_DRIVER(dev, "[0x%02x]: %8ph", offset,
  971. buf + offset);
  972. offset += 8;
  973. aux_retry = 100;
  974. break;
  975. case REPLY_NACK:
  976. return -EIO;
  977. case REPLY_DEFER:
  978. msleep(20);
  979. if (!(--aux_retry))
  980. return -EIO;
  981. }
  982. }
  983. return 0;
  984. }
  985. static void it6505_variable_config(struct it6505 *it6505)
  986. {
  987. it6505->link_rate_bw_code = HBR;
  988. it6505->lane_count = MAX_LANE_COUNT;
  989. it6505->link_state = LINK_IDLE;
  990. it6505->hdcp_desired = HDCP_DESIRED;
  991. it6505->auto_train_retry = AUTO_TRAIN_RETRY;
  992. it6505->audio.select = AUDIO_SELECT;
  993. it6505->audio.sample_rate = AUDIO_SAMPLE_RATE;
  994. it6505->audio.channel_count = AUDIO_CHANNEL_COUNT;
  995. it6505->audio.type = AUDIO_TYPE;
  996. it6505->audio.i2s_input_format = I2S_INPUT_FORMAT;
  997. it6505->audio.i2s_justified = I2S_JUSTIFIED;
  998. it6505->audio.i2s_data_delay = I2S_DATA_DELAY;
  999. it6505->audio.i2s_ws_channel = I2S_WS_CHANNEL;
  1000. it6505->audio.i2s_data_sequence = I2S_DATA_SEQUENCE;
  1001. it6505->audio.word_length = AUDIO_WORD_LENGTH;
  1002. memset(it6505->sha1_input, 0, sizeof(it6505->sha1_input));
  1003. memset(it6505->bksvs, 0, sizeof(it6505->bksvs));
  1004. }
  1005. static int it6505_send_video_infoframe(struct it6505 *it6505,
  1006. struct hdmi_avi_infoframe *frame)
  1007. {
  1008. u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE];
  1009. int err;
  1010. struct device *dev = it6505->dev;
  1011. err = hdmi_avi_infoframe_pack(frame, buffer, sizeof(buffer));
  1012. if (err < 0) {
  1013. dev_err(dev, "Failed to pack AVI infoframe: %d", err);
  1014. return err;
  1015. }
  1016. err = it6505_set_bits(it6505, REG_INFOFRAME_CTRL, EN_AVI_PKT, 0x00);
  1017. if (err)
  1018. return err;
  1019. err = regmap_bulk_write(it6505->regmap, REG_AVI_INFO_DB1,
  1020. buffer + HDMI_INFOFRAME_HEADER_SIZE,
  1021. frame->length);
  1022. if (err)
  1023. return err;
  1024. err = it6505_set_bits(it6505, REG_INFOFRAME_CTRL, EN_AVI_PKT,
  1025. EN_AVI_PKT);
  1026. if (err)
  1027. return err;
  1028. return 0;
  1029. }
  1030. static void it6505_get_extcon_property(struct it6505 *it6505)
  1031. {
  1032. int err;
  1033. union extcon_property_value property;
  1034. struct device *dev = it6505->dev;
  1035. if (it6505->extcon && !it6505->lane_swap_disabled) {
  1036. err = extcon_get_property(it6505->extcon, EXTCON_DISP_DP,
  1037. EXTCON_PROP_USB_TYPEC_POLARITY,
  1038. &property);
  1039. if (err) {
  1040. dev_err(dev, "get property fail!");
  1041. return;
  1042. }
  1043. it6505->lane_swap = property.intval;
  1044. }
  1045. }
  1046. static void it6505_clk_phase_adjustment(struct it6505 *it6505,
  1047. const struct drm_display_mode *mode)
  1048. {
  1049. int clock = mode->clock;
  1050. it6505_set_bits(it6505, REG_CLK_CTRL0, M_PCLK_DELAY,
  1051. clock < ADJUST_PHASE_THRESHOLD ? PIXEL_CLK_DELAY : 0);
  1052. it6505_set_bits(it6505, REG_DATA_CTRL0, VIDEO_LATCH_EDGE,
  1053. PIXEL_CLK_INVERSE << 4);
  1054. }
  1055. static void it6505_link_reset_step_train(struct it6505 *it6505)
  1056. {
  1057. it6505_set_bits(it6505, REG_TRAIN_CTRL0,
  1058. FORCE_CR_DONE | FORCE_EQ_DONE, 0x00);
  1059. it6505_dpcd_write(it6505, DP_TRAINING_PATTERN_SET,
  1060. DP_TRAINING_PATTERN_DISABLE);
  1061. }
  1062. static void it6505_init(struct it6505 *it6505)
  1063. {
  1064. it6505_write(it6505, REG_AUX_OPT, AUX_AUTO_RST | AUX_FIX_FREQ);
  1065. it6505_write(it6505, REG_AUX_CTRL, AUX_NO_SEGMENT_WR);
  1066. it6505_write(it6505, REG_HDCP_CTRL2, HDCP_AN_SEL | HDCP_HW_HPDIRQ_ACT);
  1067. it6505_write(it6505, REG_VID_BUS_CTRL0, IN_DDR | DDR_CD);
  1068. it6505_write(it6505, REG_VID_BUS_CTRL1, 0x01);
  1069. it6505_write(it6505, REG_AUDIO_CTRL0, AUDIO_16B_BOUND);
  1070. /* chip internal setting, don't modify */
  1071. it6505_write(it6505, REG_HPD_IRQ_TIME, 0xF5);
  1072. it6505_write(it6505, REG_AUX_DEBUG_MODE, 0x4D);
  1073. it6505_write(it6505, REG_AUX_OPT2, 0x17);
  1074. it6505_write(it6505, REG_HDCP_OPT, 0x60);
  1075. it6505_write(it6505, REG_DATA_MUTE_CTRL,
  1076. EN_VID_MUTE | EN_AUD_MUTE | ENABLE_AUTO_VIDEO_FIFO_RESET);
  1077. it6505_write(it6505, REG_TIME_STMP_CTRL,
  1078. EN_SSC_GAT | EN_ENHANCE_VID_STMP | EN_ENHANCE_AUD_STMP);
  1079. it6505_write(it6505, REG_INFOFRAME_CTRL, 0x00);
  1080. it6505_write(it6505, REG_DRV_0_DB_800_MV,
  1081. afe_setting_table[it6505->afe_setting][0]);
  1082. it6505_write(it6505, REG_PRE_0_DB_800_MV,
  1083. afe_setting_table[it6505->afe_setting][1]);
  1084. it6505_write(it6505, REG_PRE_3P5_DB_800_MV,
  1085. afe_setting_table[it6505->afe_setting][2]);
  1086. it6505_write(it6505, REG_SSC_CTRL0, 0x9E);
  1087. it6505_write(it6505, REG_SSC_CTRL1, 0x1C);
  1088. it6505_write(it6505, REG_SSC_CTRL2, 0x42);
  1089. }
  1090. static void it6505_video_disable(struct it6505 *it6505)
  1091. {
  1092. it6505_set_bits(it6505, REG_DATA_MUTE_CTRL, EN_VID_MUTE, EN_VID_MUTE);
  1093. it6505_set_bits(it6505, REG_INFOFRAME_CTRL, EN_VID_CTRL_PKT, 0x00);
  1094. it6505_set_bits(it6505, REG_RESET_CTRL, VIDEO_RESET, VIDEO_RESET);
  1095. }
  1096. static void it6505_video_reset(struct it6505 *it6505)
  1097. {
  1098. it6505_link_reset_step_train(it6505);
  1099. it6505_set_bits(it6505, REG_DATA_MUTE_CTRL, EN_VID_MUTE, EN_VID_MUTE);
  1100. it6505_set_bits(it6505, REG_INFOFRAME_CTRL, EN_VID_CTRL_PKT, 0x00);
  1101. it6505_set_bits(it6505, REG_VID_BUS_CTRL1, TX_FIFO_RESET, TX_FIFO_RESET);
  1102. it6505_set_bits(it6505, REG_VID_BUS_CTRL1, TX_FIFO_RESET, 0x00);
  1103. it6505_set_bits(it6505, REG_501_FIFO_CTRL, RST_501_FIFO, RST_501_FIFO);
  1104. it6505_set_bits(it6505, REG_501_FIFO_CTRL, RST_501_FIFO, 0x00);
  1105. it6505_set_bits(it6505, REG_RESET_CTRL, VIDEO_RESET, VIDEO_RESET);
  1106. usleep_range(1000, 2000);
  1107. it6505_set_bits(it6505, REG_RESET_CTRL, VIDEO_RESET, 0x00);
  1108. }
  1109. static void it6505_update_video_parameter(struct it6505 *it6505,
  1110. const struct drm_display_mode *mode)
  1111. {
  1112. it6505_clk_phase_adjustment(it6505, mode);
  1113. it6505_video_disable(it6505);
  1114. }
  1115. static bool it6505_audio_input(struct it6505 *it6505)
  1116. {
  1117. int reg05, regbe;
  1118. reg05 = it6505_read(it6505, REG_RESET_CTRL);
  1119. it6505_set_bits(it6505, REG_RESET_CTRL, AUDIO_RESET, 0x00);
  1120. usleep_range(3000, 4000);
  1121. regbe = it6505_read(it6505, REG_AUDIO_INPUT_FREQ);
  1122. it6505_write(it6505, REG_RESET_CTRL, reg05);
  1123. return regbe != 0xFF;
  1124. }
  1125. static void it6505_setup_audio_channel_status(struct it6505 *it6505)
  1126. {
  1127. enum it6505_audio_sample_rate sample_rate = it6505->audio.sample_rate;
  1128. u8 audio_word_length_map[] = { 0x02, 0x04, 0x03, 0x0B };
  1129. /* Channel Status */
  1130. it6505_write(it6505, REG_IEC958_STS0, it6505->audio.type << 1);
  1131. it6505_write(it6505, REG_IEC958_STS1, 0x00);
  1132. it6505_write(it6505, REG_IEC958_STS2, 0x00);
  1133. it6505_write(it6505, REG_IEC958_STS3, sample_rate);
  1134. it6505_write(it6505, REG_IEC958_STS4, (~sample_rate << 4) |
  1135. audio_word_length_map[it6505->audio.word_length]);
  1136. }
  1137. static void it6505_setup_audio_format(struct it6505 *it6505)
  1138. {
  1139. /* I2S MODE */
  1140. it6505_write(it6505, REG_AUDIO_FMT,
  1141. (it6505->audio.word_length << 5) |
  1142. (it6505->audio.i2s_data_sequence << 4) |
  1143. (it6505->audio.i2s_ws_channel << 3) |
  1144. (it6505->audio.i2s_data_delay << 2) |
  1145. (it6505->audio.i2s_justified << 1) |
  1146. it6505->audio.i2s_input_format);
  1147. if (it6505->audio.select == SPDIF) {
  1148. it6505_write(it6505, REG_AUDIO_FIFO_SEL, 0x00);
  1149. /* 0x30 = 128*FS */
  1150. it6505_set_bits(it6505, REG_AUX_OPT, 0xF0, 0x30);
  1151. } else {
  1152. it6505_write(it6505, REG_AUDIO_FIFO_SEL, 0xE4);
  1153. }
  1154. it6505_write(it6505, REG_AUDIO_CTRL0, 0x20);
  1155. it6505_write(it6505, REG_AUDIO_CTRL1, 0x00);
  1156. }
  1157. static void it6505_enable_audio_source(struct it6505 *it6505)
  1158. {
  1159. unsigned int audio_source_count;
  1160. audio_source_count = BIT(DIV_ROUND_UP(it6505->audio.channel_count, 2))
  1161. - 1;
  1162. audio_source_count |= it6505->audio.select << 4;
  1163. it6505_write(it6505, REG_AUDIO_SRC_CTRL, audio_source_count);
  1164. }
  1165. static void it6505_enable_audio_infoframe(struct it6505 *it6505)
  1166. {
  1167. struct device *dev = it6505->dev;
  1168. u8 audio_info_ca[] = { 0x00, 0x00, 0x01, 0x03, 0x07, 0x0B, 0x0F, 0x1F };
  1169. DRM_DEV_DEBUG_DRIVER(dev, "infoframe channel_allocation:0x%02x",
  1170. audio_info_ca[it6505->audio.channel_count - 1]);
  1171. it6505_write(it6505, REG_AUD_INFOFRAM_DB1, it6505->audio.channel_count
  1172. - 1);
  1173. it6505_write(it6505, REG_AUD_INFOFRAM_DB2, 0x00);
  1174. it6505_write(it6505, REG_AUD_INFOFRAM_DB3,
  1175. audio_info_ca[it6505->audio.channel_count - 1]);
  1176. it6505_write(it6505, REG_AUD_INFOFRAM_DB4, 0x00);
  1177. it6505_write(it6505, REG_AUD_INFOFRAM_SUM, 0x00);
  1178. /* Enable Audio InfoFrame */
  1179. it6505_set_bits(it6505, REG_INFOFRAME_CTRL, EN_AUD_CTRL_PKT,
  1180. EN_AUD_CTRL_PKT);
  1181. }
  1182. static void it6505_disable_audio(struct it6505 *it6505)
  1183. {
  1184. it6505_set_bits(it6505, REG_DATA_MUTE_CTRL, EN_AUD_MUTE, EN_AUD_MUTE);
  1185. it6505_set_bits(it6505, REG_AUDIO_SRC_CTRL, M_AUDIO_I2S_EN, 0x00);
  1186. it6505_set_bits(it6505, REG_INFOFRAME_CTRL, EN_AUD_CTRL_PKT, 0x00);
  1187. it6505_set_bits(it6505, REG_RESET_CTRL, AUDIO_RESET, AUDIO_RESET);
  1188. }
  1189. static void it6505_enable_audio(struct it6505 *it6505)
  1190. {
  1191. struct device *dev = it6505->dev;
  1192. int regbe;
  1193. DRM_DEV_DEBUG_DRIVER(dev, "start");
  1194. it6505_disable_audio(it6505);
  1195. it6505_setup_audio_channel_status(it6505);
  1196. it6505_setup_audio_format(it6505);
  1197. it6505_enable_audio_source(it6505);
  1198. it6505_enable_audio_infoframe(it6505);
  1199. it6505_write(it6505, REG_AUDIO_N_0_7, 0x00);
  1200. it6505_write(it6505, REG_AUDIO_N_8_15, 0x80);
  1201. it6505_write(it6505, REG_AUDIO_N_16_23, 0x00);
  1202. it6505_set_bits(it6505, REG_AUDIO_SRC_CTRL, AUDIO_FIFO_RESET,
  1203. AUDIO_FIFO_RESET);
  1204. it6505_set_bits(it6505, REG_AUDIO_SRC_CTRL, AUDIO_FIFO_RESET, 0x00);
  1205. it6505_set_bits(it6505, REG_RESET_CTRL, AUDIO_RESET, 0x00);
  1206. regbe = it6505_read(it6505, REG_AUDIO_INPUT_FREQ);
  1207. DRM_DEV_DEBUG_DRIVER(dev, "regbe:0x%02x audio input fs: %d.%d kHz",
  1208. regbe, 6750 / regbe, (6750 % regbe) * 10 / regbe);
  1209. it6505_set_bits(it6505, REG_DATA_MUTE_CTRL, EN_AUD_MUTE, 0x00);
  1210. }
  1211. static bool it6505_use_step_train_check(struct it6505 *it6505)
  1212. {
  1213. if (it6505->link.revision >= 0x12)
  1214. return it6505->dpcd[DP_TRAINING_AUX_RD_INTERVAL] >= 0x01;
  1215. return true;
  1216. }
  1217. static void it6505_parse_link_capabilities(struct it6505 *it6505)
  1218. {
  1219. struct device *dev = it6505->dev;
  1220. struct it6505_drm_dp_link *link = &it6505->link;
  1221. int bcaps;
  1222. if (it6505->dpcd[0] == 0) {
  1223. dev_err(dev, "DPCD is not initialized");
  1224. return;
  1225. }
  1226. memset(link, 0, sizeof(*link));
  1227. link->revision = it6505->dpcd[0];
  1228. link->rate = drm_dp_bw_code_to_link_rate(it6505->dpcd[1]);
  1229. link->num_lanes = it6505->dpcd[2] & DP_MAX_LANE_COUNT_MASK;
  1230. if (it6505->dpcd[2] & DP_ENHANCED_FRAME_CAP)
  1231. link->capabilities = DP_ENHANCED_FRAME_CAP;
  1232. DRM_DEV_DEBUG_DRIVER(dev, "DPCD Rev.: %d.%d",
  1233. link->revision >> 4, link->revision & 0x0F);
  1234. DRM_DEV_DEBUG_DRIVER(dev, "Sink max link rate: %d.%02d Gbps per lane",
  1235. link->rate / 100000, link->rate / 1000 % 100);
  1236. it6505->link_rate_bw_code = drm_dp_link_rate_to_bw_code(link->rate);
  1237. DRM_DEV_DEBUG_DRIVER(dev, "link rate bw code:0x%02x",
  1238. it6505->link_rate_bw_code);
  1239. it6505->link_rate_bw_code = min_t(int, it6505->link_rate_bw_code,
  1240. MAX_LINK_RATE);
  1241. it6505->lane_count = link->num_lanes;
  1242. DRM_DEV_DEBUG_DRIVER(dev, "Sink support %d lanes training",
  1243. it6505->lane_count);
  1244. it6505->lane_count = min_t(int, it6505->lane_count,
  1245. it6505->max_lane_count);
  1246. it6505->branch_device = drm_dp_is_branch(it6505->dpcd);
  1247. DRM_DEV_DEBUG_DRIVER(dev, "Sink %sbranch device",
  1248. it6505->branch_device ? "" : "Not ");
  1249. it6505->enable_enhanced_frame = link->capabilities;
  1250. DRM_DEV_DEBUG_DRIVER(dev, "Sink %sSupport Enhanced Framing",
  1251. it6505->enable_enhanced_frame ? "" : "Not ");
  1252. it6505->enable_ssc = (it6505->dpcd[DP_MAX_DOWNSPREAD] &
  1253. DP_MAX_DOWNSPREAD_0_5);
  1254. DRM_DEV_DEBUG_DRIVER(dev, "Maximum Down-Spread: %s, %ssupport SSC!",
  1255. it6505->enable_ssc ? "0.5" : "0",
  1256. it6505->enable_ssc ? "" : "Not ");
  1257. it6505->step_train = it6505_use_step_train_check(it6505);
  1258. if (it6505->step_train)
  1259. DRM_DEV_DEBUG_DRIVER(dev, "auto train fail, will step train");
  1260. bcaps = it6505_dpcd_read(it6505, DP_AUX_HDCP_BCAPS);
  1261. DRM_DEV_DEBUG_DRIVER(dev, "bcaps:0x%02x", bcaps);
  1262. if (bcaps & DP_BCAPS_HDCP_CAPABLE) {
  1263. it6505->is_repeater = (bcaps & DP_BCAPS_REPEATER_PRESENT);
  1264. DRM_DEV_DEBUG_DRIVER(dev, "Support HDCP! Downstream is %s!",
  1265. it6505->is_repeater ? "repeater" :
  1266. "receiver");
  1267. } else {
  1268. DRM_DEV_DEBUG_DRIVER(dev, "Sink not support HDCP!");
  1269. it6505->hdcp_desired = false;
  1270. }
  1271. DRM_DEV_DEBUG_DRIVER(dev, "HDCP %s",
  1272. it6505->hdcp_desired ? "desired" : "undesired");
  1273. }
  1274. static void it6505_setup_ssc(struct it6505 *it6505)
  1275. {
  1276. it6505_set_bits(it6505, REG_TRAIN_CTRL0, SPREAD_AMP_5,
  1277. it6505->enable_ssc ? SPREAD_AMP_5 : 0x00);
  1278. if (it6505->enable_ssc) {
  1279. it6505_write(it6505, REG_SSC_CTRL0, 0x9E);
  1280. it6505_write(it6505, REG_SSC_CTRL1, 0x1C);
  1281. it6505_write(it6505, REG_SSC_CTRL2, 0x42);
  1282. it6505_write(it6505, REG_SP_CTRL0, 0x07);
  1283. it6505_write(it6505, REG_IP_CTRL1, 0x29);
  1284. it6505_write(it6505, REG_IP_CTRL2, 0x03);
  1285. /* Stamp Interrupt Step */
  1286. it6505_set_bits(it6505, REG_TIME_STMP_CTRL, M_STAMP_STEP,
  1287. 0x10);
  1288. it6505_dpcd_write(it6505, DP_DOWNSPREAD_CTRL,
  1289. DP_SPREAD_AMP_0_5);
  1290. } else {
  1291. it6505_dpcd_write(it6505, DP_DOWNSPREAD_CTRL, 0x00);
  1292. it6505_set_bits(it6505, REG_TIME_STMP_CTRL, M_STAMP_STEP,
  1293. 0x00);
  1294. }
  1295. }
  1296. static inline void it6505_link_rate_setup(struct it6505 *it6505)
  1297. {
  1298. it6505_set_bits(it6505, REG_TRAIN_CTRL0, FORCE_LBR,
  1299. (it6505->link_rate_bw_code == RBR) ? FORCE_LBR : 0x00);
  1300. it6505_set_bits(it6505, REG_LINK_DRV, DRV_HS,
  1301. (it6505->link_rate_bw_code == RBR) ? 0x00 : DRV_HS);
  1302. }
  1303. static void it6505_lane_count_setup(struct it6505 *it6505)
  1304. {
  1305. it6505_get_extcon_property(it6505);
  1306. it6505_set_bits(it6505, REG_TRAIN_CTRL0, LANE_SWAP,
  1307. it6505->lane_swap ? LANE_SWAP : 0x00);
  1308. it6505_set_bits(it6505, REG_TRAIN_CTRL0, LANE_COUNT_MASK,
  1309. (it6505->lane_count - 1) << 1);
  1310. }
  1311. static void it6505_link_training_setup(struct it6505 *it6505)
  1312. {
  1313. struct device *dev = it6505->dev;
  1314. if (it6505->enable_enhanced_frame)
  1315. it6505_set_bits(it6505, REG_DATA_MUTE_CTRL,
  1316. ENABLE_ENHANCED_FRAME, ENABLE_ENHANCED_FRAME);
  1317. it6505_link_rate_setup(it6505);
  1318. it6505_lane_count_setup(it6505);
  1319. it6505_setup_ssc(it6505);
  1320. DRM_DEV_DEBUG_DRIVER(dev,
  1321. "%s, %d lanes, %sable ssc, %sable enhanced frame",
  1322. it6505->link_rate_bw_code != RBR ? "HBR" : "RBR",
  1323. it6505->lane_count,
  1324. it6505->enable_ssc ? "en" : "dis",
  1325. it6505->enable_enhanced_frame ? "en" : "dis");
  1326. }
  1327. static bool it6505_link_start_auto_train(struct it6505 *it6505)
  1328. {
  1329. int timeout = 500, link_training_state;
  1330. bool state = false;
  1331. mutex_lock(&it6505->aux_lock);
  1332. it6505_set_bits(it6505, REG_TRAIN_CTRL0,
  1333. FORCE_CR_DONE | FORCE_EQ_DONE, 0x00);
  1334. it6505_write(it6505, REG_TRAIN_CTRL1, FORCE_RETRAIN);
  1335. it6505_write(it6505, REG_TRAIN_CTRL1, AUTO_TRAIN);
  1336. while (timeout > 0) {
  1337. usleep_range(1000, 2000);
  1338. link_training_state = it6505_read(it6505, REG_LINK_TRAIN_STS);
  1339. if (link_training_state > 0 &&
  1340. (link_training_state & LINK_STATE_NORP)) {
  1341. state = true;
  1342. goto unlock;
  1343. }
  1344. timeout--;
  1345. }
  1346. unlock:
  1347. mutex_unlock(&it6505->aux_lock);
  1348. return state;
  1349. }
  1350. static int it6505_drm_dp_link_configure(struct it6505 *it6505)
  1351. {
  1352. u8 values[2];
  1353. int err;
  1354. struct drm_dp_aux *aux = &it6505->aux;
  1355. values[0] = it6505->link_rate_bw_code;
  1356. values[1] = it6505->lane_count;
  1357. if (it6505->enable_enhanced_frame)
  1358. values[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
  1359. err = drm_dp_dpcd_write(aux, DP_LINK_BW_SET, values, sizeof(values));
  1360. if (err < 0)
  1361. return err;
  1362. return 0;
  1363. }
  1364. static bool it6505_check_voltage_swing_max(u8 lane_voltage_swing_pre_emphasis)
  1365. {
  1366. return ((lane_voltage_swing_pre_emphasis & 0x03) == MAX_CR_LEVEL);
  1367. }
  1368. static bool it6505_check_pre_emphasis_max(u8 lane_voltage_swing_pre_emphasis)
  1369. {
  1370. return ((lane_voltage_swing_pre_emphasis & 0x03) == MAX_EQ_LEVEL);
  1371. }
  1372. static bool it6505_check_max_voltage_swing_reached(u8 *lane_voltage_swing,
  1373. u8 lane_count)
  1374. {
  1375. u8 i;
  1376. for (i = 0; i < lane_count; i++) {
  1377. if (lane_voltage_swing[i] & DP_TRAIN_MAX_SWING_REACHED)
  1378. return true;
  1379. }
  1380. return false;
  1381. }
  1382. static bool
  1383. step_train_lane_voltage_para_set(struct it6505 *it6505,
  1384. struct it6505_step_train_para
  1385. *lane_voltage_pre_emphasis,
  1386. u8 *lane_voltage_pre_emphasis_set)
  1387. {
  1388. u8 *voltage_swing = lane_voltage_pre_emphasis->voltage_swing;
  1389. u8 *pre_emphasis = lane_voltage_pre_emphasis->pre_emphasis;
  1390. u8 i;
  1391. for (i = 0; i < it6505->lane_count; i++) {
  1392. voltage_swing[i] &= 0x03;
  1393. lane_voltage_pre_emphasis_set[i] = voltage_swing[i];
  1394. if (it6505_check_voltage_swing_max(voltage_swing[i]))
  1395. lane_voltage_pre_emphasis_set[i] |=
  1396. DP_TRAIN_MAX_SWING_REACHED;
  1397. pre_emphasis[i] &= 0x03;
  1398. lane_voltage_pre_emphasis_set[i] |= pre_emphasis[i]
  1399. << DP_TRAIN_PRE_EMPHASIS_SHIFT;
  1400. if (it6505_check_pre_emphasis_max(pre_emphasis[i]))
  1401. lane_voltage_pre_emphasis_set[i] |=
  1402. DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
  1403. it6505_dpcd_write(it6505, DP_TRAINING_LANE0_SET + i,
  1404. lane_voltage_pre_emphasis_set[i]);
  1405. if (lane_voltage_pre_emphasis_set[i] !=
  1406. it6505_dpcd_read(it6505, DP_TRAINING_LANE0_SET + i))
  1407. return false;
  1408. }
  1409. return true;
  1410. }
  1411. static bool
  1412. it6505_step_cr_train(struct it6505 *it6505,
  1413. struct it6505_step_train_para *lane_voltage_pre_emphasis)
  1414. {
  1415. u8 loop_count = 0, i = 0, j;
  1416. u8 link_status[DP_LINK_STATUS_SIZE] = { 0 };
  1417. u8 lane_level_config[MAX_LANE_COUNT] = { 0 };
  1418. int pre_emphasis_adjust = -1, voltage_swing_adjust = -1;
  1419. const struct drm_dp_aux *aux = &it6505->aux;
  1420. it6505_dpcd_write(it6505, DP_DOWNSPREAD_CTRL,
  1421. it6505->enable_ssc ? DP_SPREAD_AMP_0_5 : 0x00);
  1422. it6505_dpcd_write(it6505, DP_TRAINING_PATTERN_SET,
  1423. DP_TRAINING_PATTERN_1);
  1424. while (loop_count < 5 && i < 10) {
  1425. i++;
  1426. if (!step_train_lane_voltage_para_set(it6505,
  1427. lane_voltage_pre_emphasis,
  1428. lane_level_config))
  1429. continue;
  1430. drm_dp_link_train_clock_recovery_delay(aux, it6505->dpcd);
  1431. drm_dp_dpcd_read_link_status(&it6505->aux, link_status);
  1432. if (drm_dp_clock_recovery_ok(link_status, it6505->lane_count)) {
  1433. it6505_set_bits(it6505, REG_TRAIN_CTRL0, FORCE_CR_DONE,
  1434. FORCE_CR_DONE);
  1435. return true;
  1436. }
  1437. DRM_DEV_DEBUG_DRIVER(it6505->dev, "cr not done");
  1438. if (it6505_check_max_voltage_swing_reached(lane_level_config,
  1439. it6505->lane_count))
  1440. goto cr_train_fail;
  1441. for (j = 0; j < it6505->lane_count; j++) {
  1442. lane_voltage_pre_emphasis->voltage_swing[j] =
  1443. drm_dp_get_adjust_request_voltage(link_status,
  1444. j) >>
  1445. DP_TRAIN_VOLTAGE_SWING_SHIFT;
  1446. lane_voltage_pre_emphasis->pre_emphasis[j] =
  1447. drm_dp_get_adjust_request_pre_emphasis(link_status,
  1448. j) >>
  1449. DP_TRAIN_PRE_EMPHASIS_SHIFT;
  1450. if (voltage_swing_adjust ==
  1451. lane_voltage_pre_emphasis->voltage_swing[j] &&
  1452. pre_emphasis_adjust ==
  1453. lane_voltage_pre_emphasis->pre_emphasis[j]) {
  1454. loop_count++;
  1455. continue;
  1456. }
  1457. voltage_swing_adjust =
  1458. lane_voltage_pre_emphasis->voltage_swing[j];
  1459. pre_emphasis_adjust =
  1460. lane_voltage_pre_emphasis->pre_emphasis[j];
  1461. loop_count = 0;
  1462. if (voltage_swing_adjust + pre_emphasis_adjust >
  1463. MAX_EQ_LEVEL)
  1464. lane_voltage_pre_emphasis->voltage_swing[j] =
  1465. MAX_EQ_LEVEL -
  1466. lane_voltage_pre_emphasis
  1467. ->pre_emphasis[j];
  1468. }
  1469. }
  1470. cr_train_fail:
  1471. it6505_dpcd_write(it6505, DP_TRAINING_PATTERN_SET,
  1472. DP_TRAINING_PATTERN_DISABLE);
  1473. return false;
  1474. }
  1475. static bool
  1476. it6505_step_eq_train(struct it6505 *it6505,
  1477. struct it6505_step_train_para *lane_voltage_pre_emphasis)
  1478. {
  1479. u8 loop_count = 0, i, link_status[DP_LINK_STATUS_SIZE] = { 0 };
  1480. u8 lane_level_config[MAX_LANE_COUNT] = { 0 };
  1481. const struct drm_dp_aux *aux = &it6505->aux;
  1482. it6505_dpcd_write(it6505, DP_TRAINING_PATTERN_SET,
  1483. DP_TRAINING_PATTERN_2);
  1484. while (loop_count < 6) {
  1485. loop_count++;
  1486. if (!step_train_lane_voltage_para_set(it6505,
  1487. lane_voltage_pre_emphasis,
  1488. lane_level_config))
  1489. continue;
  1490. drm_dp_link_train_channel_eq_delay(aux, it6505->dpcd);
  1491. drm_dp_dpcd_read_link_status(&it6505->aux, link_status);
  1492. if (!drm_dp_clock_recovery_ok(link_status, it6505->lane_count))
  1493. goto eq_train_fail;
  1494. if (drm_dp_channel_eq_ok(link_status, it6505->lane_count)) {
  1495. it6505_dpcd_write(it6505, DP_TRAINING_PATTERN_SET,
  1496. DP_TRAINING_PATTERN_DISABLE);
  1497. it6505_set_bits(it6505, REG_TRAIN_CTRL0, FORCE_EQ_DONE,
  1498. FORCE_EQ_DONE);
  1499. return true;
  1500. }
  1501. DRM_DEV_DEBUG_DRIVER(it6505->dev, "eq not done");
  1502. for (i = 0; i < it6505->lane_count; i++) {
  1503. lane_voltage_pre_emphasis->voltage_swing[i] =
  1504. drm_dp_get_adjust_request_voltage(link_status,
  1505. i) >>
  1506. DP_TRAIN_VOLTAGE_SWING_SHIFT;
  1507. lane_voltage_pre_emphasis->pre_emphasis[i] =
  1508. drm_dp_get_adjust_request_pre_emphasis(link_status,
  1509. i) >>
  1510. DP_TRAIN_PRE_EMPHASIS_SHIFT;
  1511. if (lane_voltage_pre_emphasis->voltage_swing[i] +
  1512. lane_voltage_pre_emphasis->pre_emphasis[i] >
  1513. MAX_EQ_LEVEL)
  1514. lane_voltage_pre_emphasis->voltage_swing[i] =
  1515. 0x03 - lane_voltage_pre_emphasis
  1516. ->pre_emphasis[i];
  1517. }
  1518. }
  1519. eq_train_fail:
  1520. it6505_dpcd_write(it6505, DP_TRAINING_PATTERN_SET,
  1521. DP_TRAINING_PATTERN_DISABLE);
  1522. return false;
  1523. }
  1524. static bool it6505_link_start_step_train(struct it6505 *it6505)
  1525. {
  1526. int err;
  1527. struct it6505_step_train_para lane_voltage_pre_emphasis = {
  1528. .voltage_swing = { 0 },
  1529. .pre_emphasis = { 0 },
  1530. };
  1531. DRM_DEV_DEBUG_DRIVER(it6505->dev, "start");
  1532. err = it6505_drm_dp_link_configure(it6505);
  1533. if (err < 0)
  1534. return false;
  1535. if (!it6505_step_cr_train(it6505, &lane_voltage_pre_emphasis))
  1536. return false;
  1537. if (!it6505_step_eq_train(it6505, &lane_voltage_pre_emphasis))
  1538. return false;
  1539. return true;
  1540. }
  1541. static bool it6505_get_video_status(struct it6505 *it6505)
  1542. {
  1543. int reg_0d;
  1544. reg_0d = it6505_read(it6505, REG_SYSTEM_STS);
  1545. if (reg_0d < 0)
  1546. return false;
  1547. return reg_0d & VIDEO_STB;
  1548. }
  1549. static void it6505_reset_hdcp(struct it6505 *it6505)
  1550. {
  1551. it6505->hdcp_status = HDCP_AUTH_IDLE;
  1552. /* Disable CP_Desired */
  1553. it6505_set_bits(it6505, REG_HDCP_CTRL1, HDCP_CP_ENABLE, 0x00);
  1554. it6505_set_bits(it6505, REG_RESET_CTRL, HDCP_RESET, HDCP_RESET);
  1555. }
  1556. static void it6505_start_hdcp(struct it6505 *it6505)
  1557. {
  1558. struct device *dev = it6505->dev;
  1559. DRM_DEV_DEBUG_DRIVER(dev, "start");
  1560. it6505_reset_hdcp(it6505);
  1561. queue_delayed_work(system_wq, &it6505->hdcp_work,
  1562. msecs_to_jiffies(2400));
  1563. }
  1564. static void it6505_stop_hdcp(struct it6505 *it6505)
  1565. {
  1566. it6505_reset_hdcp(it6505);
  1567. cancel_delayed_work(&it6505->hdcp_work);
  1568. }
  1569. static bool it6505_hdcp_is_ksv_valid(u8 *ksv)
  1570. {
  1571. int i, ones = 0;
  1572. /* KSV has 20 1's and 20 0's */
  1573. for (i = 0; i < DRM_HDCP_KSV_LEN; i++)
  1574. ones += hweight8(ksv[i]);
  1575. if (ones != 20)
  1576. return false;
  1577. return true;
  1578. }
  1579. static void it6505_hdcp_part1_auth(struct it6505 *it6505)
  1580. {
  1581. struct device *dev = it6505->dev;
  1582. u8 hdcp_bcaps;
  1583. it6505_set_bits(it6505, REG_RESET_CTRL, HDCP_RESET, 0x00);
  1584. /* Disable CP_Desired */
  1585. it6505_set_bits(it6505, REG_HDCP_CTRL1, HDCP_CP_ENABLE, 0x00);
  1586. usleep_range(1000, 1500);
  1587. hdcp_bcaps = it6505_dpcd_read(it6505, DP_AUX_HDCP_BCAPS);
  1588. DRM_DEV_DEBUG_DRIVER(dev, "DPCD[0x68028]: 0x%02x",
  1589. hdcp_bcaps);
  1590. if (!hdcp_bcaps)
  1591. return;
  1592. /* clear the repeater List Chk Done and fail bit */
  1593. it6505_set_bits(it6505, REG_HDCP_TRIGGER,
  1594. HDCP_TRIGGER_KSV_DONE | HDCP_TRIGGER_KSV_FAIL,
  1595. 0x00);
  1596. /* Enable An Generator */
  1597. it6505_set_bits(it6505, REG_HDCP_CTRL2, HDCP_AN_GEN, HDCP_AN_GEN);
  1598. /* delay1ms(10);*/
  1599. usleep_range(10000, 15000);
  1600. /* Stop An Generator */
  1601. it6505_set_bits(it6505, REG_HDCP_CTRL2, HDCP_AN_GEN, 0x00);
  1602. it6505_set_bits(it6505, REG_HDCP_CTRL1, HDCP_CP_ENABLE, HDCP_CP_ENABLE);
  1603. it6505_set_bits(it6505, REG_HDCP_TRIGGER, HDCP_TRIGGER_START,
  1604. HDCP_TRIGGER_START);
  1605. it6505->hdcp_status = HDCP_AUTH_GOING;
  1606. }
  1607. static int it6505_sha1_digest(struct it6505 *it6505, u8 *sha1_input,
  1608. unsigned int size, u8 *output_av)
  1609. {
  1610. struct shash_desc *desc;
  1611. struct crypto_shash *tfm;
  1612. int err;
  1613. struct device *dev = it6505->dev;
  1614. tfm = crypto_alloc_shash("sha1", 0, 0);
  1615. if (IS_ERR(tfm)) {
  1616. dev_err(dev, "crypto_alloc_shash sha1 failed");
  1617. return PTR_ERR(tfm);
  1618. }
  1619. desc = kzalloc(sizeof(*desc) + crypto_shash_descsize(tfm), GFP_KERNEL);
  1620. if (!desc) {
  1621. crypto_free_shash(tfm);
  1622. return -ENOMEM;
  1623. }
  1624. desc->tfm = tfm;
  1625. err = crypto_shash_digest(desc, sha1_input, size, output_av);
  1626. if (err)
  1627. dev_err(dev, "crypto_shash_digest sha1 failed");
  1628. crypto_free_shash(tfm);
  1629. kfree(desc);
  1630. return err;
  1631. }
  1632. static int it6505_setup_sha1_input(struct it6505 *it6505, u8 *sha1_input)
  1633. {
  1634. struct device *dev = it6505->dev;
  1635. u8 binfo[2];
  1636. int down_stream_count, i, err, msg_count = 0;
  1637. err = it6505_get_dpcd(it6505, DP_AUX_HDCP_BINFO, binfo,
  1638. ARRAY_SIZE(binfo));
  1639. if (err < 0) {
  1640. dev_err(dev, "Read binfo value Fail");
  1641. return err;
  1642. }
  1643. down_stream_count = binfo[0] & 0x7F;
  1644. DRM_DEV_DEBUG_DRIVER(dev, "binfo:0x%*ph", (int)ARRAY_SIZE(binfo),
  1645. binfo);
  1646. if ((binfo[0] & BIT(7)) || (binfo[1] & BIT(3))) {
  1647. dev_err(dev, "HDCP max cascade device exceed");
  1648. return 0;
  1649. }
  1650. if (!down_stream_count ||
  1651. down_stream_count > MAX_HDCP_DOWN_STREAM_COUNT) {
  1652. dev_err(dev, "HDCP down stream count Error %d",
  1653. down_stream_count);
  1654. return 0;
  1655. }
  1656. for (i = 0; i < down_stream_count; i++) {
  1657. err = it6505_get_dpcd(it6505, DP_AUX_HDCP_KSV_FIFO +
  1658. (i % 3) * DRM_HDCP_KSV_LEN,
  1659. sha1_input + msg_count,
  1660. DRM_HDCP_KSV_LEN);
  1661. if (err < 0)
  1662. return err;
  1663. msg_count += 5;
  1664. }
  1665. it6505->hdcp_down_stream_count = down_stream_count;
  1666. sha1_input[msg_count++] = binfo[0];
  1667. sha1_input[msg_count++] = binfo[1];
  1668. it6505_set_bits(it6505, REG_HDCP_CTRL2, HDCP_EN_M0_READ,
  1669. HDCP_EN_M0_READ);
  1670. err = regmap_bulk_read(it6505->regmap, REG_M0_0_7,
  1671. sha1_input + msg_count, 8);
  1672. it6505_set_bits(it6505, REG_HDCP_CTRL2, HDCP_EN_M0_READ, 0x00);
  1673. if (err < 0) {
  1674. dev_err(dev, " Warning, Read M value Fail");
  1675. return err;
  1676. }
  1677. msg_count += 8;
  1678. return msg_count;
  1679. }
  1680. static bool it6505_hdcp_part2_ksvlist_check(struct it6505 *it6505)
  1681. {
  1682. struct device *dev = it6505->dev;
  1683. u8 av[5][4], bv[5][4];
  1684. int i, err, retry;
  1685. i = it6505_setup_sha1_input(it6505, it6505->sha1_input);
  1686. if (i <= 0) {
  1687. dev_err(dev, "SHA-1 Input length error %d", i);
  1688. return false;
  1689. }
  1690. it6505_sha1_digest(it6505, it6505->sha1_input, i, (u8 *)av);
  1691. /*1B-05 V' must retry 3 times */
  1692. for (retry = 0; retry < 3; retry++) {
  1693. err = it6505_get_dpcd(it6505, DP_AUX_HDCP_V_PRIME(0), (u8 *)bv,
  1694. sizeof(bv));
  1695. if (err < 0) {
  1696. dev_err(dev, "Read V' value Fail %d", retry);
  1697. continue;
  1698. }
  1699. for (i = 0; i < 5; i++)
  1700. if (bv[i][3] != av[i][0] || bv[i][2] != av[i][1] ||
  1701. bv[i][1] != av[i][2] || bv[i][0] != av[i][3])
  1702. break;
  1703. if (i == 5) {
  1704. DRM_DEV_DEBUG_DRIVER(dev, "V' all match!! %d", retry);
  1705. return true;
  1706. }
  1707. }
  1708. DRM_DEV_DEBUG_DRIVER(dev, "V' NOT match!! %d", retry);
  1709. return false;
  1710. }
  1711. static void it6505_hdcp_wait_ksv_list(struct work_struct *work)
  1712. {
  1713. struct it6505 *it6505 = container_of(work, struct it6505,
  1714. hdcp_wait_ksv_list);
  1715. struct device *dev = it6505->dev;
  1716. u8 bstatus;
  1717. bool ksv_list_check;
  1718. /* 1B-04 wait ksv list for 5s */
  1719. unsigned long timeout = jiffies +
  1720. msecs_to_jiffies(5000) + 1;
  1721. for (;;) {
  1722. if (!it6505_get_sink_hpd_status(it6505))
  1723. return;
  1724. bstatus = it6505_dpcd_read(it6505, DP_AUX_HDCP_BSTATUS);
  1725. if (bstatus & DP_BSTATUS_READY)
  1726. break;
  1727. if (time_after(jiffies, timeout)) {
  1728. DRM_DEV_DEBUG_DRIVER(dev, "KSV list wait timeout");
  1729. goto timeout;
  1730. }
  1731. msleep(20);
  1732. }
  1733. ksv_list_check = it6505_hdcp_part2_ksvlist_check(it6505);
  1734. DRM_DEV_DEBUG_DRIVER(dev, "ksv list ready, ksv list check %s",
  1735. ksv_list_check ? "pass" : "fail");
  1736. if (ksv_list_check)
  1737. return;
  1738. timeout:
  1739. it6505_start_hdcp(it6505);
  1740. }
  1741. static void it6505_hdcp_work(struct work_struct *work)
  1742. {
  1743. struct it6505 *it6505 = container_of(work, struct it6505,
  1744. hdcp_work.work);
  1745. struct device *dev = it6505->dev;
  1746. int ret;
  1747. u8 link_status[DP_LINK_STATUS_SIZE] = { 0 };
  1748. DRM_DEV_DEBUG_DRIVER(dev, "start");
  1749. if (!it6505_get_sink_hpd_status(it6505))
  1750. return;
  1751. ret = drm_dp_dpcd_read_link_status(&it6505->aux, link_status);
  1752. DRM_DEV_DEBUG_DRIVER(dev, "ret: %d link_status: %*ph", ret,
  1753. (int)sizeof(link_status), link_status);
  1754. if (ret < 0 || !drm_dp_channel_eq_ok(link_status, it6505->lane_count) ||
  1755. !it6505_get_video_status(it6505)) {
  1756. DRM_DEV_DEBUG_DRIVER(dev, "link train not done or no video");
  1757. return;
  1758. }
  1759. ret = it6505_get_dpcd(it6505, DP_AUX_HDCP_BKSV, it6505->bksvs,
  1760. ARRAY_SIZE(it6505->bksvs));
  1761. if (ret < 0) {
  1762. dev_err(dev, "fail to get bksv ret: %d", ret);
  1763. it6505_set_bits(it6505, REG_HDCP_TRIGGER,
  1764. HDCP_TRIGGER_KSV_FAIL, HDCP_TRIGGER_KSV_FAIL);
  1765. }
  1766. DRM_DEV_DEBUG_DRIVER(dev, "bksv = 0x%*ph",
  1767. (int)ARRAY_SIZE(it6505->bksvs), it6505->bksvs);
  1768. if (!it6505_hdcp_is_ksv_valid(it6505->bksvs)) {
  1769. dev_err(dev, "Display Port bksv not valid");
  1770. it6505_set_bits(it6505, REG_HDCP_TRIGGER,
  1771. HDCP_TRIGGER_KSV_FAIL, HDCP_TRIGGER_KSV_FAIL);
  1772. }
  1773. it6505_hdcp_part1_auth(it6505);
  1774. }
  1775. static void it6505_show_hdcp_info(struct it6505 *it6505)
  1776. {
  1777. struct device *dev = it6505->dev;
  1778. int i;
  1779. u8 *sha1 = it6505->sha1_input;
  1780. DRM_DEV_DEBUG_DRIVER(dev, "hdcp_status: %d is_repeater: %d",
  1781. it6505->hdcp_status, it6505->is_repeater);
  1782. DRM_DEV_DEBUG_DRIVER(dev, "bksv = 0x%*ph",
  1783. (int)ARRAY_SIZE(it6505->bksvs), it6505->bksvs);
  1784. if (it6505->is_repeater) {
  1785. DRM_DEV_DEBUG_DRIVER(dev, "hdcp_down_stream_count: %d",
  1786. it6505->hdcp_down_stream_count);
  1787. DRM_DEV_DEBUG_DRIVER(dev, "sha1_input: 0x%*ph",
  1788. (int)ARRAY_SIZE(it6505->sha1_input),
  1789. it6505->sha1_input);
  1790. for (i = 0; i < it6505->hdcp_down_stream_count; i++) {
  1791. DRM_DEV_DEBUG_DRIVER(dev, "KSV_%d = 0x%*ph", i,
  1792. DRM_HDCP_KSV_LEN, sha1);
  1793. sha1 += DRM_HDCP_KSV_LEN;
  1794. }
  1795. DRM_DEV_DEBUG_DRIVER(dev, "binfo: 0x%2ph M0: 0x%8ph",
  1796. sha1, sha1 + 2);
  1797. }
  1798. }
  1799. static void it6505_stop_link_train(struct it6505 *it6505)
  1800. {
  1801. it6505->link_state = LINK_IDLE;
  1802. cancel_work_sync(&it6505->link_works);
  1803. it6505_write(it6505, REG_TRAIN_CTRL1, FORCE_RETRAIN);
  1804. }
  1805. static void it6505_link_train_ok(struct it6505 *it6505)
  1806. {
  1807. struct device *dev = it6505->dev;
  1808. it6505->link_state = LINK_OK;
  1809. /* disalbe mute enable avi info frame */
  1810. it6505_set_bits(it6505, REG_DATA_MUTE_CTRL, EN_VID_MUTE, 0x00);
  1811. it6505_set_bits(it6505, REG_INFOFRAME_CTRL,
  1812. EN_VID_CTRL_PKT, EN_VID_CTRL_PKT);
  1813. if (it6505_audio_input(it6505)) {
  1814. DRM_DEV_DEBUG_DRIVER(dev, "Enable audio!");
  1815. it6505_enable_audio(it6505);
  1816. }
  1817. if (it6505->hdcp_desired)
  1818. it6505_start_hdcp(it6505);
  1819. }
  1820. static void it6505_link_step_train_process(struct it6505 *it6505)
  1821. {
  1822. struct device *dev = it6505->dev;
  1823. int ret, i, step_retry = 3;
  1824. DRM_DEV_DEBUG_DRIVER(dev, "Start step train");
  1825. if (it6505->sink_count == 0) {
  1826. DRM_DEV_DEBUG_DRIVER(dev, "it6505->sink_count:%d, force eq",
  1827. it6505->sink_count);
  1828. it6505_set_bits(it6505, REG_TRAIN_CTRL0, FORCE_EQ_DONE,
  1829. FORCE_EQ_DONE);
  1830. return;
  1831. }
  1832. if (!it6505->step_train) {
  1833. DRM_DEV_DEBUG_DRIVER(dev, "not support step train");
  1834. return;
  1835. }
  1836. /* step training start here */
  1837. for (i = 0; i < step_retry; i++) {
  1838. it6505_link_reset_step_train(it6505);
  1839. ret = it6505_link_start_step_train(it6505);
  1840. DRM_DEV_DEBUG_DRIVER(dev, "step train %s, retry:%d times",
  1841. ret ? "pass" : "failed", i + 1);
  1842. if (ret) {
  1843. it6505_link_train_ok(it6505);
  1844. return;
  1845. }
  1846. }
  1847. DRM_DEV_DEBUG_DRIVER(dev, "training fail");
  1848. it6505->link_state = LINK_IDLE;
  1849. it6505_video_reset(it6505);
  1850. }
  1851. static void it6505_link_training_work(struct work_struct *work)
  1852. {
  1853. struct it6505 *it6505 = container_of(work, struct it6505, link_works);
  1854. struct device *dev = it6505->dev;
  1855. int ret;
  1856. DRM_DEV_DEBUG_DRIVER(dev, "it6505->sink_count: %d",
  1857. it6505->sink_count);
  1858. if (!it6505_get_sink_hpd_status(it6505))
  1859. return;
  1860. it6505_link_training_setup(it6505);
  1861. it6505_reset_hdcp(it6505);
  1862. it6505_aux_reset(it6505);
  1863. if (it6505->auto_train_retry < 1) {
  1864. it6505_link_step_train_process(it6505);
  1865. return;
  1866. }
  1867. ret = it6505_link_start_auto_train(it6505);
  1868. DRM_DEV_DEBUG_DRIVER(dev, "auto train %s, auto_train_retry: %d",
  1869. ret ? "pass" : "failed", it6505->auto_train_retry);
  1870. if (ret) {
  1871. it6505->auto_train_retry = AUTO_TRAIN_RETRY;
  1872. it6505_link_train_ok(it6505);
  1873. } else {
  1874. it6505->auto_train_retry--;
  1875. it6505_dump(it6505);
  1876. }
  1877. }
  1878. static void it6505_plugged_status_to_codec(struct it6505 *it6505)
  1879. {
  1880. enum drm_connector_status status = it6505->connector_status;
  1881. if (it6505->plugged_cb && it6505->codec_dev)
  1882. it6505->plugged_cb(it6505->codec_dev,
  1883. status == connector_status_connected);
  1884. }
  1885. static void it6505_remove_edid(struct it6505 *it6505)
  1886. {
  1887. drm_edid_free(it6505->cached_edid);
  1888. it6505->cached_edid = NULL;
  1889. }
  1890. static int it6505_process_hpd_irq(struct it6505 *it6505)
  1891. {
  1892. struct device *dev = it6505->dev;
  1893. int ret, dpcd_sink_count, dp_irq_vector, bstatus;
  1894. u8 link_status[DP_LINK_STATUS_SIZE];
  1895. if (!it6505_get_sink_hpd_status(it6505)) {
  1896. DRM_DEV_DEBUG_DRIVER(dev, "HPD_IRQ HPD low");
  1897. it6505->sink_count = 0;
  1898. return 0;
  1899. }
  1900. ret = it6505_dpcd_read(it6505, DP_SINK_COUNT);
  1901. if (ret < 0)
  1902. return ret;
  1903. dpcd_sink_count = DP_GET_SINK_COUNT(ret);
  1904. DRM_DEV_DEBUG_DRIVER(dev, "dpcd_sink_count: %d it6505->sink_count:%d",
  1905. dpcd_sink_count, it6505->sink_count);
  1906. if (it6505->branch_device && dpcd_sink_count != it6505->sink_count) {
  1907. memset(it6505->dpcd, 0, sizeof(it6505->dpcd));
  1908. it6505->sink_count = dpcd_sink_count;
  1909. it6505_reset_logic(it6505);
  1910. it6505_int_mask_enable(it6505);
  1911. it6505_init(it6505);
  1912. it6505_remove_edid(it6505);
  1913. return 0;
  1914. }
  1915. dp_irq_vector = it6505_dpcd_read(it6505, DP_DEVICE_SERVICE_IRQ_VECTOR);
  1916. if (dp_irq_vector < 0)
  1917. return dp_irq_vector;
  1918. DRM_DEV_DEBUG_DRIVER(dev, "dp_irq_vector = 0x%02x", dp_irq_vector);
  1919. if (dp_irq_vector & DP_CP_IRQ) {
  1920. bstatus = it6505_dpcd_read(it6505, DP_AUX_HDCP_BSTATUS);
  1921. if (bstatus < 0)
  1922. return bstatus;
  1923. DRM_DEV_DEBUG_DRIVER(dev, "Bstatus = 0x%02x", bstatus);
  1924. /*Check BSTATUS when recive CP_IRQ */
  1925. if (bstatus & DP_BSTATUS_R0_PRIME_READY &&
  1926. it6505->hdcp_status == HDCP_AUTH_GOING)
  1927. it6505_set_bits(it6505, REG_HDCP_TRIGGER, HDCP_TRIGGER_CPIRQ,
  1928. HDCP_TRIGGER_CPIRQ);
  1929. else if (bstatus & (DP_BSTATUS_REAUTH_REQ | DP_BSTATUS_LINK_FAILURE) &&
  1930. it6505->hdcp_status == HDCP_AUTH_DONE)
  1931. it6505_start_hdcp(it6505);
  1932. }
  1933. ret = drm_dp_dpcd_read_link_status(&it6505->aux, link_status);
  1934. if (ret < 0) {
  1935. dev_err(dev, "Fail to read link status ret: %d", ret);
  1936. return ret;
  1937. }
  1938. DRM_DEV_DEBUG_DRIVER(dev, "link status = 0x%*ph",
  1939. (int)ARRAY_SIZE(link_status), link_status);
  1940. if (!drm_dp_channel_eq_ok(link_status, it6505->lane_count)) {
  1941. it6505->auto_train_retry = AUTO_TRAIN_RETRY;
  1942. it6505_video_reset(it6505);
  1943. }
  1944. return 0;
  1945. }
  1946. static void it6505_irq_hpd(struct it6505 *it6505)
  1947. {
  1948. struct device *dev = it6505->dev;
  1949. int dp_sink_count;
  1950. it6505->hpd_state = it6505_get_sink_hpd_status(it6505);
  1951. DRM_DEV_DEBUG_DRIVER(dev, "hpd change interrupt, change to %s",
  1952. it6505->hpd_state ? "high" : "low");
  1953. if (it6505->hpd_state) {
  1954. wait_for_completion_timeout(&it6505->extcon_completion,
  1955. msecs_to_jiffies(1000));
  1956. it6505_aux_on(it6505);
  1957. if (it6505->dpcd[0] == 0) {
  1958. it6505_get_dpcd(it6505, DP_DPCD_REV, it6505->dpcd,
  1959. ARRAY_SIZE(it6505->dpcd));
  1960. it6505_variable_config(it6505);
  1961. it6505_parse_link_capabilities(it6505);
  1962. }
  1963. it6505->auto_train_retry = AUTO_TRAIN_RETRY;
  1964. it6505_drm_dp_link_set_power(&it6505->aux, &it6505->link,
  1965. DP_SET_POWER_D0);
  1966. dp_sink_count = it6505_dpcd_read(it6505, DP_SINK_COUNT);
  1967. it6505->sink_count = DP_GET_SINK_COUNT(dp_sink_count);
  1968. DRM_DEV_DEBUG_DRIVER(dev, "it6505->sink_count: %d",
  1969. it6505->sink_count);
  1970. it6505_lane_termination_on(it6505);
  1971. it6505_lane_power_on(it6505);
  1972. /*
  1973. * for some dongle which issue HPD_irq
  1974. * when sink count change from 0->1
  1975. * it6505 not able to receive HPD_IRQ
  1976. * if HW never go into trainig done
  1977. */
  1978. if (it6505->branch_device && it6505->sink_count == 0)
  1979. schedule_work(&it6505->link_works);
  1980. if (!it6505_get_video_status(it6505))
  1981. it6505_video_reset(it6505);
  1982. } else {
  1983. memset(it6505->dpcd, 0, sizeof(it6505->dpcd));
  1984. it6505_remove_edid(it6505);
  1985. if (it6505->hdcp_desired)
  1986. it6505_stop_hdcp(it6505);
  1987. it6505_video_disable(it6505);
  1988. it6505_disable_audio(it6505);
  1989. it6505_stop_link_train(it6505);
  1990. it6505_lane_off(it6505);
  1991. it6505_link_reset_step_train(it6505);
  1992. }
  1993. if (it6505->bridge.dev)
  1994. drm_helper_hpd_irq_event(it6505->bridge.dev);
  1995. }
  1996. static void it6505_irq_hpd_irq(struct it6505 *it6505)
  1997. {
  1998. struct device *dev = it6505->dev;
  1999. DRM_DEV_DEBUG_DRIVER(dev, "hpd_irq interrupt");
  2000. if (it6505_process_hpd_irq(it6505) < 0)
  2001. DRM_DEV_DEBUG_DRIVER(dev, "process hpd_irq fail!");
  2002. }
  2003. static void it6505_irq_scdt(struct it6505 *it6505)
  2004. {
  2005. struct device *dev = it6505->dev;
  2006. bool data;
  2007. data = it6505_get_video_status(it6505);
  2008. DRM_DEV_DEBUG_DRIVER(dev, "video stable change interrupt, %s",
  2009. data ? "stable" : "unstable");
  2010. it6505_calc_video_info(it6505);
  2011. it6505_link_reset_step_train(it6505);
  2012. if (data)
  2013. schedule_work(&it6505->link_works);
  2014. }
  2015. static void it6505_irq_hdcp_done(struct it6505 *it6505)
  2016. {
  2017. struct device *dev = it6505->dev;
  2018. DRM_DEV_DEBUG_DRIVER(dev, "hdcp done interrupt");
  2019. it6505->hdcp_status = HDCP_AUTH_DONE;
  2020. it6505_show_hdcp_info(it6505);
  2021. }
  2022. static void it6505_irq_hdcp_fail(struct it6505 *it6505)
  2023. {
  2024. struct device *dev = it6505->dev;
  2025. DRM_DEV_DEBUG_DRIVER(dev, "hdcp fail interrupt");
  2026. it6505->hdcp_status = HDCP_AUTH_IDLE;
  2027. it6505_show_hdcp_info(it6505);
  2028. it6505_start_hdcp(it6505);
  2029. }
  2030. static void it6505_irq_aux_cmd_fail(struct it6505 *it6505)
  2031. {
  2032. struct device *dev = it6505->dev;
  2033. DRM_DEV_DEBUG_DRIVER(dev, "AUX PC Request Fail Interrupt");
  2034. }
  2035. static void it6505_irq_hdcp_ksv_check(struct it6505 *it6505)
  2036. {
  2037. struct device *dev = it6505->dev;
  2038. DRM_DEV_DEBUG_DRIVER(dev, "HDCP repeater R0 event Interrupt");
  2039. /* 1B01 HDCP encription should start when R0 is ready*/
  2040. it6505_set_bits(it6505, REG_HDCP_TRIGGER,
  2041. HDCP_TRIGGER_KSV_DONE, HDCP_TRIGGER_KSV_DONE);
  2042. schedule_work(&it6505->hdcp_wait_ksv_list);
  2043. }
  2044. static void it6505_irq_audio_fifo_error(struct it6505 *it6505)
  2045. {
  2046. struct device *dev = it6505->dev;
  2047. DRM_DEV_DEBUG_DRIVER(dev, "audio fifo error Interrupt");
  2048. if (it6505_audio_input(it6505))
  2049. it6505_enable_audio(it6505);
  2050. }
  2051. static void it6505_irq_link_train_fail(struct it6505 *it6505)
  2052. {
  2053. struct device *dev = it6505->dev;
  2054. DRM_DEV_DEBUG_DRIVER(dev, "link training fail interrupt");
  2055. schedule_work(&it6505->link_works);
  2056. }
  2057. static bool it6505_test_bit(unsigned int bit, const unsigned int *addr)
  2058. {
  2059. return 1 & (addr[bit / BITS_PER_BYTE] >> (bit % BITS_PER_BYTE));
  2060. }
  2061. static void it6505_irq_video_handler(struct it6505 *it6505, const int *int_status)
  2062. {
  2063. struct device *dev = it6505->dev;
  2064. int reg_0d, reg_int03;
  2065. /*
  2066. * When video SCDT change with video not stable,
  2067. * Or video FIFO error, need video reset
  2068. */
  2069. if ((!it6505_get_video_status(it6505) &&
  2070. (it6505_test_bit(INT_SCDT_CHANGE, (unsigned int *)int_status))) ||
  2071. (it6505_test_bit(BIT_INT_IO_FIFO_OVERFLOW,
  2072. (unsigned int *)int_status)) ||
  2073. (it6505_test_bit(BIT_INT_VID_FIFO_ERROR,
  2074. (unsigned int *)int_status))) {
  2075. it6505->auto_train_retry = AUTO_TRAIN_RETRY;
  2076. flush_work(&it6505->link_works);
  2077. it6505_stop_hdcp(it6505);
  2078. it6505_video_reset(it6505);
  2079. usleep_range(10000, 11000);
  2080. /*
  2081. * Clear FIFO error IRQ to prevent fifo error -> reset loop
  2082. * HW will trigger SCDT change IRQ again when video stable
  2083. */
  2084. reg_int03 = it6505_read(it6505, INT_STATUS_03);
  2085. reg_0d = it6505_read(it6505, REG_SYSTEM_STS);
  2086. reg_int03 &= (BIT(INT_VID_FIFO_ERROR) | BIT(INT_IO_LATCH_FIFO_OVERFLOW));
  2087. it6505_write(it6505, INT_STATUS_03, reg_int03);
  2088. DRM_DEV_DEBUG_DRIVER(dev, "reg08 = 0x%02x", reg_int03);
  2089. DRM_DEV_DEBUG_DRIVER(dev, "reg0D = 0x%02x", reg_0d);
  2090. return;
  2091. }
  2092. if (it6505_test_bit(INT_SCDT_CHANGE, (unsigned int *)int_status))
  2093. it6505_irq_scdt(it6505);
  2094. }
  2095. static irqreturn_t it6505_int_threaded_handler(int unused, void *data)
  2096. {
  2097. struct it6505 *it6505 = data;
  2098. struct device *dev = it6505->dev;
  2099. static const struct {
  2100. int bit;
  2101. void (*handler)(struct it6505 *it6505);
  2102. } irq_vec[] = {
  2103. { BIT_INT_HPD, it6505_irq_hpd },
  2104. { BIT_INT_HPD_IRQ, it6505_irq_hpd_irq },
  2105. { BIT_INT_HDCP_FAIL, it6505_irq_hdcp_fail },
  2106. { BIT_INT_HDCP_DONE, it6505_irq_hdcp_done },
  2107. { BIT_INT_AUX_CMD_FAIL, it6505_irq_aux_cmd_fail },
  2108. { BIT_INT_HDCP_KSV_CHECK, it6505_irq_hdcp_ksv_check },
  2109. { BIT_INT_AUDIO_FIFO_ERROR, it6505_irq_audio_fifo_error },
  2110. { BIT_INT_LINK_TRAIN_FAIL, it6505_irq_link_train_fail },
  2111. };
  2112. int int_status[3], i;
  2113. if (it6505->enable_drv_hold || !it6505->powered)
  2114. return IRQ_HANDLED;
  2115. pm_runtime_get_sync(dev);
  2116. int_status[0] = it6505_read(it6505, INT_STATUS_01);
  2117. int_status[1] = it6505_read(it6505, INT_STATUS_02);
  2118. int_status[2] = it6505_read(it6505, INT_STATUS_03);
  2119. it6505_write(it6505, INT_STATUS_01, int_status[0]);
  2120. it6505_write(it6505, INT_STATUS_02, int_status[1]);
  2121. it6505_write(it6505, INT_STATUS_03, int_status[2]);
  2122. DRM_DEV_DEBUG_DRIVER(dev, "reg06 = 0x%02x", int_status[0]);
  2123. DRM_DEV_DEBUG_DRIVER(dev, "reg07 = 0x%02x", int_status[1]);
  2124. DRM_DEV_DEBUG_DRIVER(dev, "reg08 = 0x%02x", int_status[2]);
  2125. it6505_debug_print(it6505, REG_SYSTEM_STS, "");
  2126. if (it6505_test_bit(irq_vec[0].bit, (unsigned int *)int_status))
  2127. irq_vec[0].handler(it6505);
  2128. if (it6505->hpd_state) {
  2129. for (i = 1; i < ARRAY_SIZE(irq_vec); i++) {
  2130. if (it6505_test_bit(irq_vec[i].bit, (unsigned int *)int_status))
  2131. irq_vec[i].handler(it6505);
  2132. }
  2133. it6505_irq_video_handler(it6505, (unsigned int *)int_status);
  2134. }
  2135. pm_runtime_put_sync(dev);
  2136. return IRQ_HANDLED;
  2137. }
  2138. static int it6505_poweron(struct it6505 *it6505)
  2139. {
  2140. struct device *dev = it6505->dev;
  2141. struct it6505_platform_data *pdata = &it6505->pdata;
  2142. int err;
  2143. DRM_DEV_DEBUG_DRIVER(dev, "it6505 start powered on");
  2144. if (it6505->powered) {
  2145. DRM_DEV_DEBUG_DRIVER(dev, "it6505 already powered on");
  2146. return 0;
  2147. }
  2148. if (pdata->pwr18) {
  2149. err = regulator_enable(pdata->pwr18);
  2150. if (err) {
  2151. DRM_DEV_DEBUG_DRIVER(dev, "Failed to enable VDD18: %d",
  2152. err);
  2153. return err;
  2154. }
  2155. }
  2156. if (pdata->ovdd) {
  2157. /* time interval between IVDD and OVDD at least be 1ms */
  2158. usleep_range(1000, 2000);
  2159. err = regulator_enable(pdata->ovdd);
  2160. if (err) {
  2161. regulator_disable(pdata->pwr18);
  2162. return err;
  2163. }
  2164. }
  2165. /* time interval between OVDD and SYSRSTN at least be 10ms */
  2166. if (pdata->gpiod_reset) {
  2167. usleep_range(10000, 20000);
  2168. gpiod_set_value_cansleep(pdata->gpiod_reset, 1);
  2169. usleep_range(1000, 2000);
  2170. gpiod_set_value_cansleep(pdata->gpiod_reset, 0);
  2171. usleep_range(25000, 35000);
  2172. }
  2173. it6505->powered = true;
  2174. it6505_reset_logic(it6505);
  2175. it6505_int_mask_enable(it6505);
  2176. it6505_init(it6505);
  2177. it6505_lane_off(it6505);
  2178. enable_irq(it6505->irq);
  2179. return 0;
  2180. }
  2181. static int it6505_poweroff(struct it6505 *it6505)
  2182. {
  2183. struct device *dev = it6505->dev;
  2184. struct it6505_platform_data *pdata = &it6505->pdata;
  2185. int err;
  2186. DRM_DEV_DEBUG_DRIVER(dev, "it6505 start power off");
  2187. if (!it6505->powered) {
  2188. DRM_DEV_DEBUG_DRIVER(dev, "power had been already off");
  2189. return 0;
  2190. }
  2191. disable_irq_nosync(it6505->irq);
  2192. if (pdata->gpiod_reset)
  2193. gpiod_set_value_cansleep(pdata->gpiod_reset, 1);
  2194. if (pdata->pwr18) {
  2195. err = regulator_disable(pdata->pwr18);
  2196. if (err)
  2197. return err;
  2198. }
  2199. if (pdata->ovdd) {
  2200. err = regulator_disable(pdata->ovdd);
  2201. if (err)
  2202. return err;
  2203. }
  2204. it6505->powered = false;
  2205. it6505->sink_count = 0;
  2206. return 0;
  2207. }
  2208. static enum drm_connector_status it6505_detect(struct it6505 *it6505)
  2209. {
  2210. struct device *dev = it6505->dev;
  2211. enum drm_connector_status status = connector_status_disconnected;
  2212. int dp_sink_count;
  2213. DRM_DEV_DEBUG_DRIVER(dev, "it6505->sink_count:%d powered:%d",
  2214. it6505->sink_count, it6505->powered);
  2215. mutex_lock(&it6505->mode_lock);
  2216. if (!it6505->powered)
  2217. goto unlock;
  2218. if (it6505->enable_drv_hold) {
  2219. status = it6505->hpd_state ? connector_status_connected :
  2220. connector_status_disconnected;
  2221. goto unlock;
  2222. }
  2223. if (it6505->hpd_state) {
  2224. it6505_drm_dp_link_set_power(&it6505->aux, &it6505->link,
  2225. DP_SET_POWER_D0);
  2226. dp_sink_count = it6505_dpcd_read(it6505, DP_SINK_COUNT);
  2227. it6505->sink_count = DP_GET_SINK_COUNT(dp_sink_count);
  2228. DRM_DEV_DEBUG_DRIVER(dev, "it6505->sink_count:%d branch:%d",
  2229. it6505->sink_count, it6505->branch_device);
  2230. if (it6505->branch_device) {
  2231. status = (it6505->sink_count != 0) ?
  2232. connector_status_connected :
  2233. connector_status_disconnected;
  2234. } else {
  2235. status = connector_status_connected;
  2236. }
  2237. } else {
  2238. it6505->sink_count = 0;
  2239. memset(it6505->dpcd, 0, sizeof(it6505->dpcd));
  2240. }
  2241. unlock:
  2242. if (it6505->connector_status != status) {
  2243. it6505->connector_status = status;
  2244. it6505_plugged_status_to_codec(it6505);
  2245. }
  2246. mutex_unlock(&it6505->mode_lock);
  2247. return status;
  2248. }
  2249. static int it6505_extcon_notifier(struct notifier_block *self,
  2250. unsigned long event, void *ptr)
  2251. {
  2252. struct it6505 *it6505 = container_of(self, struct it6505, event_nb);
  2253. schedule_work(&it6505->extcon_wq);
  2254. return NOTIFY_DONE;
  2255. }
  2256. static void it6505_extcon_work(struct work_struct *work)
  2257. {
  2258. struct it6505 *it6505 = container_of(work, struct it6505, extcon_wq);
  2259. struct device *dev = it6505->dev;
  2260. int state, ret;
  2261. if (it6505->enable_drv_hold)
  2262. return;
  2263. mutex_lock(&it6505->extcon_lock);
  2264. state = extcon_get_state(it6505->extcon, EXTCON_DISP_DP);
  2265. DRM_DEV_DEBUG_DRIVER(dev, "EXTCON_DISP_DP = 0x%02x", state);
  2266. if (state == it6505->extcon_state || unlikely(state < 0))
  2267. goto unlock;
  2268. it6505->extcon_state = state;
  2269. if (state) {
  2270. DRM_DEV_DEBUG_DRIVER(dev, "start to power on");
  2271. msleep(100);
  2272. ret = pm_runtime_get_sync(dev);
  2273. /*
  2274. * On system resume, extcon_work can be triggered before
  2275. * pm_runtime_force_resume re-enables runtime power management.
  2276. * Handling the error here to make sure the bridge is powered on.
  2277. */
  2278. if (ret < 0)
  2279. it6505_poweron(it6505);
  2280. complete_all(&it6505->extcon_completion);
  2281. } else {
  2282. DRM_DEV_DEBUG_DRIVER(dev, "start to power off");
  2283. pm_runtime_put_sync(dev);
  2284. reinit_completion(&it6505->extcon_completion);
  2285. drm_helper_hpd_irq_event(it6505->bridge.dev);
  2286. memset(it6505->dpcd, 0, sizeof(it6505->dpcd));
  2287. DRM_DEV_DEBUG_DRIVER(dev, "power off it6505 success!");
  2288. }
  2289. unlock:
  2290. mutex_unlock(&it6505->extcon_lock);
  2291. }
  2292. static int it6505_use_notifier_module(struct it6505 *it6505)
  2293. {
  2294. int ret;
  2295. struct device *dev = it6505->dev;
  2296. it6505->event_nb.notifier_call = it6505_extcon_notifier;
  2297. INIT_WORK(&it6505->extcon_wq, it6505_extcon_work);
  2298. ret = devm_extcon_register_notifier(it6505->dev,
  2299. it6505->extcon, EXTCON_DISP_DP,
  2300. &it6505->event_nb);
  2301. if (ret) {
  2302. dev_err(dev, "failed to register notifier for DP");
  2303. return ret;
  2304. }
  2305. schedule_work(&it6505->extcon_wq);
  2306. return 0;
  2307. }
  2308. static void it6505_remove_notifier_module(struct it6505 *it6505)
  2309. {
  2310. if (it6505->extcon) {
  2311. devm_extcon_unregister_notifier(it6505->dev,
  2312. it6505->extcon, EXTCON_DISP_DP,
  2313. &it6505->event_nb);
  2314. flush_work(&it6505->extcon_wq);
  2315. }
  2316. }
  2317. static void __maybe_unused it6505_delayed_audio(struct work_struct *work)
  2318. {
  2319. struct it6505 *it6505 = container_of(work, struct it6505,
  2320. delayed_audio.work);
  2321. DRM_DEV_DEBUG_DRIVER(it6505->dev, "start");
  2322. if (!it6505->powered)
  2323. return;
  2324. if (!it6505->enable_drv_hold)
  2325. it6505_enable_audio(it6505);
  2326. }
  2327. static int __maybe_unused it6505_audio_setup_hw_params(struct it6505 *it6505,
  2328. struct hdmi_codec_params
  2329. *params)
  2330. {
  2331. struct device *dev = it6505->dev;
  2332. int i = 0;
  2333. DRM_DEV_DEBUG_DRIVER(dev, "%s %d Hz, %d bit, %d channels\n", __func__,
  2334. params->sample_rate, params->sample_width,
  2335. params->cea.channels);
  2336. if (!it6505->bridge.encoder)
  2337. return -ENODEV;
  2338. if (params->cea.channels <= 1 || params->cea.channels > 8) {
  2339. DRM_DEV_DEBUG_DRIVER(dev, "channel number: %d not support",
  2340. it6505->audio.channel_count);
  2341. return -EINVAL;
  2342. }
  2343. it6505->audio.channel_count = params->cea.channels;
  2344. while (i < ARRAY_SIZE(audio_sample_rate_map) &&
  2345. params->sample_rate !=
  2346. audio_sample_rate_map[i].sample_rate_value) {
  2347. i++;
  2348. }
  2349. if (i == ARRAY_SIZE(audio_sample_rate_map)) {
  2350. DRM_DEV_DEBUG_DRIVER(dev, "sample rate: %d Hz not support",
  2351. params->sample_rate);
  2352. return -EINVAL;
  2353. }
  2354. it6505->audio.sample_rate = audio_sample_rate_map[i].rate;
  2355. switch (params->sample_width) {
  2356. case 16:
  2357. it6505->audio.word_length = WORD_LENGTH_16BIT;
  2358. break;
  2359. case 18:
  2360. it6505->audio.word_length = WORD_LENGTH_18BIT;
  2361. break;
  2362. case 20:
  2363. it6505->audio.word_length = WORD_LENGTH_20BIT;
  2364. break;
  2365. case 24:
  2366. case 32:
  2367. it6505->audio.word_length = WORD_LENGTH_24BIT;
  2368. break;
  2369. default:
  2370. DRM_DEV_DEBUG_DRIVER(dev, "wordlength: %d bit not support",
  2371. params->sample_width);
  2372. return -EINVAL;
  2373. }
  2374. return 0;
  2375. }
  2376. static void __maybe_unused it6505_audio_shutdown(struct device *dev, void *data)
  2377. {
  2378. struct it6505 *it6505 = dev_get_drvdata(dev);
  2379. if (it6505->powered)
  2380. it6505_disable_audio(it6505);
  2381. }
  2382. static int __maybe_unused it6505_audio_hook_plugged_cb(struct device *dev,
  2383. void *data,
  2384. hdmi_codec_plugged_cb fn,
  2385. struct device *codec_dev)
  2386. {
  2387. struct it6505 *it6505 = data;
  2388. it6505->plugged_cb = fn;
  2389. it6505->codec_dev = codec_dev;
  2390. it6505_plugged_status_to_codec(it6505);
  2391. return 0;
  2392. }
  2393. static inline struct it6505 *bridge_to_it6505(struct drm_bridge *bridge)
  2394. {
  2395. return container_of(bridge, struct it6505, bridge);
  2396. }
  2397. static int it6505_bridge_attach(struct drm_bridge *bridge,
  2398. enum drm_bridge_attach_flags flags)
  2399. {
  2400. struct it6505 *it6505 = bridge_to_it6505(bridge);
  2401. struct device *dev = it6505->dev;
  2402. int ret;
  2403. if (!(flags & DRM_BRIDGE_ATTACH_NO_CONNECTOR)) {
  2404. DRM_ERROR("DRM_BRIDGE_ATTACH_NO_CONNECTOR must be supplied");
  2405. return -EINVAL;
  2406. }
  2407. /* Register aux channel */
  2408. it6505->aux.drm_dev = bridge->dev;
  2409. ret = drm_dp_aux_register(&it6505->aux);
  2410. if (ret < 0) {
  2411. dev_err(dev, "Failed to register aux: %d", ret);
  2412. return ret;
  2413. }
  2414. if (it6505->extcon) {
  2415. ret = it6505_use_notifier_module(it6505);
  2416. if (ret < 0) {
  2417. dev_err(dev, "use notifier module failed");
  2418. return ret;
  2419. }
  2420. }
  2421. return 0;
  2422. }
  2423. static void it6505_bridge_detach(struct drm_bridge *bridge)
  2424. {
  2425. struct it6505 *it6505 = bridge_to_it6505(bridge);
  2426. flush_work(&it6505->link_works);
  2427. it6505_remove_notifier_module(it6505);
  2428. }
  2429. static enum drm_mode_status
  2430. it6505_bridge_mode_valid(struct drm_bridge *bridge,
  2431. const struct drm_display_info *info,
  2432. const struct drm_display_mode *mode)
  2433. {
  2434. struct it6505 *it6505 = bridge_to_it6505(bridge);
  2435. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  2436. return MODE_NO_INTERLACE;
  2437. if (mode->clock > it6505->max_dpi_pixel_clock)
  2438. return MODE_CLOCK_HIGH;
  2439. it6505->video_info.clock = mode->clock;
  2440. return MODE_OK;
  2441. }
  2442. static void it6505_bridge_atomic_enable(struct drm_bridge *bridge,
  2443. struct drm_bridge_state *old_state)
  2444. {
  2445. struct it6505 *it6505 = bridge_to_it6505(bridge);
  2446. struct device *dev = it6505->dev;
  2447. struct drm_atomic_state *state = old_state->base.state;
  2448. struct hdmi_avi_infoframe frame;
  2449. struct drm_crtc_state *crtc_state;
  2450. struct drm_connector_state *conn_state;
  2451. struct drm_display_mode *mode;
  2452. struct drm_connector *connector;
  2453. int ret;
  2454. DRM_DEV_DEBUG_DRIVER(dev, "start");
  2455. connector = drm_atomic_get_new_connector_for_encoder(state,
  2456. bridge->encoder);
  2457. if (WARN_ON(!connector))
  2458. return;
  2459. conn_state = drm_atomic_get_new_connector_state(state, connector);
  2460. if (WARN_ON(!conn_state))
  2461. return;
  2462. crtc_state = drm_atomic_get_new_crtc_state(state, conn_state->crtc);
  2463. if (WARN_ON(!crtc_state))
  2464. return;
  2465. mode = &crtc_state->adjusted_mode;
  2466. if (WARN_ON(!mode))
  2467. return;
  2468. ret = drm_hdmi_avi_infoframe_from_display_mode(&frame,
  2469. connector,
  2470. mode);
  2471. if (ret)
  2472. dev_err(dev, "Failed to setup AVI infoframe: %d", ret);
  2473. it6505_update_video_parameter(it6505, mode);
  2474. ret = it6505_send_video_infoframe(it6505, &frame);
  2475. if (ret)
  2476. dev_err(dev, "Failed to send AVI infoframe: %d", ret);
  2477. it6505_int_mask_enable(it6505);
  2478. it6505_video_reset(it6505);
  2479. it6505_drm_dp_link_set_power(&it6505->aux, &it6505->link,
  2480. DP_SET_POWER_D0);
  2481. }
  2482. static void it6505_bridge_atomic_disable(struct drm_bridge *bridge,
  2483. struct drm_bridge_state *old_state)
  2484. {
  2485. struct it6505 *it6505 = bridge_to_it6505(bridge);
  2486. struct device *dev = it6505->dev;
  2487. DRM_DEV_DEBUG_DRIVER(dev, "start");
  2488. if (it6505->powered) {
  2489. it6505_drm_dp_link_set_power(&it6505->aux, &it6505->link,
  2490. DP_SET_POWER_D3);
  2491. it6505_video_disable(it6505);
  2492. }
  2493. }
  2494. static void it6505_bridge_atomic_pre_enable(struct drm_bridge *bridge,
  2495. struct drm_bridge_state *old_state)
  2496. {
  2497. struct it6505 *it6505 = bridge_to_it6505(bridge);
  2498. struct device *dev = it6505->dev;
  2499. DRM_DEV_DEBUG_DRIVER(dev, "start");
  2500. pm_runtime_get_sync(dev);
  2501. }
  2502. static void it6505_bridge_atomic_post_disable(struct drm_bridge *bridge,
  2503. struct drm_bridge_state *old_state)
  2504. {
  2505. struct it6505 *it6505 = bridge_to_it6505(bridge);
  2506. struct device *dev = it6505->dev;
  2507. DRM_DEV_DEBUG_DRIVER(dev, "start");
  2508. pm_runtime_put_sync(dev);
  2509. }
  2510. static enum drm_connector_status
  2511. it6505_bridge_detect(struct drm_bridge *bridge)
  2512. {
  2513. struct it6505 *it6505 = bridge_to_it6505(bridge);
  2514. return it6505_detect(it6505);
  2515. }
  2516. static const struct drm_edid *it6505_bridge_edid_read(struct drm_bridge *bridge,
  2517. struct drm_connector *connector)
  2518. {
  2519. struct it6505 *it6505 = bridge_to_it6505(bridge);
  2520. struct device *dev = it6505->dev;
  2521. if (!it6505->cached_edid) {
  2522. it6505->cached_edid = drm_edid_read_custom(connector,
  2523. it6505_get_edid_block,
  2524. it6505);
  2525. if (!it6505->cached_edid) {
  2526. DRM_DEV_DEBUG_DRIVER(dev, "failed to get edid!");
  2527. return NULL;
  2528. }
  2529. }
  2530. return drm_edid_dup(it6505->cached_edid);
  2531. }
  2532. static const struct drm_bridge_funcs it6505_bridge_funcs = {
  2533. .atomic_duplicate_state = drm_atomic_helper_bridge_duplicate_state,
  2534. .atomic_destroy_state = drm_atomic_helper_bridge_destroy_state,
  2535. .atomic_reset = drm_atomic_helper_bridge_reset,
  2536. .attach = it6505_bridge_attach,
  2537. .detach = it6505_bridge_detach,
  2538. .mode_valid = it6505_bridge_mode_valid,
  2539. .atomic_enable = it6505_bridge_atomic_enable,
  2540. .atomic_disable = it6505_bridge_atomic_disable,
  2541. .atomic_pre_enable = it6505_bridge_atomic_pre_enable,
  2542. .atomic_post_disable = it6505_bridge_atomic_post_disable,
  2543. .detect = it6505_bridge_detect,
  2544. .edid_read = it6505_bridge_edid_read,
  2545. };
  2546. static __maybe_unused int it6505_bridge_resume(struct device *dev)
  2547. {
  2548. struct it6505 *it6505 = dev_get_drvdata(dev);
  2549. return it6505_poweron(it6505);
  2550. }
  2551. static __maybe_unused int it6505_bridge_suspend(struct device *dev)
  2552. {
  2553. struct it6505 *it6505 = dev_get_drvdata(dev);
  2554. it6505_remove_edid(it6505);
  2555. return it6505_poweroff(it6505);
  2556. }
  2557. static const struct dev_pm_ops it6505_bridge_pm_ops = {
  2558. SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend, pm_runtime_force_resume)
  2559. SET_RUNTIME_PM_OPS(it6505_bridge_suspend, it6505_bridge_resume, NULL)
  2560. };
  2561. static int it6505_init_pdata(struct it6505 *it6505)
  2562. {
  2563. struct it6505_platform_data *pdata = &it6505->pdata;
  2564. struct device *dev = it6505->dev;
  2565. /* 1.0V digital core power regulator */
  2566. pdata->pwr18 = devm_regulator_get(dev, "pwr18");
  2567. if (IS_ERR(pdata->pwr18)) {
  2568. dev_err(dev, "pwr18 regulator not found");
  2569. return PTR_ERR(pdata->pwr18);
  2570. }
  2571. pdata->ovdd = devm_regulator_get(dev, "ovdd");
  2572. if (IS_ERR(pdata->ovdd)) {
  2573. dev_err(dev, "ovdd regulator not found");
  2574. return PTR_ERR(pdata->ovdd);
  2575. }
  2576. pdata->gpiod_reset = devm_gpiod_get(dev, "reset", GPIOD_OUT_HIGH);
  2577. if (IS_ERR(pdata->gpiod_reset)) {
  2578. dev_err(dev, "gpiod_reset gpio not found");
  2579. return PTR_ERR(pdata->gpiod_reset);
  2580. }
  2581. return 0;
  2582. }
  2583. static int it6505_get_data_lanes_count(const struct device_node *endpoint,
  2584. const unsigned int min,
  2585. const unsigned int max)
  2586. {
  2587. int ret;
  2588. ret = of_property_count_u32_elems(endpoint, "data-lanes");
  2589. if (ret < 0)
  2590. return ret;
  2591. if (ret < min || ret > max)
  2592. return -EINVAL;
  2593. return ret;
  2594. }
  2595. static void it6505_parse_dt(struct it6505 *it6505)
  2596. {
  2597. struct device *dev = it6505->dev;
  2598. struct device_node *np = dev->of_node, *ep = NULL;
  2599. int len;
  2600. u64 link_frequencies;
  2601. u32 data_lanes[4];
  2602. u32 *afe_setting = &it6505->afe_setting;
  2603. u32 *max_lane_count = &it6505->max_lane_count;
  2604. u32 *max_dpi_pixel_clock = &it6505->max_dpi_pixel_clock;
  2605. it6505->lane_swap_disabled =
  2606. device_property_read_bool(dev, "no-laneswap");
  2607. if (it6505->lane_swap_disabled)
  2608. it6505->lane_swap = false;
  2609. if (device_property_read_u32(dev, "afe-setting", afe_setting) == 0) {
  2610. if (*afe_setting >= ARRAY_SIZE(afe_setting_table)) {
  2611. dev_err(dev, "afe setting error, use default");
  2612. *afe_setting = 0;
  2613. }
  2614. } else {
  2615. *afe_setting = 0;
  2616. }
  2617. ep = of_graph_get_endpoint_by_regs(np, 1, 0);
  2618. of_node_put(ep);
  2619. if (ep) {
  2620. len = it6505_get_data_lanes_count(ep, 1, 4);
  2621. if (len > 0 && len != 3) {
  2622. of_property_read_u32_array(ep, "data-lanes",
  2623. data_lanes, len);
  2624. *max_lane_count = len;
  2625. } else {
  2626. *max_lane_count = MAX_LANE_COUNT;
  2627. dev_err(dev, "error data-lanes, use default");
  2628. }
  2629. } else {
  2630. *max_lane_count = MAX_LANE_COUNT;
  2631. dev_err(dev, "error endpoint, use default");
  2632. }
  2633. ep = of_graph_get_endpoint_by_regs(np, 0, 0);
  2634. of_node_put(ep);
  2635. if (ep) {
  2636. len = of_property_read_variable_u64_array(ep,
  2637. "link-frequencies",
  2638. &link_frequencies, 0,
  2639. 1);
  2640. if (len >= 0) {
  2641. do_div(link_frequencies, 1000);
  2642. if (link_frequencies > 297000) {
  2643. dev_err(dev,
  2644. "max pixel clock error, use default");
  2645. *max_dpi_pixel_clock = DPI_PIXEL_CLK_MAX;
  2646. } else {
  2647. *max_dpi_pixel_clock = link_frequencies;
  2648. }
  2649. } else {
  2650. dev_err(dev, "error link frequencies, use default");
  2651. *max_dpi_pixel_clock = DPI_PIXEL_CLK_MAX;
  2652. }
  2653. } else {
  2654. dev_err(dev, "error endpoint, use default");
  2655. *max_dpi_pixel_clock = DPI_PIXEL_CLK_MAX;
  2656. }
  2657. DRM_DEV_DEBUG_DRIVER(dev, "using afe_setting: %u, max_lane_count: %u",
  2658. it6505->afe_setting, it6505->max_lane_count);
  2659. DRM_DEV_DEBUG_DRIVER(dev, "using max_dpi_pixel_clock: %u kHz",
  2660. it6505->max_dpi_pixel_clock);
  2661. }
  2662. static ssize_t receive_timing_debugfs_show(struct file *file, char __user *buf,
  2663. size_t len, loff_t *ppos)
  2664. {
  2665. struct it6505 *it6505 = file->private_data;
  2666. struct drm_display_mode *vid;
  2667. u8 read_buf[READ_BUFFER_SIZE];
  2668. u8 *str = read_buf, *end = read_buf + READ_BUFFER_SIZE;
  2669. ssize_t ret, count;
  2670. if (!it6505)
  2671. return -ENODEV;
  2672. it6505_calc_video_info(it6505);
  2673. vid = &it6505->video_info;
  2674. str += scnprintf(str, end - str, "---video timing---\n");
  2675. str += scnprintf(str, end - str, "PCLK:%d.%03dMHz\n",
  2676. vid->clock / 1000, vid->clock % 1000);
  2677. str += scnprintf(str, end - str, "HTotal:%d\n", vid->htotal);
  2678. str += scnprintf(str, end - str, "HActive:%d\n", vid->hdisplay);
  2679. str += scnprintf(str, end - str, "HFrontPorch:%d\n",
  2680. vid->hsync_start - vid->hdisplay);
  2681. str += scnprintf(str, end - str, "HSyncWidth:%d\n",
  2682. vid->hsync_end - vid->hsync_start);
  2683. str += scnprintf(str, end - str, "HBackPorch:%d\n",
  2684. vid->htotal - vid->hsync_end);
  2685. str += scnprintf(str, end - str, "VTotal:%d\n", vid->vtotal);
  2686. str += scnprintf(str, end - str, "VActive:%d\n", vid->vdisplay);
  2687. str += scnprintf(str, end - str, "VFrontPorch:%d\n",
  2688. vid->vsync_start - vid->vdisplay);
  2689. str += scnprintf(str, end - str, "VSyncWidth:%d\n",
  2690. vid->vsync_end - vid->vsync_start);
  2691. str += scnprintf(str, end - str, "VBackPorch:%d\n",
  2692. vid->vtotal - vid->vsync_end);
  2693. count = str - read_buf;
  2694. ret = simple_read_from_buffer(buf, len, ppos, read_buf, count);
  2695. return ret;
  2696. }
  2697. static int force_power_on_off_debugfs_write(void *data, u64 value)
  2698. {
  2699. struct it6505 *it6505 = data;
  2700. if (!it6505)
  2701. return -ENODEV;
  2702. if (value)
  2703. it6505_poweron(it6505);
  2704. else
  2705. it6505_poweroff(it6505);
  2706. return 0;
  2707. }
  2708. static int enable_drv_hold_debugfs_show(void *data, u64 *buf)
  2709. {
  2710. struct it6505 *it6505 = data;
  2711. if (!it6505)
  2712. return -ENODEV;
  2713. *buf = it6505->enable_drv_hold;
  2714. return 0;
  2715. }
  2716. static int enable_drv_hold_debugfs_write(void *data, u64 drv_hold)
  2717. {
  2718. struct it6505 *it6505 = data;
  2719. if (!it6505)
  2720. return -ENODEV;
  2721. it6505->enable_drv_hold = drv_hold;
  2722. if (it6505->enable_drv_hold) {
  2723. it6505_int_mask_disable(it6505);
  2724. } else {
  2725. it6505_clear_int(it6505);
  2726. it6505_int_mask_enable(it6505);
  2727. if (it6505->powered) {
  2728. it6505->connector_status =
  2729. it6505_get_sink_hpd_status(it6505) ?
  2730. connector_status_connected :
  2731. connector_status_disconnected;
  2732. } else {
  2733. it6505->connector_status =
  2734. connector_status_disconnected;
  2735. }
  2736. }
  2737. return 0;
  2738. }
  2739. static const struct file_operations receive_timing_fops = {
  2740. .owner = THIS_MODULE,
  2741. .open = simple_open,
  2742. .read = receive_timing_debugfs_show,
  2743. .llseek = default_llseek,
  2744. };
  2745. DEFINE_DEBUGFS_ATTRIBUTE(fops_force_power, NULL,
  2746. force_power_on_off_debugfs_write, "%llu\n");
  2747. DEFINE_DEBUGFS_ATTRIBUTE(fops_enable_drv_hold, enable_drv_hold_debugfs_show,
  2748. enable_drv_hold_debugfs_write, "%llu\n");
  2749. static const struct debugfs_entries debugfs_entry[] = {
  2750. { "receive_timing", &receive_timing_fops },
  2751. { "force_power_on_off", &fops_force_power },
  2752. { "enable_drv_hold", &fops_enable_drv_hold },
  2753. { NULL, NULL },
  2754. };
  2755. static void debugfs_create_files(struct it6505 *it6505)
  2756. {
  2757. int i = 0;
  2758. while (debugfs_entry[i].name && debugfs_entry[i].fops) {
  2759. debugfs_create_file(debugfs_entry[i].name, 0644,
  2760. it6505->debugfs, it6505,
  2761. debugfs_entry[i].fops);
  2762. i++;
  2763. }
  2764. }
  2765. static void debugfs_init(struct it6505 *it6505)
  2766. {
  2767. struct device *dev = it6505->dev;
  2768. it6505->debugfs = debugfs_create_dir(DEBUGFS_DIR_NAME, NULL);
  2769. if (IS_ERR(it6505->debugfs)) {
  2770. dev_err(dev, "failed to create debugfs root");
  2771. return;
  2772. }
  2773. debugfs_create_files(it6505);
  2774. }
  2775. static void it6505_debugfs_remove(struct it6505 *it6505)
  2776. {
  2777. debugfs_remove_recursive(it6505->debugfs);
  2778. }
  2779. static void it6505_shutdown(struct i2c_client *client)
  2780. {
  2781. struct it6505 *it6505 = dev_get_drvdata(&client->dev);
  2782. if (it6505->powered)
  2783. it6505_lane_off(it6505);
  2784. }
  2785. static int it6505_i2c_probe(struct i2c_client *client)
  2786. {
  2787. struct it6505 *it6505;
  2788. struct device *dev = &client->dev;
  2789. struct extcon_dev *extcon;
  2790. int err;
  2791. it6505 = devm_kzalloc(&client->dev, sizeof(*it6505), GFP_KERNEL);
  2792. if (!it6505)
  2793. return -ENOMEM;
  2794. mutex_init(&it6505->extcon_lock);
  2795. mutex_init(&it6505->mode_lock);
  2796. mutex_init(&it6505->aux_lock);
  2797. it6505->bridge.of_node = client->dev.of_node;
  2798. it6505->connector_status = connector_status_disconnected;
  2799. it6505->dev = &client->dev;
  2800. i2c_set_clientdata(client, it6505);
  2801. /* get extcon device from DTS */
  2802. extcon = extcon_get_edev_by_phandle(dev, 0);
  2803. if (PTR_ERR(extcon) == -EPROBE_DEFER)
  2804. return -EPROBE_DEFER;
  2805. if (IS_ERR(extcon)) {
  2806. dev_err(dev, "can not get extcon device!");
  2807. return PTR_ERR(extcon);
  2808. }
  2809. it6505->extcon = extcon;
  2810. it6505->regmap = devm_regmap_init_i2c(client, &it6505_regmap_config);
  2811. if (IS_ERR(it6505->regmap)) {
  2812. dev_err(dev, "regmap i2c init failed");
  2813. err = PTR_ERR(it6505->regmap);
  2814. return err;
  2815. }
  2816. err = it6505_init_pdata(it6505);
  2817. if (err) {
  2818. dev_err(dev, "Failed to initialize pdata: %d", err);
  2819. return err;
  2820. }
  2821. it6505_parse_dt(it6505);
  2822. it6505->irq = client->irq;
  2823. if (!it6505->irq) {
  2824. dev_err(dev, "Failed to get INTP IRQ");
  2825. err = -ENODEV;
  2826. return err;
  2827. }
  2828. err = devm_request_threaded_irq(&client->dev, it6505->irq, NULL,
  2829. it6505_int_threaded_handler,
  2830. IRQF_TRIGGER_LOW | IRQF_ONESHOT |
  2831. IRQF_NO_AUTOEN,
  2832. "it6505-intp", it6505);
  2833. if (err) {
  2834. dev_err(dev, "Failed to request INTP threaded IRQ: %d", err);
  2835. return err;
  2836. }
  2837. INIT_WORK(&it6505->link_works, it6505_link_training_work);
  2838. INIT_WORK(&it6505->hdcp_wait_ksv_list, it6505_hdcp_wait_ksv_list);
  2839. INIT_DELAYED_WORK(&it6505->hdcp_work, it6505_hdcp_work);
  2840. init_completion(&it6505->extcon_completion);
  2841. memset(it6505->dpcd, 0, sizeof(it6505->dpcd));
  2842. it6505->powered = false;
  2843. it6505->enable_drv_hold = DEFAULT_DRV_HOLD;
  2844. if (DEFAULT_PWR_ON)
  2845. it6505_poweron(it6505);
  2846. DRM_DEV_DEBUG_DRIVER(dev, "it6505 device name: %s", dev_name(dev));
  2847. debugfs_init(it6505);
  2848. pm_runtime_enable(dev);
  2849. it6505->aux.name = "DP-AUX";
  2850. it6505->aux.dev = dev;
  2851. it6505->aux.transfer = it6505_aux_transfer;
  2852. drm_dp_aux_init(&it6505->aux);
  2853. it6505->bridge.funcs = &it6505_bridge_funcs;
  2854. it6505->bridge.type = DRM_MODE_CONNECTOR_DisplayPort;
  2855. it6505->bridge.ops = DRM_BRIDGE_OP_DETECT | DRM_BRIDGE_OP_EDID |
  2856. DRM_BRIDGE_OP_HPD;
  2857. drm_bridge_add(&it6505->bridge);
  2858. return 0;
  2859. }
  2860. static void it6505_i2c_remove(struct i2c_client *client)
  2861. {
  2862. struct it6505 *it6505 = i2c_get_clientdata(client);
  2863. drm_bridge_remove(&it6505->bridge);
  2864. drm_dp_aux_unregister(&it6505->aux);
  2865. it6505_debugfs_remove(it6505);
  2866. it6505_poweroff(it6505);
  2867. it6505_remove_edid(it6505);
  2868. }
  2869. static const struct i2c_device_id it6505_id[] = {
  2870. { "it6505", 0 },
  2871. { }
  2872. };
  2873. MODULE_DEVICE_TABLE(i2c, it6505_id);
  2874. static const struct of_device_id it6505_of_match[] = {
  2875. { .compatible = "ite,it6505" },
  2876. { }
  2877. };
  2878. MODULE_DEVICE_TABLE(of, it6505_of_match);
  2879. static struct i2c_driver it6505_i2c_driver = {
  2880. .driver = {
  2881. .name = "it6505",
  2882. .of_match_table = it6505_of_match,
  2883. .pm = &it6505_bridge_pm_ops,
  2884. },
  2885. .probe = it6505_i2c_probe,
  2886. .remove = it6505_i2c_remove,
  2887. .shutdown = it6505_shutdown,
  2888. .id_table = it6505_id,
  2889. };
  2890. module_i2c_driver(it6505_i2c_driver);
  2891. MODULE_AUTHOR("Allen Chen <allen.chen@ite.com.tw>");
  2892. MODULE_DESCRIPTION("IT6505 DisplayPort Transmitter driver");
  2893. MODULE_LICENSE("GPL v2");