exynos_drm_fimd.c 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /* exynos_drm_fimd.c
  3. *
  4. * Copyright (C) 2011 Samsung Electronics Co.Ltd
  5. * Authors:
  6. * Joonyoung Shim <jy0922.shim@samsung.com>
  7. * Inki Dae <inki.dae@samsung.com>
  8. */
  9. #include <linux/clk.h>
  10. #include <linux/component.h>
  11. #include <linux/kernel.h>
  12. #include <linux/mfd/syscon.h>
  13. #include <linux/of.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/pm_runtime.h>
  16. #include <linux/regmap.h>
  17. #include <video/of_display_timing.h>
  18. #include <video/of_videomode.h>
  19. #include <video/samsung_fimd.h>
  20. #include <drm/drm_blend.h>
  21. #include <drm/drm_fourcc.h>
  22. #include <drm/drm_framebuffer.h>
  23. #include <drm/drm_vblank.h>
  24. #include <drm/exynos_drm.h>
  25. #include "exynos_drm_crtc.h"
  26. #include "exynos_drm_drv.h"
  27. #include "exynos_drm_fb.h"
  28. #include "exynos_drm_plane.h"
  29. /*
  30. * FIMD stands for Fully Interactive Mobile Display and
  31. * as a display controller, it transfers contents drawn on memory
  32. * to a LCD Panel through Display Interfaces such as RGB or
  33. * CPU Interface.
  34. */
  35. #define MIN_FB_WIDTH_FOR_16WORD_BURST 128
  36. /* position control register for hardware window 0, 2 ~ 4.*/
  37. #define VIDOSD_A(win) (VIDOSD_BASE + 0x00 + (win) * 16)
  38. #define VIDOSD_B(win) (VIDOSD_BASE + 0x04 + (win) * 16)
  39. /*
  40. * size control register for hardware windows 0 and alpha control register
  41. * for hardware windows 1 ~ 4
  42. */
  43. #define VIDOSD_C(win) (VIDOSD_BASE + 0x08 + (win) * 16)
  44. /* size control register for hardware windows 1 ~ 2. */
  45. #define VIDOSD_D(win) (VIDOSD_BASE + 0x0C + (win) * 16)
  46. #define VIDWnALPHA0(win) (VIDW_ALPHA + 0x00 + (win) * 8)
  47. #define VIDWnALPHA1(win) (VIDW_ALPHA + 0x04 + (win) * 8)
  48. #define VIDWx_BUF_START(win, buf) (VIDW_BUF_START(buf) + (win) * 8)
  49. #define VIDWx_BUF_START_S(win, buf) (VIDW_BUF_START_S(buf) + (win) * 8)
  50. #define VIDWx_BUF_END(win, buf) (VIDW_BUF_END(buf) + (win) * 8)
  51. #define VIDWx_BUF_SIZE(win, buf) (VIDW_BUF_SIZE(buf) + (win) * 4)
  52. /* color key control register for hardware window 1 ~ 4. */
  53. #define WKEYCON0_BASE(x) ((WKEYCON0 + 0x140) + ((x - 1) * 8))
  54. /* color key value register for hardware window 1 ~ 4. */
  55. #define WKEYCON1_BASE(x) ((WKEYCON1 + 0x140) + ((x - 1) * 8))
  56. /* I80 trigger control register */
  57. #define TRIGCON 0x1A4
  58. #define TRGMODE_ENABLE (1 << 0)
  59. #define SWTRGCMD_ENABLE (1 << 1)
  60. /* Exynos3250, 3472, 5260 5410, 5420 and 5422 only supported. */
  61. #define HWTRGEN_ENABLE (1 << 3)
  62. #define HWTRGMASK_ENABLE (1 << 4)
  63. /* Exynos3250, 3472, 5260, 5420 and 5422 only supported. */
  64. #define HWTRIGEN_PER_ENABLE (1 << 31)
  65. /* display mode change control register except exynos4 */
  66. #define VIDOUT_CON 0x000
  67. #define VIDOUT_CON_F_I80_LDI0 (0x2 << 8)
  68. /* I80 interface control for main LDI register */
  69. #define I80IFCONFAx(x) (0x1B0 + (x) * 4)
  70. #define I80IFCONFBx(x) (0x1B8 + (x) * 4)
  71. #define LCD_CS_SETUP(x) ((x) << 16)
  72. #define LCD_WR_SETUP(x) ((x) << 12)
  73. #define LCD_WR_ACTIVE(x) ((x) << 8)
  74. #define LCD_WR_HOLD(x) ((x) << 4)
  75. #define I80IFEN_ENABLE (1 << 0)
  76. /* FIMD has totally five hardware windows. */
  77. #define WINDOWS_NR 5
  78. /* HW trigger flag on i80 panel. */
  79. #define I80_HW_TRG (1 << 1)
  80. struct fimd_driver_data {
  81. unsigned int timing_base;
  82. unsigned int lcdblk_offset;
  83. unsigned int lcdblk_vt_shift;
  84. unsigned int lcdblk_bypass_shift;
  85. unsigned int lcdblk_mic_bypass_shift;
  86. unsigned int trg_type;
  87. unsigned int has_shadowcon:1;
  88. unsigned int has_clksel:1;
  89. unsigned int has_limited_fmt:1;
  90. unsigned int has_vidoutcon:1;
  91. unsigned int has_vtsel:1;
  92. unsigned int has_mic_bypass:1;
  93. unsigned int has_dp_clk:1;
  94. unsigned int has_hw_trigger:1;
  95. unsigned int has_trigger_per_te:1;
  96. unsigned int has_bgr_support:1;
  97. };
  98. static struct fimd_driver_data s3c64xx_fimd_driver_data = {
  99. .timing_base = 0x0,
  100. .has_clksel = 1,
  101. .has_limited_fmt = 1,
  102. };
  103. static struct fimd_driver_data s5pv210_fimd_driver_data = {
  104. .timing_base = 0x0,
  105. .has_shadowcon = 1,
  106. .has_clksel = 1,
  107. };
  108. static struct fimd_driver_data exynos3_fimd_driver_data = {
  109. .timing_base = 0x20000,
  110. .lcdblk_offset = 0x210,
  111. .lcdblk_bypass_shift = 1,
  112. .has_shadowcon = 1,
  113. .has_vidoutcon = 1,
  114. };
  115. static struct fimd_driver_data exynos4_fimd_driver_data = {
  116. .timing_base = 0x0,
  117. .lcdblk_offset = 0x210,
  118. .lcdblk_vt_shift = 10,
  119. .lcdblk_bypass_shift = 1,
  120. .has_shadowcon = 1,
  121. .has_vtsel = 1,
  122. .has_bgr_support = 1,
  123. };
  124. static struct fimd_driver_data exynos5_fimd_driver_data = {
  125. .timing_base = 0x20000,
  126. .lcdblk_offset = 0x214,
  127. .lcdblk_vt_shift = 24,
  128. .lcdblk_bypass_shift = 15,
  129. .has_shadowcon = 1,
  130. .has_vidoutcon = 1,
  131. .has_vtsel = 1,
  132. .has_dp_clk = 1,
  133. .has_bgr_support = 1,
  134. };
  135. static struct fimd_driver_data exynos5420_fimd_driver_data = {
  136. .timing_base = 0x20000,
  137. .lcdblk_offset = 0x214,
  138. .lcdblk_vt_shift = 24,
  139. .lcdblk_bypass_shift = 15,
  140. .lcdblk_mic_bypass_shift = 11,
  141. .has_shadowcon = 1,
  142. .has_vidoutcon = 1,
  143. .has_vtsel = 1,
  144. .has_mic_bypass = 1,
  145. .has_dp_clk = 1,
  146. .has_bgr_support = 1,
  147. };
  148. struct fimd_context {
  149. struct device *dev;
  150. struct drm_device *drm_dev;
  151. void *dma_priv;
  152. struct exynos_drm_crtc *crtc;
  153. struct exynos_drm_plane planes[WINDOWS_NR];
  154. struct exynos_drm_plane_config configs[WINDOWS_NR];
  155. struct clk *bus_clk;
  156. struct clk *lcd_clk;
  157. void __iomem *regs;
  158. struct regmap *sysreg;
  159. unsigned long irq_flags;
  160. u32 vidcon0;
  161. u32 vidcon1;
  162. u32 vidout_con;
  163. u32 i80ifcon;
  164. bool i80_if;
  165. bool suspended;
  166. bool dp_clk_enabled;
  167. wait_queue_head_t wait_vsync_queue;
  168. atomic_t wait_vsync_event;
  169. atomic_t win_updated;
  170. atomic_t triggering;
  171. u32 clkdiv;
  172. const struct fimd_driver_data *driver_data;
  173. struct drm_encoder *encoder;
  174. struct exynos_drm_clk dp_clk;
  175. };
  176. static const struct of_device_id fimd_driver_dt_match[] = {
  177. { .compatible = "samsung,s3c6400-fimd",
  178. .data = &s3c64xx_fimd_driver_data },
  179. { .compatible = "samsung,s5pv210-fimd",
  180. .data = &s5pv210_fimd_driver_data },
  181. { .compatible = "samsung,exynos3250-fimd",
  182. .data = &exynos3_fimd_driver_data },
  183. { .compatible = "samsung,exynos4210-fimd",
  184. .data = &exynos4_fimd_driver_data },
  185. { .compatible = "samsung,exynos5250-fimd",
  186. .data = &exynos5_fimd_driver_data },
  187. { .compatible = "samsung,exynos5420-fimd",
  188. .data = &exynos5420_fimd_driver_data },
  189. {},
  190. };
  191. MODULE_DEVICE_TABLE(of, fimd_driver_dt_match);
  192. static const enum drm_plane_type fimd_win_types[WINDOWS_NR] = {
  193. DRM_PLANE_TYPE_PRIMARY,
  194. DRM_PLANE_TYPE_OVERLAY,
  195. DRM_PLANE_TYPE_OVERLAY,
  196. DRM_PLANE_TYPE_OVERLAY,
  197. DRM_PLANE_TYPE_CURSOR,
  198. };
  199. static const uint32_t fimd_formats[] = {
  200. DRM_FORMAT_C8,
  201. DRM_FORMAT_XRGB1555,
  202. DRM_FORMAT_RGB565,
  203. DRM_FORMAT_XRGB8888,
  204. DRM_FORMAT_ARGB8888,
  205. };
  206. static const uint32_t fimd_extended_formats[] = {
  207. DRM_FORMAT_C8,
  208. DRM_FORMAT_XRGB1555,
  209. DRM_FORMAT_XBGR1555,
  210. DRM_FORMAT_RGB565,
  211. DRM_FORMAT_BGR565,
  212. DRM_FORMAT_XRGB8888,
  213. DRM_FORMAT_XBGR8888,
  214. DRM_FORMAT_ARGB8888,
  215. DRM_FORMAT_ABGR8888,
  216. };
  217. static const unsigned int capabilities[WINDOWS_NR] = {
  218. 0,
  219. EXYNOS_DRM_PLANE_CAP_WIN_BLEND | EXYNOS_DRM_PLANE_CAP_PIX_BLEND,
  220. EXYNOS_DRM_PLANE_CAP_WIN_BLEND | EXYNOS_DRM_PLANE_CAP_PIX_BLEND,
  221. EXYNOS_DRM_PLANE_CAP_WIN_BLEND | EXYNOS_DRM_PLANE_CAP_PIX_BLEND,
  222. EXYNOS_DRM_PLANE_CAP_WIN_BLEND | EXYNOS_DRM_PLANE_CAP_PIX_BLEND,
  223. };
  224. static inline void fimd_set_bits(struct fimd_context *ctx, u32 reg, u32 mask,
  225. u32 val)
  226. {
  227. val = (val & mask) | (readl(ctx->regs + reg) & ~mask);
  228. writel(val, ctx->regs + reg);
  229. }
  230. static int fimd_enable_vblank(struct exynos_drm_crtc *crtc)
  231. {
  232. struct fimd_context *ctx = crtc->ctx;
  233. u32 val;
  234. if (ctx->suspended)
  235. return -EPERM;
  236. if (!test_and_set_bit(0, &ctx->irq_flags)) {
  237. val = readl(ctx->regs + VIDINTCON0);
  238. val |= VIDINTCON0_INT_ENABLE;
  239. if (ctx->i80_if) {
  240. val |= VIDINTCON0_INT_I80IFDONE;
  241. val |= VIDINTCON0_INT_SYSMAINCON;
  242. val &= ~VIDINTCON0_INT_SYSSUBCON;
  243. } else {
  244. val |= VIDINTCON0_INT_FRAME;
  245. val &= ~VIDINTCON0_FRAMESEL0_MASK;
  246. val |= VIDINTCON0_FRAMESEL0_FRONTPORCH;
  247. val &= ~VIDINTCON0_FRAMESEL1_MASK;
  248. val |= VIDINTCON0_FRAMESEL1_NONE;
  249. }
  250. writel(val, ctx->regs + VIDINTCON0);
  251. }
  252. return 0;
  253. }
  254. static void fimd_disable_vblank(struct exynos_drm_crtc *crtc)
  255. {
  256. struct fimd_context *ctx = crtc->ctx;
  257. u32 val;
  258. if (ctx->suspended)
  259. return;
  260. if (test_and_clear_bit(0, &ctx->irq_flags)) {
  261. val = readl(ctx->regs + VIDINTCON0);
  262. val &= ~VIDINTCON0_INT_ENABLE;
  263. if (ctx->i80_if) {
  264. val &= ~VIDINTCON0_INT_I80IFDONE;
  265. val &= ~VIDINTCON0_INT_SYSMAINCON;
  266. val &= ~VIDINTCON0_INT_SYSSUBCON;
  267. } else
  268. val &= ~VIDINTCON0_INT_FRAME;
  269. writel(val, ctx->regs + VIDINTCON0);
  270. }
  271. }
  272. static void fimd_wait_for_vblank(struct exynos_drm_crtc *crtc)
  273. {
  274. struct fimd_context *ctx = crtc->ctx;
  275. if (ctx->suspended)
  276. return;
  277. atomic_set(&ctx->wait_vsync_event, 1);
  278. /*
  279. * wait for FIMD to signal VSYNC interrupt or return after
  280. * timeout which is set to 50ms (refresh rate of 20).
  281. */
  282. if (!wait_event_timeout(ctx->wait_vsync_queue,
  283. !atomic_read(&ctx->wait_vsync_event),
  284. HZ/20))
  285. DRM_DEV_DEBUG_KMS(ctx->dev, "vblank wait timed out.\n");
  286. }
  287. static void fimd_enable_video_output(struct fimd_context *ctx, unsigned int win,
  288. bool enable)
  289. {
  290. u32 val = readl(ctx->regs + WINCON(win));
  291. if (enable)
  292. val |= WINCONx_ENWIN;
  293. else
  294. val &= ~WINCONx_ENWIN;
  295. writel(val, ctx->regs + WINCON(win));
  296. }
  297. static void fimd_enable_shadow_channel_path(struct fimd_context *ctx,
  298. unsigned int win,
  299. bool enable)
  300. {
  301. u32 val = readl(ctx->regs + SHADOWCON);
  302. if (enable)
  303. val |= SHADOWCON_CHx_ENABLE(win);
  304. else
  305. val &= ~SHADOWCON_CHx_ENABLE(win);
  306. writel(val, ctx->regs + SHADOWCON);
  307. }
  308. static int fimd_clear_channels(struct exynos_drm_crtc *crtc)
  309. {
  310. struct fimd_context *ctx = crtc->ctx;
  311. unsigned int win, ch_enabled = 0;
  312. int ret;
  313. /* Hardware is in unknown state, so ensure it gets enabled properly */
  314. ret = pm_runtime_resume_and_get(ctx->dev);
  315. if (ret < 0) {
  316. dev_err(ctx->dev, "failed to enable FIMD device.\n");
  317. return ret;
  318. }
  319. clk_prepare_enable(ctx->bus_clk);
  320. clk_prepare_enable(ctx->lcd_clk);
  321. /* Check if any channel is enabled. */
  322. for (win = 0; win < WINDOWS_NR; win++) {
  323. u32 val = readl(ctx->regs + WINCON(win));
  324. if (val & WINCONx_ENWIN) {
  325. fimd_enable_video_output(ctx, win, false);
  326. if (ctx->driver_data->has_shadowcon)
  327. fimd_enable_shadow_channel_path(ctx, win,
  328. false);
  329. ch_enabled = 1;
  330. }
  331. }
  332. /* Wait for vsync, as disable channel takes effect at next vsync */
  333. if (ch_enabled) {
  334. ctx->suspended = false;
  335. fimd_enable_vblank(ctx->crtc);
  336. fimd_wait_for_vblank(ctx->crtc);
  337. fimd_disable_vblank(ctx->crtc);
  338. ctx->suspended = true;
  339. }
  340. clk_disable_unprepare(ctx->lcd_clk);
  341. clk_disable_unprepare(ctx->bus_clk);
  342. pm_runtime_put(ctx->dev);
  343. return 0;
  344. }
  345. static int fimd_atomic_check(struct exynos_drm_crtc *crtc,
  346. struct drm_crtc_state *state)
  347. {
  348. struct drm_display_mode *mode = &state->adjusted_mode;
  349. struct fimd_context *ctx = crtc->ctx;
  350. unsigned long ideal_clk, lcd_rate;
  351. u32 clkdiv;
  352. if (mode->clock == 0) {
  353. DRM_DEV_ERROR(ctx->dev, "Mode has zero clock value.\n");
  354. return -EINVAL;
  355. }
  356. ideal_clk = mode->clock * 1000;
  357. if (ctx->i80_if) {
  358. /*
  359. * The frame done interrupt should be occurred prior to the
  360. * next TE signal.
  361. */
  362. ideal_clk *= 2;
  363. }
  364. lcd_rate = clk_get_rate(ctx->lcd_clk);
  365. if (2 * lcd_rate < ideal_clk) {
  366. DRM_DEV_ERROR(ctx->dev,
  367. "sclk_fimd clock too low(%lu) for requested pixel clock(%lu)\n",
  368. lcd_rate, ideal_clk);
  369. return -EINVAL;
  370. }
  371. /* Find the clock divider value that gets us closest to ideal_clk */
  372. clkdiv = DIV_ROUND_CLOSEST(lcd_rate, ideal_clk);
  373. if (clkdiv >= 0x200) {
  374. DRM_DEV_ERROR(ctx->dev, "requested pixel clock(%lu) too low\n",
  375. ideal_clk);
  376. return -EINVAL;
  377. }
  378. ctx->clkdiv = (clkdiv < 0x100) ? clkdiv : 0xff;
  379. return 0;
  380. }
  381. static void fimd_setup_trigger(struct fimd_context *ctx)
  382. {
  383. void __iomem *timing_base = ctx->regs + ctx->driver_data->timing_base;
  384. u32 trg_type = ctx->driver_data->trg_type;
  385. u32 val = readl(timing_base + TRIGCON);
  386. val &= ~(TRGMODE_ENABLE);
  387. if (trg_type == I80_HW_TRG) {
  388. if (ctx->driver_data->has_hw_trigger)
  389. val |= HWTRGEN_ENABLE | HWTRGMASK_ENABLE;
  390. if (ctx->driver_data->has_trigger_per_te)
  391. val |= HWTRIGEN_PER_ENABLE;
  392. } else {
  393. val |= TRGMODE_ENABLE;
  394. }
  395. writel(val, timing_base + TRIGCON);
  396. }
  397. static void fimd_commit(struct exynos_drm_crtc *crtc)
  398. {
  399. struct fimd_context *ctx = crtc->ctx;
  400. struct drm_display_mode *mode = &crtc->base.state->adjusted_mode;
  401. const struct fimd_driver_data *driver_data = ctx->driver_data;
  402. void __iomem *timing_base = ctx->regs + driver_data->timing_base;
  403. u32 val;
  404. if (ctx->suspended)
  405. return;
  406. /* nothing to do if we haven't set the mode yet */
  407. if (mode->htotal == 0 || mode->vtotal == 0)
  408. return;
  409. if (ctx->i80_if) {
  410. val = ctx->i80ifcon | I80IFEN_ENABLE;
  411. writel(val, timing_base + I80IFCONFAx(0));
  412. /* disable auto frame rate */
  413. writel(0, timing_base + I80IFCONFBx(0));
  414. /* set video type selection to I80 interface */
  415. if (driver_data->has_vtsel && ctx->sysreg &&
  416. regmap_update_bits(ctx->sysreg,
  417. driver_data->lcdblk_offset,
  418. 0x3 << driver_data->lcdblk_vt_shift,
  419. 0x1 << driver_data->lcdblk_vt_shift)) {
  420. DRM_DEV_ERROR(ctx->dev,
  421. "Failed to update sysreg for I80 i/f.\n");
  422. return;
  423. }
  424. } else {
  425. int vsync_len, vbpd, vfpd, hsync_len, hbpd, hfpd;
  426. u32 vidcon1;
  427. /* setup polarity values */
  428. vidcon1 = ctx->vidcon1;
  429. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  430. vidcon1 |= VIDCON1_INV_VSYNC;
  431. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  432. vidcon1 |= VIDCON1_INV_HSYNC;
  433. writel(vidcon1, ctx->regs + driver_data->timing_base + VIDCON1);
  434. /* setup vertical timing values. */
  435. vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
  436. vbpd = mode->crtc_vtotal - mode->crtc_vsync_end;
  437. vfpd = mode->crtc_vsync_start - mode->crtc_vdisplay;
  438. val = VIDTCON0_VBPD(vbpd - 1) |
  439. VIDTCON0_VFPD(vfpd - 1) |
  440. VIDTCON0_VSPW(vsync_len - 1);
  441. writel(val, ctx->regs + driver_data->timing_base + VIDTCON0);
  442. /* setup horizontal timing values. */
  443. hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
  444. hbpd = mode->crtc_htotal - mode->crtc_hsync_end;
  445. hfpd = mode->crtc_hsync_start - mode->crtc_hdisplay;
  446. val = VIDTCON1_HBPD(hbpd - 1) |
  447. VIDTCON1_HFPD(hfpd - 1) |
  448. VIDTCON1_HSPW(hsync_len - 1);
  449. writel(val, ctx->regs + driver_data->timing_base + VIDTCON1);
  450. }
  451. if (driver_data->has_vidoutcon)
  452. writel(ctx->vidout_con, timing_base + VIDOUT_CON);
  453. /* set bypass selection */
  454. if (ctx->sysreg && regmap_update_bits(ctx->sysreg,
  455. driver_data->lcdblk_offset,
  456. 0x1 << driver_data->lcdblk_bypass_shift,
  457. 0x1 << driver_data->lcdblk_bypass_shift)) {
  458. DRM_DEV_ERROR(ctx->dev,
  459. "Failed to update sysreg for bypass setting.\n");
  460. return;
  461. }
  462. /* TODO: When MIC is enabled for display path, the lcdblk_mic_bypass
  463. * bit should be cleared.
  464. */
  465. if (driver_data->has_mic_bypass && ctx->sysreg &&
  466. regmap_update_bits(ctx->sysreg,
  467. driver_data->lcdblk_offset,
  468. 0x1 << driver_data->lcdblk_mic_bypass_shift,
  469. 0x1 << driver_data->lcdblk_mic_bypass_shift)) {
  470. DRM_DEV_ERROR(ctx->dev,
  471. "Failed to update sysreg for bypass mic.\n");
  472. return;
  473. }
  474. /* setup horizontal and vertical display size. */
  475. val = VIDTCON2_LINEVAL(mode->vdisplay - 1) |
  476. VIDTCON2_HOZVAL(mode->hdisplay - 1) |
  477. VIDTCON2_LINEVAL_E(mode->vdisplay - 1) |
  478. VIDTCON2_HOZVAL_E(mode->hdisplay - 1);
  479. writel(val, ctx->regs + driver_data->timing_base + VIDTCON2);
  480. fimd_setup_trigger(ctx);
  481. /*
  482. * fields of register with prefix '_F' would be updated
  483. * at vsync(same as dma start)
  484. */
  485. val = ctx->vidcon0;
  486. val |= VIDCON0_ENVID | VIDCON0_ENVID_F;
  487. if (ctx->driver_data->has_clksel)
  488. val |= VIDCON0_CLKSEL_LCD;
  489. if (ctx->clkdiv > 1)
  490. val |= VIDCON0_CLKVAL_F(ctx->clkdiv - 1) | VIDCON0_CLKDIR;
  491. writel(val, ctx->regs + VIDCON0);
  492. }
  493. static void fimd_win_set_bldeq(struct fimd_context *ctx, unsigned int win,
  494. unsigned int alpha, unsigned int pixel_alpha)
  495. {
  496. u32 mask = BLENDEQ_A_FUNC_F(0xf) | BLENDEQ_B_FUNC_F(0xf);
  497. u32 val = 0;
  498. switch (pixel_alpha) {
  499. case DRM_MODE_BLEND_PIXEL_NONE:
  500. case DRM_MODE_BLEND_COVERAGE:
  501. val |= BLENDEQ_A_FUNC_F(BLENDEQ_ALPHA_A);
  502. val |= BLENDEQ_B_FUNC_F(BLENDEQ_ONE_MINUS_ALPHA_A);
  503. break;
  504. case DRM_MODE_BLEND_PREMULTI:
  505. default:
  506. if (alpha != DRM_BLEND_ALPHA_OPAQUE) {
  507. val |= BLENDEQ_A_FUNC_F(BLENDEQ_ALPHA0);
  508. val |= BLENDEQ_B_FUNC_F(BLENDEQ_ONE_MINUS_ALPHA_A);
  509. } else {
  510. val |= BLENDEQ_A_FUNC_F(BLENDEQ_ONE);
  511. val |= BLENDEQ_B_FUNC_F(BLENDEQ_ONE_MINUS_ALPHA_A);
  512. }
  513. break;
  514. }
  515. fimd_set_bits(ctx, BLENDEQx(win), mask, val);
  516. }
  517. static void fimd_win_set_bldmod(struct fimd_context *ctx, unsigned int win,
  518. unsigned int alpha, unsigned int pixel_alpha)
  519. {
  520. u32 win_alpha_l = (alpha >> 8) & 0xf;
  521. u32 win_alpha_h = alpha >> 12;
  522. u32 val = 0;
  523. switch (pixel_alpha) {
  524. case DRM_MODE_BLEND_PIXEL_NONE:
  525. break;
  526. case DRM_MODE_BLEND_COVERAGE:
  527. case DRM_MODE_BLEND_PREMULTI:
  528. default:
  529. val |= WINCON1_ALPHA_SEL;
  530. val |= WINCON1_BLD_PIX;
  531. val |= WINCON1_ALPHA_MUL;
  532. break;
  533. }
  534. fimd_set_bits(ctx, WINCON(win), WINCONx_BLEND_MODE_MASK, val);
  535. /* OSD alpha */
  536. val = VIDISD14C_ALPHA0_R(win_alpha_h) |
  537. VIDISD14C_ALPHA0_G(win_alpha_h) |
  538. VIDISD14C_ALPHA0_B(win_alpha_h) |
  539. VIDISD14C_ALPHA1_R(0x0) |
  540. VIDISD14C_ALPHA1_G(0x0) |
  541. VIDISD14C_ALPHA1_B(0x0);
  542. writel(val, ctx->regs + VIDOSD_C(win));
  543. val = VIDW_ALPHA_R(win_alpha_l) | VIDW_ALPHA_G(win_alpha_l) |
  544. VIDW_ALPHA_B(win_alpha_l);
  545. writel(val, ctx->regs + VIDWnALPHA0(win));
  546. val = VIDW_ALPHA_R(0x0) | VIDW_ALPHA_G(0x0) |
  547. VIDW_ALPHA_B(0x0);
  548. writel(val, ctx->regs + VIDWnALPHA1(win));
  549. fimd_set_bits(ctx, BLENDCON, BLENDCON_NEW_MASK,
  550. BLENDCON_NEW_8BIT_ALPHA_VALUE);
  551. }
  552. static void fimd_win_set_pixfmt(struct fimd_context *ctx, unsigned int win,
  553. struct drm_framebuffer *fb, int width)
  554. {
  555. struct exynos_drm_plane *plane = &ctx->planes[win];
  556. struct exynos_drm_plane_state *state =
  557. to_exynos_plane_state(plane->base.state);
  558. uint32_t pixel_format = fb->format->format;
  559. unsigned int alpha = state->base.alpha;
  560. u32 val = WINCONx_ENWIN;
  561. unsigned int pixel_alpha;
  562. if (fb->format->has_alpha)
  563. pixel_alpha = state->base.pixel_blend_mode;
  564. else
  565. pixel_alpha = DRM_MODE_BLEND_PIXEL_NONE;
  566. /*
  567. * In case of s3c64xx, window 0 doesn't support alpha channel.
  568. * So the request format is ARGB8888 then change it to XRGB8888.
  569. */
  570. if (ctx->driver_data->has_limited_fmt && !win) {
  571. if (pixel_format == DRM_FORMAT_ARGB8888)
  572. pixel_format = DRM_FORMAT_XRGB8888;
  573. }
  574. switch (pixel_format) {
  575. case DRM_FORMAT_C8:
  576. val |= WINCON0_BPPMODE_8BPP_PALETTE;
  577. val |= WINCONx_BURSTLEN_8WORD;
  578. val |= WINCONx_BYTSWP;
  579. break;
  580. case DRM_FORMAT_XRGB1555:
  581. case DRM_FORMAT_XBGR1555:
  582. val |= WINCON0_BPPMODE_16BPP_1555;
  583. val |= WINCONx_HAWSWP;
  584. val |= WINCONx_BURSTLEN_16WORD;
  585. break;
  586. case DRM_FORMAT_RGB565:
  587. case DRM_FORMAT_BGR565:
  588. val |= WINCON0_BPPMODE_16BPP_565;
  589. val |= WINCONx_HAWSWP;
  590. val |= WINCONx_BURSTLEN_16WORD;
  591. break;
  592. case DRM_FORMAT_XRGB8888:
  593. case DRM_FORMAT_XBGR8888:
  594. val |= WINCON0_BPPMODE_24BPP_888;
  595. val |= WINCONx_WSWP;
  596. val |= WINCONx_BURSTLEN_16WORD;
  597. break;
  598. case DRM_FORMAT_ARGB8888:
  599. case DRM_FORMAT_ABGR8888:
  600. default:
  601. val |= WINCON1_BPPMODE_25BPP_A1888;
  602. val |= WINCONx_WSWP;
  603. val |= WINCONx_BURSTLEN_16WORD;
  604. break;
  605. }
  606. switch (pixel_format) {
  607. case DRM_FORMAT_XBGR1555:
  608. case DRM_FORMAT_XBGR8888:
  609. case DRM_FORMAT_ABGR8888:
  610. case DRM_FORMAT_BGR565:
  611. writel(WIN_RGB_ORDER_REVERSE, ctx->regs + WIN_RGB_ORDER(win));
  612. break;
  613. default:
  614. writel(WIN_RGB_ORDER_FORWARD, ctx->regs + WIN_RGB_ORDER(win));
  615. break;
  616. }
  617. /*
  618. * Setting dma-burst to 16Word causes permanent tearing for very small
  619. * buffers, e.g. cursor buffer. Burst Mode switching which based on
  620. * plane size is not recommended as plane size varies alot towards the
  621. * end of the screen and rapid movement causes unstable DMA, but it is
  622. * still better to change dma-burst than displaying garbage.
  623. */
  624. if (width < MIN_FB_WIDTH_FOR_16WORD_BURST) {
  625. val &= ~WINCONx_BURSTLEN_MASK;
  626. val |= WINCONx_BURSTLEN_4WORD;
  627. }
  628. fimd_set_bits(ctx, WINCON(win), ~WINCONx_BLEND_MODE_MASK, val);
  629. /* hardware window 0 doesn't support alpha channel. */
  630. if (win != 0) {
  631. fimd_win_set_bldmod(ctx, win, alpha, pixel_alpha);
  632. fimd_win_set_bldeq(ctx, win, alpha, pixel_alpha);
  633. }
  634. }
  635. static void fimd_win_set_colkey(struct fimd_context *ctx, unsigned int win)
  636. {
  637. unsigned int keycon0 = 0, keycon1 = 0;
  638. keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
  639. WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);
  640. keycon1 = WxKEYCON1_COLVAL(0xffffffff);
  641. writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
  642. writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
  643. }
  644. /**
  645. * fimd_shadow_protect_win() - disable updating values from shadow registers at vsync
  646. *
  647. * @ctx: local driver data
  648. * @win: window to protect registers for
  649. * @protect: 1 to protect (disable updates)
  650. */
  651. static void fimd_shadow_protect_win(struct fimd_context *ctx,
  652. unsigned int win, bool protect)
  653. {
  654. u32 reg, bits, val;
  655. /*
  656. * SHADOWCON/PRTCON register is used for enabling timing.
  657. *
  658. * for example, once only width value of a register is set,
  659. * if the dma is started then fimd hardware could malfunction so
  660. * with protect window setting, the register fields with prefix '_F'
  661. * wouldn't be updated at vsync also but updated once unprotect window
  662. * is set.
  663. */
  664. if (ctx->driver_data->has_shadowcon) {
  665. reg = SHADOWCON;
  666. bits = SHADOWCON_WINx_PROTECT(win);
  667. } else {
  668. reg = PRTCON;
  669. bits = PRTCON_PROTECT;
  670. }
  671. val = readl(ctx->regs + reg);
  672. if (protect)
  673. val |= bits;
  674. else
  675. val &= ~bits;
  676. writel(val, ctx->regs + reg);
  677. }
  678. static void fimd_atomic_begin(struct exynos_drm_crtc *crtc)
  679. {
  680. struct fimd_context *ctx = crtc->ctx;
  681. int i;
  682. if (ctx->suspended)
  683. return;
  684. for (i = 0; i < WINDOWS_NR; i++)
  685. fimd_shadow_protect_win(ctx, i, true);
  686. }
  687. static void fimd_atomic_flush(struct exynos_drm_crtc *crtc)
  688. {
  689. struct fimd_context *ctx = crtc->ctx;
  690. int i;
  691. if (ctx->suspended)
  692. return;
  693. for (i = 0; i < WINDOWS_NR; i++)
  694. fimd_shadow_protect_win(ctx, i, false);
  695. exynos_crtc_handle_event(crtc);
  696. }
  697. static void fimd_update_plane(struct exynos_drm_crtc *crtc,
  698. struct exynos_drm_plane *plane)
  699. {
  700. struct exynos_drm_plane_state *state =
  701. to_exynos_plane_state(plane->base.state);
  702. struct fimd_context *ctx = crtc->ctx;
  703. struct drm_framebuffer *fb = state->base.fb;
  704. dma_addr_t dma_addr;
  705. unsigned long val, size, offset;
  706. unsigned int last_x, last_y, buf_offsize, line_size;
  707. unsigned int win = plane->index;
  708. unsigned int cpp = fb->format->cpp[0];
  709. unsigned int pitch = fb->pitches[0];
  710. if (ctx->suspended)
  711. return;
  712. offset = state->src.x * cpp;
  713. offset += state->src.y * pitch;
  714. /* buffer start address */
  715. dma_addr = exynos_drm_fb_dma_addr(fb, 0) + offset;
  716. val = (unsigned long)dma_addr;
  717. writel(val, ctx->regs + VIDWx_BUF_START(win, 0));
  718. /* buffer end address */
  719. size = pitch * state->crtc.h;
  720. val = (unsigned long)(dma_addr + size);
  721. writel(val, ctx->regs + VIDWx_BUF_END(win, 0));
  722. DRM_DEV_DEBUG_KMS(ctx->dev,
  723. "start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
  724. (unsigned long)dma_addr, val, size);
  725. DRM_DEV_DEBUG_KMS(ctx->dev, "ovl_width = %d, ovl_height = %d\n",
  726. state->crtc.w, state->crtc.h);
  727. /* buffer size */
  728. buf_offsize = pitch - (state->crtc.w * cpp);
  729. line_size = state->crtc.w * cpp;
  730. val = VIDW_BUF_SIZE_OFFSET(buf_offsize) |
  731. VIDW_BUF_SIZE_PAGEWIDTH(line_size) |
  732. VIDW_BUF_SIZE_OFFSET_E(buf_offsize) |
  733. VIDW_BUF_SIZE_PAGEWIDTH_E(line_size);
  734. writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));
  735. /* OSD position */
  736. val = VIDOSDxA_TOPLEFT_X(state->crtc.x) |
  737. VIDOSDxA_TOPLEFT_Y(state->crtc.y) |
  738. VIDOSDxA_TOPLEFT_X_E(state->crtc.x) |
  739. VIDOSDxA_TOPLEFT_Y_E(state->crtc.y);
  740. writel(val, ctx->regs + VIDOSD_A(win));
  741. last_x = state->crtc.x + state->crtc.w;
  742. if (last_x)
  743. last_x--;
  744. last_y = state->crtc.y + state->crtc.h;
  745. if (last_y)
  746. last_y--;
  747. val = VIDOSDxB_BOTRIGHT_X(last_x) | VIDOSDxB_BOTRIGHT_Y(last_y) |
  748. VIDOSDxB_BOTRIGHT_X_E(last_x) | VIDOSDxB_BOTRIGHT_Y_E(last_y);
  749. writel(val, ctx->regs + VIDOSD_B(win));
  750. DRM_DEV_DEBUG_KMS(ctx->dev,
  751. "osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
  752. state->crtc.x, state->crtc.y, last_x, last_y);
  753. /* OSD size */
  754. if (win != 3 && win != 4) {
  755. u32 offset = VIDOSD_D(win);
  756. if (win == 0)
  757. offset = VIDOSD_C(win);
  758. val = state->crtc.w * state->crtc.h;
  759. writel(val, ctx->regs + offset);
  760. DRM_DEV_DEBUG_KMS(ctx->dev, "osd size = 0x%x\n",
  761. (unsigned int)val);
  762. }
  763. fimd_win_set_pixfmt(ctx, win, fb, state->src.w);
  764. /* hardware window 0 doesn't support color key. */
  765. if (win != 0)
  766. fimd_win_set_colkey(ctx, win);
  767. fimd_enable_video_output(ctx, win, true);
  768. if (ctx->driver_data->has_shadowcon)
  769. fimd_enable_shadow_channel_path(ctx, win, true);
  770. if (ctx->i80_if)
  771. atomic_set(&ctx->win_updated, 1);
  772. }
  773. static void fimd_disable_plane(struct exynos_drm_crtc *crtc,
  774. struct exynos_drm_plane *plane)
  775. {
  776. struct fimd_context *ctx = crtc->ctx;
  777. unsigned int win = plane->index;
  778. if (ctx->suspended)
  779. return;
  780. fimd_enable_video_output(ctx, win, false);
  781. if (ctx->driver_data->has_shadowcon)
  782. fimd_enable_shadow_channel_path(ctx, win, false);
  783. }
  784. static void fimd_atomic_enable(struct exynos_drm_crtc *crtc)
  785. {
  786. struct fimd_context *ctx = crtc->ctx;
  787. if (!ctx->suspended)
  788. return;
  789. ctx->suspended = false;
  790. if (pm_runtime_resume_and_get(ctx->dev) < 0) {
  791. dev_warn(ctx->dev, "failed to enable FIMD device.\n");
  792. return;
  793. }
  794. /* if vblank was enabled status, enable it again. */
  795. if (test_and_clear_bit(0, &ctx->irq_flags))
  796. fimd_enable_vblank(ctx->crtc);
  797. fimd_commit(ctx->crtc);
  798. }
  799. static void fimd_atomic_disable(struct exynos_drm_crtc *crtc)
  800. {
  801. struct fimd_context *ctx = crtc->ctx;
  802. int i;
  803. if (ctx->suspended)
  804. return;
  805. /*
  806. * We need to make sure that all windows are disabled before we
  807. * suspend that connector. Otherwise we might try to scan from
  808. * a destroyed buffer later.
  809. */
  810. for (i = 0; i < WINDOWS_NR; i++)
  811. fimd_disable_plane(crtc, &ctx->planes[i]);
  812. fimd_enable_vblank(crtc);
  813. fimd_wait_for_vblank(crtc);
  814. fimd_disable_vblank(crtc);
  815. writel(0, ctx->regs + VIDCON0);
  816. pm_runtime_put_sync(ctx->dev);
  817. ctx->suspended = true;
  818. }
  819. static void fimd_trigger(struct device *dev)
  820. {
  821. struct fimd_context *ctx = dev_get_drvdata(dev);
  822. const struct fimd_driver_data *driver_data = ctx->driver_data;
  823. void *timing_base = ctx->regs + driver_data->timing_base;
  824. u32 reg;
  825. /*
  826. * Skips triggering if in triggering state, because multiple triggering
  827. * requests can cause panel reset.
  828. */
  829. if (atomic_read(&ctx->triggering))
  830. return;
  831. /* Enters triggering mode */
  832. atomic_set(&ctx->triggering, 1);
  833. reg = readl(timing_base + TRIGCON);
  834. reg |= (TRGMODE_ENABLE | SWTRGCMD_ENABLE);
  835. writel(reg, timing_base + TRIGCON);
  836. /*
  837. * Exits triggering mode if vblank is not enabled yet, because when the
  838. * VIDINTCON0 register is not set, it can not exit from triggering mode.
  839. */
  840. if (!test_bit(0, &ctx->irq_flags))
  841. atomic_set(&ctx->triggering, 0);
  842. }
  843. static void fimd_te_handler(struct exynos_drm_crtc *crtc)
  844. {
  845. struct fimd_context *ctx = crtc->ctx;
  846. u32 trg_type = ctx->driver_data->trg_type;
  847. /* Checks the crtc is detached already from encoder */
  848. if (!ctx->drm_dev)
  849. return;
  850. if (trg_type == I80_HW_TRG)
  851. goto out;
  852. /*
  853. * If there is a page flip request, triggers and handles the page flip
  854. * event so that current fb can be updated into panel GRAM.
  855. */
  856. if (atomic_add_unless(&ctx->win_updated, -1, 0))
  857. fimd_trigger(ctx->dev);
  858. out:
  859. /* Wakes up vsync event queue */
  860. if (atomic_read(&ctx->wait_vsync_event)) {
  861. atomic_set(&ctx->wait_vsync_event, 0);
  862. wake_up(&ctx->wait_vsync_queue);
  863. }
  864. if (test_bit(0, &ctx->irq_flags))
  865. drm_crtc_handle_vblank(&ctx->crtc->base);
  866. }
  867. static void fimd_dp_clock_enable(struct exynos_drm_clk *clk, bool enable)
  868. {
  869. struct fimd_context *ctx = container_of(clk, struct fimd_context,
  870. dp_clk);
  871. u32 val = enable ? DP_MIE_CLK_DP_ENABLE : DP_MIE_CLK_DISABLE;
  872. if (enable == ctx->dp_clk_enabled)
  873. return;
  874. if (enable)
  875. pm_runtime_resume_and_get(ctx->dev);
  876. ctx->dp_clk_enabled = enable;
  877. writel(val, ctx->regs + DP_MIE_CLKCON);
  878. if (!enable)
  879. pm_runtime_put(ctx->dev);
  880. }
  881. static const struct exynos_drm_crtc_ops fimd_crtc_ops = {
  882. .atomic_enable = fimd_atomic_enable,
  883. .atomic_disable = fimd_atomic_disable,
  884. .enable_vblank = fimd_enable_vblank,
  885. .disable_vblank = fimd_disable_vblank,
  886. .atomic_begin = fimd_atomic_begin,
  887. .update_plane = fimd_update_plane,
  888. .disable_plane = fimd_disable_plane,
  889. .atomic_flush = fimd_atomic_flush,
  890. .atomic_check = fimd_atomic_check,
  891. .te_handler = fimd_te_handler,
  892. };
  893. static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
  894. {
  895. struct fimd_context *ctx = (struct fimd_context *)dev_id;
  896. u32 val, clear_bit;
  897. val = readl(ctx->regs + VIDINTCON1);
  898. clear_bit = ctx->i80_if ? VIDINTCON1_INT_I80 : VIDINTCON1_INT_FRAME;
  899. if (val & clear_bit)
  900. writel(clear_bit, ctx->regs + VIDINTCON1);
  901. /* check the crtc is detached already from encoder */
  902. if (!ctx->drm_dev)
  903. goto out;
  904. if (!ctx->i80_if)
  905. drm_crtc_handle_vblank(&ctx->crtc->base);
  906. if (ctx->i80_if) {
  907. /* Exits triggering mode */
  908. atomic_set(&ctx->triggering, 0);
  909. } else {
  910. /* set wait vsync event to zero and wake up queue. */
  911. if (atomic_read(&ctx->wait_vsync_event)) {
  912. atomic_set(&ctx->wait_vsync_event, 0);
  913. wake_up(&ctx->wait_vsync_queue);
  914. }
  915. }
  916. out:
  917. return IRQ_HANDLED;
  918. }
  919. static int fimd_bind(struct device *dev, struct device *master, void *data)
  920. {
  921. struct fimd_context *ctx = dev_get_drvdata(dev);
  922. struct drm_device *drm_dev = data;
  923. struct exynos_drm_plane *exynos_plane;
  924. unsigned int i;
  925. int ret;
  926. ctx->drm_dev = drm_dev;
  927. for (i = 0; i < WINDOWS_NR; i++) {
  928. if (ctx->driver_data->has_bgr_support) {
  929. ctx->configs[i].pixel_formats = fimd_extended_formats;
  930. ctx->configs[i].num_pixel_formats = ARRAY_SIZE(fimd_extended_formats);
  931. } else {
  932. ctx->configs[i].pixel_formats = fimd_formats;
  933. ctx->configs[i].num_pixel_formats = ARRAY_SIZE(fimd_formats);
  934. }
  935. ctx->configs[i].zpos = i;
  936. ctx->configs[i].type = fimd_win_types[i];
  937. ctx->configs[i].capabilities = capabilities[i];
  938. ret = exynos_plane_init(drm_dev, &ctx->planes[i], i,
  939. &ctx->configs[i]);
  940. if (ret)
  941. return ret;
  942. }
  943. exynos_plane = &ctx->planes[DEFAULT_WIN];
  944. ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
  945. EXYNOS_DISPLAY_TYPE_LCD, &fimd_crtc_ops, ctx);
  946. if (IS_ERR(ctx->crtc))
  947. return PTR_ERR(ctx->crtc);
  948. if (ctx->driver_data->has_dp_clk) {
  949. ctx->dp_clk.enable = fimd_dp_clock_enable;
  950. ctx->crtc->pipe_clk = &ctx->dp_clk;
  951. }
  952. if (ctx->encoder)
  953. exynos_dpi_bind(drm_dev, ctx->encoder);
  954. if (is_drm_iommu_supported(drm_dev)) {
  955. int ret;
  956. ret = fimd_clear_channels(ctx->crtc);
  957. if (ret < 0)
  958. return ret;
  959. }
  960. return exynos_drm_register_dma(drm_dev, dev, &ctx->dma_priv);
  961. }
  962. static void fimd_unbind(struct device *dev, struct device *master,
  963. void *data)
  964. {
  965. struct fimd_context *ctx = dev_get_drvdata(dev);
  966. fimd_atomic_disable(ctx->crtc);
  967. exynos_drm_unregister_dma(ctx->drm_dev, ctx->dev, &ctx->dma_priv);
  968. if (ctx->encoder)
  969. exynos_dpi_remove(ctx->encoder);
  970. }
  971. static const struct component_ops fimd_component_ops = {
  972. .bind = fimd_bind,
  973. .unbind = fimd_unbind,
  974. };
  975. static int fimd_probe(struct platform_device *pdev)
  976. {
  977. struct device *dev = &pdev->dev;
  978. struct fimd_context *ctx;
  979. struct device_node *i80_if_timings;
  980. int ret;
  981. if (!dev->of_node)
  982. return -ENODEV;
  983. ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
  984. if (!ctx)
  985. return -ENOMEM;
  986. ctx->dev = dev;
  987. ctx->suspended = true;
  988. ctx->driver_data = of_device_get_match_data(dev);
  989. if (of_property_read_bool(dev->of_node, "samsung,invert-vden"))
  990. ctx->vidcon1 |= VIDCON1_INV_VDEN;
  991. if (of_property_read_bool(dev->of_node, "samsung,invert-vclk"))
  992. ctx->vidcon1 |= VIDCON1_INV_VCLK;
  993. i80_if_timings = of_get_child_by_name(dev->of_node, "i80-if-timings");
  994. if (i80_if_timings) {
  995. u32 val;
  996. ctx->i80_if = true;
  997. if (ctx->driver_data->has_vidoutcon)
  998. ctx->vidout_con |= VIDOUT_CON_F_I80_LDI0;
  999. else
  1000. ctx->vidcon0 |= VIDCON0_VIDOUT_I80_LDI0;
  1001. /*
  1002. * The user manual describes that this "DSI_EN" bit is required
  1003. * to enable I80 24-bit data interface.
  1004. */
  1005. ctx->vidcon0 |= VIDCON0_DSI_EN;
  1006. if (of_property_read_u32(i80_if_timings, "cs-setup", &val))
  1007. val = 0;
  1008. ctx->i80ifcon = LCD_CS_SETUP(val);
  1009. if (of_property_read_u32(i80_if_timings, "wr-setup", &val))
  1010. val = 0;
  1011. ctx->i80ifcon |= LCD_WR_SETUP(val);
  1012. if (of_property_read_u32(i80_if_timings, "wr-active", &val))
  1013. val = 1;
  1014. ctx->i80ifcon |= LCD_WR_ACTIVE(val);
  1015. if (of_property_read_u32(i80_if_timings, "wr-hold", &val))
  1016. val = 0;
  1017. ctx->i80ifcon |= LCD_WR_HOLD(val);
  1018. }
  1019. of_node_put(i80_if_timings);
  1020. ctx->sysreg = syscon_regmap_lookup_by_phandle(dev->of_node,
  1021. "samsung,sysreg");
  1022. if (IS_ERR(ctx->sysreg)) {
  1023. dev_warn(dev, "failed to get system register.\n");
  1024. ctx->sysreg = NULL;
  1025. }
  1026. ctx->bus_clk = devm_clk_get(dev, "fimd");
  1027. if (IS_ERR(ctx->bus_clk)) {
  1028. dev_err(dev, "failed to get bus clock\n");
  1029. return PTR_ERR(ctx->bus_clk);
  1030. }
  1031. ctx->lcd_clk = devm_clk_get(dev, "sclk_fimd");
  1032. if (IS_ERR(ctx->lcd_clk)) {
  1033. dev_err(dev, "failed to get lcd clock\n");
  1034. return PTR_ERR(ctx->lcd_clk);
  1035. }
  1036. ctx->regs = devm_platform_ioremap_resource(pdev, 0);
  1037. if (IS_ERR(ctx->regs))
  1038. return PTR_ERR(ctx->regs);
  1039. ret = platform_get_irq_byname(pdev, ctx->i80_if ? "lcd_sys" : "vsync");
  1040. if (ret < 0)
  1041. return ret;
  1042. ret = devm_request_irq(dev, ret, fimd_irq_handler, 0, "drm_fimd", ctx);
  1043. if (ret) {
  1044. dev_err(dev, "irq request failed.\n");
  1045. return ret;
  1046. }
  1047. init_waitqueue_head(&ctx->wait_vsync_queue);
  1048. atomic_set(&ctx->wait_vsync_event, 0);
  1049. platform_set_drvdata(pdev, ctx);
  1050. ctx->encoder = exynos_dpi_probe(dev);
  1051. if (IS_ERR(ctx->encoder))
  1052. return PTR_ERR(ctx->encoder);
  1053. pm_runtime_enable(dev);
  1054. ret = component_add(dev, &fimd_component_ops);
  1055. if (ret)
  1056. goto err_disable_pm_runtime;
  1057. return ret;
  1058. err_disable_pm_runtime:
  1059. pm_runtime_disable(dev);
  1060. return ret;
  1061. }
  1062. static void fimd_remove(struct platform_device *pdev)
  1063. {
  1064. pm_runtime_disable(&pdev->dev);
  1065. component_del(&pdev->dev, &fimd_component_ops);
  1066. }
  1067. static int exynos_fimd_suspend(struct device *dev)
  1068. {
  1069. struct fimd_context *ctx = dev_get_drvdata(dev);
  1070. clk_disable_unprepare(ctx->lcd_clk);
  1071. clk_disable_unprepare(ctx->bus_clk);
  1072. return 0;
  1073. }
  1074. static int exynos_fimd_resume(struct device *dev)
  1075. {
  1076. struct fimd_context *ctx = dev_get_drvdata(dev);
  1077. int ret;
  1078. ret = clk_prepare_enable(ctx->bus_clk);
  1079. if (ret < 0) {
  1080. DRM_DEV_ERROR(dev,
  1081. "Failed to prepare_enable the bus clk [%d]\n",
  1082. ret);
  1083. return ret;
  1084. }
  1085. ret = clk_prepare_enable(ctx->lcd_clk);
  1086. if (ret < 0) {
  1087. DRM_DEV_ERROR(dev,
  1088. "Failed to prepare_enable the lcd clk [%d]\n",
  1089. ret);
  1090. return ret;
  1091. }
  1092. return 0;
  1093. }
  1094. static DEFINE_RUNTIME_DEV_PM_OPS(exynos_fimd_pm_ops, exynos_fimd_suspend,
  1095. exynos_fimd_resume, NULL);
  1096. struct platform_driver fimd_driver = {
  1097. .probe = fimd_probe,
  1098. .remove_new = fimd_remove,
  1099. .driver = {
  1100. .name = "exynos4-fb",
  1101. .pm = pm_ptr(&exynos_fimd_pm_ops),
  1102. .of_match_table = fimd_driver_dt_match,
  1103. },
  1104. };