ingenic-drm-drv.c 46 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669
  1. // SPDX-License-Identifier: GPL-2.0
  2. //
  3. // Ingenic JZ47xx KMS driver
  4. //
  5. // Copyright (C) 2019, Paul Cercueil <paul@crapouillou.net>
  6. #include "ingenic-drm.h"
  7. #include <linux/bitfield.h>
  8. #include <linux/component.h>
  9. #include <linux/clk.h>
  10. #include <linux/dma-mapping.h>
  11. #include <linux/io.h>
  12. #include <linux/media-bus-format.h>
  13. #include <linux/module.h>
  14. #include <linux/mutex.h>
  15. #include <linux/of.h>
  16. #include <linux/of_reserved_mem.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/pm.h>
  19. #include <linux/regmap.h>
  20. #include <drm/drm_atomic.h>
  21. #include <drm/drm_atomic_helper.h>
  22. #include <drm/drm_bridge.h>
  23. #include <drm/drm_bridge_connector.h>
  24. #include <drm/drm_color_mgmt.h>
  25. #include <drm/drm_crtc.h>
  26. #include <drm/drm_damage_helper.h>
  27. #include <drm/drm_drv.h>
  28. #include <drm/drm_encoder.h>
  29. #include <drm/drm_gem_dma_helper.h>
  30. #include <drm/drm_fb_dma_helper.h>
  31. #include <drm/drm_fbdev_dma.h>
  32. #include <drm/drm_fourcc.h>
  33. #include <drm/drm_framebuffer.h>
  34. #include <drm/drm_gem_atomic_helper.h>
  35. #include <drm/drm_gem_framebuffer_helper.h>
  36. #include <drm/drm_managed.h>
  37. #include <drm/drm_of.h>
  38. #include <drm/drm_panel.h>
  39. #include <drm/drm_plane.h>
  40. #include <drm/drm_probe_helper.h>
  41. #include <drm/drm_vblank.h>
  42. #define HWDESC_PALETTE 2
  43. struct ingenic_dma_hwdesc {
  44. u32 next;
  45. u32 addr;
  46. u32 id;
  47. u32 cmd;
  48. /* extended hw descriptor for jz4780 */
  49. u32 offsize;
  50. u32 pagewidth;
  51. u32 cpos;
  52. u32 dessize;
  53. } __aligned(16);
  54. struct ingenic_dma_hwdescs {
  55. struct ingenic_dma_hwdesc hwdesc[3];
  56. u16 palette[256] __aligned(16);
  57. };
  58. struct jz_soc_info {
  59. bool needs_dev_clk;
  60. bool has_osd;
  61. bool has_alpha;
  62. bool map_noncoherent;
  63. bool use_extended_hwdesc;
  64. bool plane_f0_not_working;
  65. u32 max_burst;
  66. unsigned int max_width, max_height;
  67. const u32 *formats_f0, *formats_f1;
  68. unsigned int num_formats_f0, num_formats_f1;
  69. };
  70. struct ingenic_drm_private_state {
  71. struct drm_private_state base;
  72. bool use_palette;
  73. };
  74. struct ingenic_drm {
  75. struct drm_device drm;
  76. /*
  77. * f1 (aka. foreground1) is our primary plane, on top of which
  78. * f0 (aka. foreground0) can be overlayed. Z-order is fixed in
  79. * hardware and cannot be changed.
  80. */
  81. struct drm_plane f0, f1, *ipu_plane;
  82. struct drm_crtc crtc;
  83. struct device *dev;
  84. struct regmap *map;
  85. struct clk *lcd_clk, *pix_clk;
  86. const struct jz_soc_info *soc_info;
  87. struct ingenic_dma_hwdescs *dma_hwdescs;
  88. dma_addr_t dma_hwdescs_phys;
  89. bool panel_is_sharp;
  90. bool no_vblank;
  91. /*
  92. * clk_mutex is used to synchronize the pixel clock rate update with
  93. * the VBLANK. When the pixel clock's parent clock needs to be updated,
  94. * clock_nb's notifier function will lock the mutex, then wait until the
  95. * next VBLANK. At that point, the parent clock's rate can be updated,
  96. * and the mutex is then unlocked. If an atomic commit happens in the
  97. * meantime, it will lock on the mutex, effectively waiting until the
  98. * clock update process finishes. Finally, the pixel clock's rate will
  99. * be recomputed when the mutex has been released, in the pending atomic
  100. * commit, or a future one.
  101. */
  102. struct mutex clk_mutex;
  103. bool update_clk_rate;
  104. struct notifier_block clock_nb;
  105. struct drm_private_obj private_obj;
  106. };
  107. struct ingenic_drm_bridge {
  108. struct drm_encoder encoder;
  109. struct drm_bridge bridge, *next_bridge;
  110. struct drm_bus_cfg bus_cfg;
  111. };
  112. static inline struct ingenic_drm_bridge *
  113. to_ingenic_drm_bridge(struct drm_encoder *encoder)
  114. {
  115. return container_of(encoder, struct ingenic_drm_bridge, encoder);
  116. }
  117. static inline struct ingenic_drm_private_state *
  118. to_ingenic_drm_priv_state(struct drm_private_state *state)
  119. {
  120. return container_of(state, struct ingenic_drm_private_state, base);
  121. }
  122. static struct ingenic_drm_private_state *
  123. ingenic_drm_get_priv_state(struct ingenic_drm *priv, struct drm_atomic_state *state)
  124. {
  125. struct drm_private_state *priv_state;
  126. priv_state = drm_atomic_get_private_obj_state(state, &priv->private_obj);
  127. if (IS_ERR(priv_state))
  128. return ERR_CAST(priv_state);
  129. return to_ingenic_drm_priv_state(priv_state);
  130. }
  131. static struct ingenic_drm_private_state *
  132. ingenic_drm_get_new_priv_state(struct ingenic_drm *priv, struct drm_atomic_state *state)
  133. {
  134. struct drm_private_state *priv_state;
  135. priv_state = drm_atomic_get_new_private_obj_state(state, &priv->private_obj);
  136. if (!priv_state)
  137. return NULL;
  138. return to_ingenic_drm_priv_state(priv_state);
  139. }
  140. static bool ingenic_drm_writeable_reg(struct device *dev, unsigned int reg)
  141. {
  142. switch (reg) {
  143. case JZ_REG_LCD_IID:
  144. case JZ_REG_LCD_SA0:
  145. case JZ_REG_LCD_FID0:
  146. case JZ_REG_LCD_CMD0:
  147. case JZ_REG_LCD_SA1:
  148. case JZ_REG_LCD_FID1:
  149. case JZ_REG_LCD_CMD1:
  150. return false;
  151. default:
  152. return true;
  153. }
  154. }
  155. static const struct regmap_config ingenic_drm_regmap_config = {
  156. .reg_bits = 32,
  157. .val_bits = 32,
  158. .reg_stride = 4,
  159. .writeable_reg = ingenic_drm_writeable_reg,
  160. };
  161. static inline struct ingenic_drm *drm_device_get_priv(struct drm_device *drm)
  162. {
  163. return container_of(drm, struct ingenic_drm, drm);
  164. }
  165. static inline struct ingenic_drm *drm_crtc_get_priv(struct drm_crtc *crtc)
  166. {
  167. return container_of(crtc, struct ingenic_drm, crtc);
  168. }
  169. static inline struct ingenic_drm *drm_nb_get_priv(struct notifier_block *nb)
  170. {
  171. return container_of(nb, struct ingenic_drm, clock_nb);
  172. }
  173. static inline dma_addr_t dma_hwdesc_addr(const struct ingenic_drm *priv,
  174. unsigned int idx)
  175. {
  176. u32 offset = offsetof(struct ingenic_dma_hwdescs, hwdesc[idx]);
  177. return priv->dma_hwdescs_phys + offset;
  178. }
  179. static int ingenic_drm_update_pixclk(struct notifier_block *nb,
  180. unsigned long action,
  181. void *data)
  182. {
  183. struct ingenic_drm *priv = drm_nb_get_priv(nb);
  184. switch (action) {
  185. case PRE_RATE_CHANGE:
  186. mutex_lock(&priv->clk_mutex);
  187. priv->update_clk_rate = true;
  188. drm_crtc_wait_one_vblank(&priv->crtc);
  189. return NOTIFY_OK;
  190. default:
  191. mutex_unlock(&priv->clk_mutex);
  192. return NOTIFY_OK;
  193. }
  194. }
  195. static void ingenic_drm_bridge_atomic_enable(struct drm_bridge *bridge,
  196. struct drm_bridge_state *old_bridge_state)
  197. {
  198. struct ingenic_drm *priv = drm_device_get_priv(bridge->dev);
  199. regmap_write(priv->map, JZ_REG_LCD_STATE, 0);
  200. regmap_update_bits(priv->map, JZ_REG_LCD_CTRL,
  201. JZ_LCD_CTRL_ENABLE | JZ_LCD_CTRL_DISABLE,
  202. JZ_LCD_CTRL_ENABLE);
  203. }
  204. static void ingenic_drm_crtc_atomic_enable(struct drm_crtc *crtc,
  205. struct drm_atomic_state *state)
  206. {
  207. struct ingenic_drm *priv = drm_crtc_get_priv(crtc);
  208. struct ingenic_drm_private_state *priv_state;
  209. unsigned int next_id;
  210. priv_state = ingenic_drm_get_priv_state(priv, state);
  211. if (WARN_ON(IS_ERR(priv_state)))
  212. return;
  213. /* Set addresses of our DMA descriptor chains */
  214. next_id = priv_state->use_palette ? HWDESC_PALETTE : 0;
  215. regmap_write(priv->map, JZ_REG_LCD_DA0, dma_hwdesc_addr(priv, next_id));
  216. regmap_write(priv->map, JZ_REG_LCD_DA1, dma_hwdesc_addr(priv, 1));
  217. drm_crtc_vblank_on(crtc);
  218. }
  219. static void ingenic_drm_bridge_atomic_disable(struct drm_bridge *bridge,
  220. struct drm_bridge_state *old_bridge_state)
  221. {
  222. struct ingenic_drm *priv = drm_device_get_priv(bridge->dev);
  223. unsigned int var;
  224. regmap_update_bits(priv->map, JZ_REG_LCD_CTRL,
  225. JZ_LCD_CTRL_DISABLE, JZ_LCD_CTRL_DISABLE);
  226. regmap_read_poll_timeout(priv->map, JZ_REG_LCD_STATE, var,
  227. var & JZ_LCD_STATE_DISABLED,
  228. 1000, 0);
  229. }
  230. static void ingenic_drm_crtc_atomic_disable(struct drm_crtc *crtc,
  231. struct drm_atomic_state *state)
  232. {
  233. drm_crtc_vblank_off(crtc);
  234. }
  235. static void ingenic_drm_crtc_update_timings(struct ingenic_drm *priv,
  236. struct drm_display_mode *mode)
  237. {
  238. unsigned int vpe, vds, vde, vt, hpe, hds, hde, ht;
  239. vpe = mode->crtc_vsync_end - mode->crtc_vsync_start;
  240. vds = mode->crtc_vtotal - mode->crtc_vsync_start;
  241. vde = vds + mode->crtc_vdisplay;
  242. vt = vde + mode->crtc_vsync_start - mode->crtc_vdisplay;
  243. hpe = mode->crtc_hsync_end - mode->crtc_hsync_start;
  244. hds = mode->crtc_htotal - mode->crtc_hsync_start;
  245. hde = hds + mode->crtc_hdisplay;
  246. ht = hde + mode->crtc_hsync_start - mode->crtc_hdisplay;
  247. regmap_write(priv->map, JZ_REG_LCD_VSYNC,
  248. 0 << JZ_LCD_VSYNC_VPS_OFFSET |
  249. vpe << JZ_LCD_VSYNC_VPE_OFFSET);
  250. regmap_write(priv->map, JZ_REG_LCD_HSYNC,
  251. 0 << JZ_LCD_HSYNC_HPS_OFFSET |
  252. hpe << JZ_LCD_HSYNC_HPE_OFFSET);
  253. regmap_write(priv->map, JZ_REG_LCD_VAT,
  254. ht << JZ_LCD_VAT_HT_OFFSET |
  255. vt << JZ_LCD_VAT_VT_OFFSET);
  256. regmap_write(priv->map, JZ_REG_LCD_DAH,
  257. hds << JZ_LCD_DAH_HDS_OFFSET |
  258. hde << JZ_LCD_DAH_HDE_OFFSET);
  259. regmap_write(priv->map, JZ_REG_LCD_DAV,
  260. vds << JZ_LCD_DAV_VDS_OFFSET |
  261. vde << JZ_LCD_DAV_VDE_OFFSET);
  262. if (priv->panel_is_sharp) {
  263. regmap_write(priv->map, JZ_REG_LCD_PS, hde << 16 | (hde + 1));
  264. regmap_write(priv->map, JZ_REG_LCD_CLS, hde << 16 | (hde + 1));
  265. regmap_write(priv->map, JZ_REG_LCD_SPL, hpe << 16 | (hpe + 1));
  266. regmap_write(priv->map, JZ_REG_LCD_REV, mode->htotal << 16);
  267. }
  268. regmap_update_bits(priv->map, JZ_REG_LCD_CTRL,
  269. JZ_LCD_CTRL_OFUP | JZ_LCD_CTRL_BURST_MASK,
  270. JZ_LCD_CTRL_OFUP | priv->soc_info->max_burst);
  271. /*
  272. * IPU restart - specify how much time the LCDC will wait before
  273. * transferring a new frame from the IPU. The value is the one
  274. * suggested in the programming manual.
  275. */
  276. regmap_write(priv->map, JZ_REG_LCD_IPUR, JZ_LCD_IPUR_IPUREN |
  277. (ht * vpe / 3) << JZ_LCD_IPUR_IPUR_LSB);
  278. }
  279. static int ingenic_drm_crtc_atomic_check(struct drm_crtc *crtc,
  280. struct drm_atomic_state *state)
  281. {
  282. struct drm_crtc_state *crtc_state = drm_atomic_get_new_crtc_state(state,
  283. crtc);
  284. struct ingenic_drm *priv = drm_crtc_get_priv(crtc);
  285. struct drm_plane_state *f1_state, *f0_state, *ipu_state = NULL;
  286. if (crtc_state->gamma_lut &&
  287. drm_color_lut_size(crtc_state->gamma_lut) != ARRAY_SIZE(priv->dma_hwdescs->palette)) {
  288. dev_dbg(priv->dev, "Invalid palette size\n");
  289. return -EINVAL;
  290. }
  291. if (drm_atomic_crtc_needs_modeset(crtc_state) && priv->soc_info->has_osd) {
  292. f1_state = drm_atomic_get_plane_state(crtc_state->state,
  293. &priv->f1);
  294. if (IS_ERR(f1_state))
  295. return PTR_ERR(f1_state);
  296. f0_state = drm_atomic_get_plane_state(crtc_state->state,
  297. &priv->f0);
  298. if (IS_ERR(f0_state))
  299. return PTR_ERR(f0_state);
  300. if (IS_ENABLED(CONFIG_DRM_INGENIC_IPU) && priv->ipu_plane) {
  301. ipu_state = drm_atomic_get_plane_state(crtc_state->state,
  302. priv->ipu_plane);
  303. if (IS_ERR(ipu_state))
  304. return PTR_ERR(ipu_state);
  305. /* IPU and F1 planes cannot be enabled at the same time. */
  306. if (f1_state->fb && ipu_state->fb) {
  307. dev_dbg(priv->dev, "Cannot enable both F1 and IPU\n");
  308. return -EINVAL;
  309. }
  310. }
  311. /* If all the planes are disabled, we won't get a VBLANK IRQ */
  312. priv->no_vblank = !f1_state->fb && !f0_state->fb &&
  313. !(ipu_state && ipu_state->fb);
  314. }
  315. return 0;
  316. }
  317. static enum drm_mode_status
  318. ingenic_drm_crtc_mode_valid(struct drm_crtc *crtc, const struct drm_display_mode *mode)
  319. {
  320. struct ingenic_drm *priv = drm_crtc_get_priv(crtc);
  321. long rate;
  322. if (mode->hdisplay > priv->soc_info->max_width)
  323. return MODE_BAD_HVALUE;
  324. if (mode->vdisplay > priv->soc_info->max_height)
  325. return MODE_BAD_VVALUE;
  326. rate = clk_round_rate(priv->pix_clk, mode->clock * 1000);
  327. if (rate < 0)
  328. return MODE_CLOCK_RANGE;
  329. return MODE_OK;
  330. }
  331. static void ingenic_drm_crtc_atomic_begin(struct drm_crtc *crtc,
  332. struct drm_atomic_state *state)
  333. {
  334. struct drm_crtc_state *crtc_state = drm_atomic_get_new_crtc_state(state,
  335. crtc);
  336. struct ingenic_drm *priv = drm_crtc_get_priv(crtc);
  337. u32 ctrl = 0;
  338. if (priv->soc_info->has_osd &&
  339. drm_atomic_crtc_needs_modeset(crtc_state)) {
  340. /*
  341. * If IPU plane is enabled, enable IPU as source for the F1
  342. * plane; otherwise use regular DMA.
  343. */
  344. if (priv->ipu_plane && priv->ipu_plane->state->fb)
  345. ctrl |= JZ_LCD_OSDCTRL_IPU;
  346. regmap_update_bits(priv->map, JZ_REG_LCD_OSDCTRL,
  347. JZ_LCD_OSDCTRL_IPU, ctrl);
  348. }
  349. }
  350. static void ingenic_drm_crtc_atomic_flush(struct drm_crtc *crtc,
  351. struct drm_atomic_state *state)
  352. {
  353. struct ingenic_drm *priv = drm_crtc_get_priv(crtc);
  354. struct drm_crtc_state *crtc_state = drm_atomic_get_new_crtc_state(state,
  355. crtc);
  356. struct drm_pending_vblank_event *event = crtc_state->event;
  357. if (drm_atomic_crtc_needs_modeset(crtc_state)) {
  358. ingenic_drm_crtc_update_timings(priv, &crtc_state->adjusted_mode);
  359. priv->update_clk_rate = true;
  360. }
  361. if (priv->update_clk_rate) {
  362. mutex_lock(&priv->clk_mutex);
  363. clk_set_rate(priv->pix_clk,
  364. crtc_state->adjusted_mode.crtc_clock * 1000);
  365. priv->update_clk_rate = false;
  366. mutex_unlock(&priv->clk_mutex);
  367. }
  368. if (event) {
  369. crtc_state->event = NULL;
  370. spin_lock_irq(&crtc->dev->event_lock);
  371. if (drm_crtc_vblank_get(crtc) == 0)
  372. drm_crtc_arm_vblank_event(crtc, event);
  373. else
  374. drm_crtc_send_vblank_event(crtc, event);
  375. spin_unlock_irq(&crtc->dev->event_lock);
  376. }
  377. }
  378. static int ingenic_drm_plane_atomic_check(struct drm_plane *plane,
  379. struct drm_atomic_state *state)
  380. {
  381. struct drm_plane_state *old_plane_state = drm_atomic_get_old_plane_state(state,
  382. plane);
  383. struct drm_plane_state *new_plane_state = drm_atomic_get_new_plane_state(state,
  384. plane);
  385. struct ingenic_drm *priv = drm_device_get_priv(plane->dev);
  386. struct ingenic_drm_private_state *priv_state;
  387. struct drm_crtc_state *crtc_state;
  388. struct drm_crtc *crtc = new_plane_state->crtc ?: old_plane_state->crtc;
  389. int ret;
  390. if (!crtc)
  391. return 0;
  392. if (priv->soc_info->plane_f0_not_working && plane == &priv->f0)
  393. return -EINVAL;
  394. crtc_state = drm_atomic_get_existing_crtc_state(state,
  395. crtc);
  396. if (WARN_ON(!crtc_state))
  397. return -EINVAL;
  398. priv_state = ingenic_drm_get_priv_state(priv, state);
  399. if (IS_ERR(priv_state))
  400. return PTR_ERR(priv_state);
  401. ret = drm_atomic_helper_check_plane_state(new_plane_state, crtc_state,
  402. DRM_PLANE_NO_SCALING,
  403. DRM_PLANE_NO_SCALING,
  404. priv->soc_info->has_osd,
  405. true);
  406. if (ret)
  407. return ret;
  408. /*
  409. * If OSD is not available, check that the width/height match.
  410. * Note that state->src_* are in 16.16 fixed-point format.
  411. */
  412. if (!priv->soc_info->has_osd &&
  413. (new_plane_state->src_x != 0 ||
  414. (new_plane_state->src_w >> 16) != new_plane_state->crtc_w ||
  415. (new_plane_state->src_h >> 16) != new_plane_state->crtc_h))
  416. return -EINVAL;
  417. priv_state->use_palette = new_plane_state->fb &&
  418. new_plane_state->fb->format->format == DRM_FORMAT_C8;
  419. /*
  420. * Require full modeset if enabling or disabling a plane, or changing
  421. * its position, size or depth.
  422. */
  423. if (priv->soc_info->has_osd &&
  424. (!old_plane_state->fb || !new_plane_state->fb ||
  425. old_plane_state->crtc_x != new_plane_state->crtc_x ||
  426. old_plane_state->crtc_y != new_plane_state->crtc_y ||
  427. old_plane_state->crtc_w != new_plane_state->crtc_w ||
  428. old_plane_state->crtc_h != new_plane_state->crtc_h ||
  429. old_plane_state->fb->format->format != new_plane_state->fb->format->format))
  430. crtc_state->mode_changed = true;
  431. if (priv->soc_info->map_noncoherent)
  432. drm_atomic_helper_check_plane_damage(state, new_plane_state);
  433. return 0;
  434. }
  435. static void ingenic_drm_plane_enable(struct ingenic_drm *priv,
  436. struct drm_plane *plane)
  437. {
  438. unsigned int en_bit;
  439. if (priv->soc_info->has_osd) {
  440. if (plane != &priv->f0)
  441. en_bit = JZ_LCD_OSDC_F1EN;
  442. else
  443. en_bit = JZ_LCD_OSDC_F0EN;
  444. regmap_set_bits(priv->map, JZ_REG_LCD_OSDC, en_bit);
  445. }
  446. }
  447. void ingenic_drm_plane_disable(struct device *dev, struct drm_plane *plane)
  448. {
  449. struct ingenic_drm *priv = dev_get_drvdata(dev);
  450. unsigned int en_bit;
  451. if (priv->soc_info->has_osd) {
  452. if (plane != &priv->f0)
  453. en_bit = JZ_LCD_OSDC_F1EN;
  454. else
  455. en_bit = JZ_LCD_OSDC_F0EN;
  456. regmap_clear_bits(priv->map, JZ_REG_LCD_OSDC, en_bit);
  457. }
  458. }
  459. static void ingenic_drm_plane_atomic_disable(struct drm_plane *plane,
  460. struct drm_atomic_state *state)
  461. {
  462. struct ingenic_drm *priv = drm_device_get_priv(plane->dev);
  463. ingenic_drm_plane_disable(priv->dev, plane);
  464. }
  465. void ingenic_drm_plane_config(struct device *dev,
  466. struct drm_plane *plane, u32 fourcc)
  467. {
  468. struct ingenic_drm *priv = dev_get_drvdata(dev);
  469. struct drm_plane_state *state = plane->state;
  470. unsigned int xy_reg, size_reg;
  471. unsigned int ctrl = 0;
  472. ingenic_drm_plane_enable(priv, plane);
  473. if (priv->soc_info->has_osd && plane != &priv->f0) {
  474. switch (fourcc) {
  475. case DRM_FORMAT_XRGB1555:
  476. ctrl |= JZ_LCD_OSDCTRL_RGB555;
  477. fallthrough;
  478. case DRM_FORMAT_RGB565:
  479. ctrl |= JZ_LCD_OSDCTRL_BPP_15_16;
  480. break;
  481. case DRM_FORMAT_RGB888:
  482. ctrl |= JZ_LCD_OSDCTRL_BPP_24_COMP;
  483. break;
  484. case DRM_FORMAT_XRGB8888:
  485. ctrl |= JZ_LCD_OSDCTRL_BPP_18_24;
  486. break;
  487. case DRM_FORMAT_XRGB2101010:
  488. ctrl |= JZ_LCD_OSDCTRL_BPP_30;
  489. break;
  490. }
  491. regmap_update_bits(priv->map, JZ_REG_LCD_OSDCTRL,
  492. JZ_LCD_OSDCTRL_BPP_MASK, ctrl);
  493. } else {
  494. switch (fourcc) {
  495. case DRM_FORMAT_C8:
  496. ctrl |= JZ_LCD_CTRL_BPP_8;
  497. break;
  498. case DRM_FORMAT_XRGB1555:
  499. ctrl |= JZ_LCD_CTRL_RGB555;
  500. fallthrough;
  501. case DRM_FORMAT_RGB565:
  502. ctrl |= JZ_LCD_CTRL_BPP_15_16;
  503. break;
  504. case DRM_FORMAT_RGB888:
  505. ctrl |= JZ_LCD_CTRL_BPP_24_COMP;
  506. break;
  507. case DRM_FORMAT_XRGB8888:
  508. ctrl |= JZ_LCD_CTRL_BPP_18_24;
  509. break;
  510. case DRM_FORMAT_XRGB2101010:
  511. ctrl |= JZ_LCD_CTRL_BPP_30;
  512. break;
  513. }
  514. regmap_update_bits(priv->map, JZ_REG_LCD_CTRL,
  515. JZ_LCD_CTRL_BPP_MASK, ctrl);
  516. }
  517. if (priv->soc_info->has_osd) {
  518. if (plane != &priv->f0) {
  519. xy_reg = JZ_REG_LCD_XYP1;
  520. size_reg = JZ_REG_LCD_SIZE1;
  521. } else {
  522. xy_reg = JZ_REG_LCD_XYP0;
  523. size_reg = JZ_REG_LCD_SIZE0;
  524. }
  525. regmap_write(priv->map, xy_reg,
  526. state->crtc_x << JZ_LCD_XYP01_XPOS_LSB |
  527. state->crtc_y << JZ_LCD_XYP01_YPOS_LSB);
  528. regmap_write(priv->map, size_reg,
  529. state->crtc_w << JZ_LCD_SIZE01_WIDTH_LSB |
  530. state->crtc_h << JZ_LCD_SIZE01_HEIGHT_LSB);
  531. }
  532. }
  533. bool ingenic_drm_map_noncoherent(const struct device *dev)
  534. {
  535. const struct ingenic_drm *priv = dev_get_drvdata(dev);
  536. return priv->soc_info->map_noncoherent;
  537. }
  538. static void ingenic_drm_update_palette(struct ingenic_drm *priv,
  539. const struct drm_color_lut *lut)
  540. {
  541. unsigned int i;
  542. for (i = 0; i < ARRAY_SIZE(priv->dma_hwdescs->palette); i++) {
  543. u16 color = drm_color_lut_extract(lut[i].red, 5) << 11
  544. | drm_color_lut_extract(lut[i].green, 6) << 5
  545. | drm_color_lut_extract(lut[i].blue, 5);
  546. priv->dma_hwdescs->palette[i] = color;
  547. }
  548. }
  549. static void ingenic_drm_plane_atomic_update(struct drm_plane *plane,
  550. struct drm_atomic_state *state)
  551. {
  552. struct ingenic_drm *priv = drm_device_get_priv(plane->dev);
  553. struct drm_plane_state *newstate = drm_atomic_get_new_plane_state(state, plane);
  554. struct drm_plane_state *oldstate = drm_atomic_get_old_plane_state(state, plane);
  555. unsigned int width, height, cpp, next_id, plane_id;
  556. struct ingenic_drm_private_state *priv_state;
  557. struct drm_crtc_state *crtc_state;
  558. struct ingenic_dma_hwdesc *hwdesc;
  559. dma_addr_t addr;
  560. u32 fourcc;
  561. if (newstate && newstate->fb) {
  562. if (priv->soc_info->map_noncoherent)
  563. drm_fb_dma_sync_non_coherent(&priv->drm, oldstate, newstate);
  564. crtc_state = newstate->crtc->state;
  565. plane_id = !!(priv->soc_info->has_osd && plane != &priv->f0);
  566. addr = drm_fb_dma_get_gem_addr(newstate->fb, newstate, 0);
  567. width = newstate->src_w >> 16;
  568. height = newstate->src_h >> 16;
  569. cpp = newstate->fb->format->cpp[0];
  570. priv_state = ingenic_drm_get_new_priv_state(priv, state);
  571. next_id = (priv_state && priv_state->use_palette) ? HWDESC_PALETTE : plane_id;
  572. hwdesc = &priv->dma_hwdescs->hwdesc[plane_id];
  573. hwdesc->addr = addr;
  574. hwdesc->cmd = JZ_LCD_CMD_EOF_IRQ | (width * height * cpp / 4);
  575. hwdesc->next = dma_hwdesc_addr(priv, next_id);
  576. if (priv->soc_info->use_extended_hwdesc) {
  577. hwdesc->cmd |= JZ_LCD_CMD_FRM_ENABLE;
  578. /* Extended 8-byte descriptor */
  579. hwdesc->cpos = 0;
  580. hwdesc->offsize = 0;
  581. hwdesc->pagewidth = 0;
  582. switch (newstate->fb->format->format) {
  583. case DRM_FORMAT_XRGB1555:
  584. hwdesc->cpos |= JZ_LCD_CPOS_RGB555;
  585. fallthrough;
  586. case DRM_FORMAT_RGB565:
  587. hwdesc->cpos |= JZ_LCD_CPOS_BPP_15_16;
  588. break;
  589. case DRM_FORMAT_XRGB8888:
  590. hwdesc->cpos |= JZ_LCD_CPOS_BPP_18_24;
  591. break;
  592. }
  593. hwdesc->cpos |= (JZ_LCD_CPOS_COEFFICIENT_1 <<
  594. JZ_LCD_CPOS_COEFFICIENT_OFFSET);
  595. hwdesc->dessize =
  596. (0xff << JZ_LCD_DESSIZE_ALPHA_OFFSET) |
  597. FIELD_PREP(JZ_LCD_DESSIZE_HEIGHT_MASK, height - 1) |
  598. FIELD_PREP(JZ_LCD_DESSIZE_WIDTH_MASK, width - 1);
  599. }
  600. if (drm_atomic_crtc_needs_modeset(crtc_state)) {
  601. fourcc = newstate->fb->format->format;
  602. ingenic_drm_plane_config(priv->dev, plane, fourcc);
  603. crtc_state->color_mgmt_changed = fourcc == DRM_FORMAT_C8;
  604. }
  605. if (crtc_state->color_mgmt_changed)
  606. ingenic_drm_update_palette(priv, crtc_state->gamma_lut->data);
  607. }
  608. }
  609. static void ingenic_drm_encoder_atomic_mode_set(struct drm_encoder *encoder,
  610. struct drm_crtc_state *crtc_state,
  611. struct drm_connector_state *conn_state)
  612. {
  613. struct ingenic_drm *priv = drm_device_get_priv(encoder->dev);
  614. struct drm_display_mode *mode = &crtc_state->adjusted_mode;
  615. struct ingenic_drm_bridge *bridge = to_ingenic_drm_bridge(encoder);
  616. unsigned int cfg, rgbcfg = 0;
  617. priv->panel_is_sharp = bridge->bus_cfg.flags & DRM_BUS_FLAG_SHARP_SIGNALS;
  618. if (priv->panel_is_sharp) {
  619. cfg = JZ_LCD_CFG_MODE_SPECIAL_TFT_1 | JZ_LCD_CFG_REV_POLARITY;
  620. } else {
  621. cfg = JZ_LCD_CFG_PS_DISABLE | JZ_LCD_CFG_CLS_DISABLE
  622. | JZ_LCD_CFG_SPL_DISABLE | JZ_LCD_CFG_REV_DISABLE;
  623. }
  624. if (priv->soc_info->use_extended_hwdesc)
  625. cfg |= JZ_LCD_CFG_DESCRIPTOR_8;
  626. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  627. cfg |= JZ_LCD_CFG_HSYNC_ACTIVE_LOW;
  628. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  629. cfg |= JZ_LCD_CFG_VSYNC_ACTIVE_LOW;
  630. if (bridge->bus_cfg.flags & DRM_BUS_FLAG_DE_LOW)
  631. cfg |= JZ_LCD_CFG_DE_ACTIVE_LOW;
  632. if (bridge->bus_cfg.flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE)
  633. cfg |= JZ_LCD_CFG_PCLK_FALLING_EDGE;
  634. if (!priv->panel_is_sharp) {
  635. if (conn_state->connector->connector_type == DRM_MODE_CONNECTOR_TV) {
  636. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  637. cfg |= JZ_LCD_CFG_MODE_TV_OUT_I;
  638. else
  639. cfg |= JZ_LCD_CFG_MODE_TV_OUT_P;
  640. } else {
  641. switch (bridge->bus_cfg.format) {
  642. case MEDIA_BUS_FMT_RGB565_1X16:
  643. cfg |= JZ_LCD_CFG_MODE_GENERIC_16BIT;
  644. break;
  645. case MEDIA_BUS_FMT_RGB666_1X18:
  646. cfg |= JZ_LCD_CFG_MODE_GENERIC_18BIT;
  647. break;
  648. case MEDIA_BUS_FMT_RGB888_1X24:
  649. cfg |= JZ_LCD_CFG_MODE_GENERIC_24BIT;
  650. break;
  651. case MEDIA_BUS_FMT_RGB888_3X8_DELTA:
  652. rgbcfg = JZ_LCD_RGBC_EVEN_GBR | JZ_LCD_RGBC_ODD_RGB;
  653. fallthrough;
  654. case MEDIA_BUS_FMT_RGB888_3X8:
  655. cfg |= JZ_LCD_CFG_MODE_8BIT_SERIAL;
  656. break;
  657. default:
  658. break;
  659. }
  660. }
  661. }
  662. regmap_write(priv->map, JZ_REG_LCD_CFG, cfg);
  663. regmap_write(priv->map, JZ_REG_LCD_RGBC, rgbcfg);
  664. }
  665. static int ingenic_drm_bridge_attach(struct drm_bridge *bridge,
  666. enum drm_bridge_attach_flags flags)
  667. {
  668. struct ingenic_drm_bridge *ib = to_ingenic_drm_bridge(bridge->encoder);
  669. return drm_bridge_attach(bridge->encoder, ib->next_bridge,
  670. &ib->bridge, flags);
  671. }
  672. static int ingenic_drm_bridge_atomic_check(struct drm_bridge *bridge,
  673. struct drm_bridge_state *bridge_state,
  674. struct drm_crtc_state *crtc_state,
  675. struct drm_connector_state *conn_state)
  676. {
  677. struct drm_display_mode *mode = &crtc_state->adjusted_mode;
  678. struct ingenic_drm_bridge *ib = to_ingenic_drm_bridge(bridge->encoder);
  679. ib->bus_cfg = bridge_state->output_bus_cfg;
  680. if (conn_state->connector->connector_type == DRM_MODE_CONNECTOR_TV)
  681. return 0;
  682. switch (bridge_state->output_bus_cfg.format) {
  683. case MEDIA_BUS_FMT_RGB888_3X8:
  684. case MEDIA_BUS_FMT_RGB888_3X8_DELTA:
  685. /*
  686. * The LCD controller expects timing values in dot-clock ticks,
  687. * which is 3x the timing values in pixels when using a 3x8-bit
  688. * display; but it will count the display area size in pixels
  689. * either way. Go figure.
  690. */
  691. mode->crtc_clock = mode->clock * 3;
  692. mode->crtc_hsync_start = mode->hsync_start * 3 - mode->hdisplay * 2;
  693. mode->crtc_hsync_end = mode->hsync_end * 3 - mode->hdisplay * 2;
  694. mode->crtc_hdisplay = mode->hdisplay;
  695. mode->crtc_htotal = mode->htotal * 3 - mode->hdisplay * 2;
  696. return 0;
  697. case MEDIA_BUS_FMT_RGB565_1X16:
  698. case MEDIA_BUS_FMT_RGB666_1X18:
  699. case MEDIA_BUS_FMT_RGB888_1X24:
  700. return 0;
  701. default:
  702. return -EINVAL;
  703. }
  704. }
  705. static u32 *
  706. ingenic_drm_bridge_atomic_get_input_bus_fmts(struct drm_bridge *bridge,
  707. struct drm_bridge_state *bridge_state,
  708. struct drm_crtc_state *crtc_state,
  709. struct drm_connector_state *conn_state,
  710. u32 output_fmt,
  711. unsigned int *num_input_fmts)
  712. {
  713. switch (output_fmt) {
  714. case MEDIA_BUS_FMT_RGB888_1X24:
  715. case MEDIA_BUS_FMT_RGB666_1X18:
  716. case MEDIA_BUS_FMT_RGB565_1X16:
  717. case MEDIA_BUS_FMT_RGB888_3X8:
  718. case MEDIA_BUS_FMT_RGB888_3X8_DELTA:
  719. break;
  720. default:
  721. *num_input_fmts = 0;
  722. return NULL;
  723. }
  724. return drm_atomic_helper_bridge_propagate_bus_fmt(bridge, bridge_state,
  725. crtc_state, conn_state,
  726. output_fmt,
  727. num_input_fmts);
  728. }
  729. static irqreturn_t ingenic_drm_irq_handler(int irq, void *arg)
  730. {
  731. struct ingenic_drm *priv = drm_device_get_priv(arg);
  732. unsigned int state;
  733. regmap_read(priv->map, JZ_REG_LCD_STATE, &state);
  734. regmap_update_bits(priv->map, JZ_REG_LCD_STATE,
  735. JZ_LCD_STATE_EOF_IRQ, 0);
  736. if (state & JZ_LCD_STATE_EOF_IRQ)
  737. drm_crtc_handle_vblank(&priv->crtc);
  738. return IRQ_HANDLED;
  739. }
  740. static int ingenic_drm_enable_vblank(struct drm_crtc *crtc)
  741. {
  742. struct ingenic_drm *priv = drm_crtc_get_priv(crtc);
  743. if (priv->no_vblank)
  744. return -EINVAL;
  745. regmap_update_bits(priv->map, JZ_REG_LCD_CTRL,
  746. JZ_LCD_CTRL_EOF_IRQ, JZ_LCD_CTRL_EOF_IRQ);
  747. return 0;
  748. }
  749. static void ingenic_drm_disable_vblank(struct drm_crtc *crtc)
  750. {
  751. struct ingenic_drm *priv = drm_crtc_get_priv(crtc);
  752. regmap_update_bits(priv->map, JZ_REG_LCD_CTRL, JZ_LCD_CTRL_EOF_IRQ, 0);
  753. }
  754. static struct drm_framebuffer *
  755. ingenic_drm_gem_fb_create(struct drm_device *drm, struct drm_file *file,
  756. const struct drm_mode_fb_cmd2 *mode_cmd)
  757. {
  758. struct ingenic_drm *priv = drm_device_get_priv(drm);
  759. if (priv->soc_info->map_noncoherent)
  760. return drm_gem_fb_create_with_dirty(drm, file, mode_cmd);
  761. return drm_gem_fb_create(drm, file, mode_cmd);
  762. }
  763. static struct drm_gem_object *
  764. ingenic_drm_gem_create_object(struct drm_device *drm, size_t size)
  765. {
  766. struct ingenic_drm *priv = drm_device_get_priv(drm);
  767. struct drm_gem_dma_object *obj;
  768. obj = kzalloc(sizeof(*obj), GFP_KERNEL);
  769. if (!obj)
  770. return ERR_PTR(-ENOMEM);
  771. obj->map_noncoherent = priv->soc_info->map_noncoherent;
  772. return &obj->base;
  773. }
  774. static struct drm_private_state *
  775. ingenic_drm_duplicate_state(struct drm_private_obj *obj)
  776. {
  777. struct ingenic_drm_private_state *state = to_ingenic_drm_priv_state(obj->state);
  778. state = kmemdup(state, sizeof(*state), GFP_KERNEL);
  779. if (!state)
  780. return NULL;
  781. __drm_atomic_helper_private_obj_duplicate_state(obj, &state->base);
  782. return &state->base;
  783. }
  784. static void ingenic_drm_destroy_state(struct drm_private_obj *obj,
  785. struct drm_private_state *state)
  786. {
  787. struct ingenic_drm_private_state *priv_state = to_ingenic_drm_priv_state(state);
  788. kfree(priv_state);
  789. }
  790. DEFINE_DRM_GEM_DMA_FOPS(ingenic_drm_fops);
  791. static const struct drm_driver ingenic_drm_driver_data = {
  792. .driver_features = DRIVER_MODESET | DRIVER_GEM | DRIVER_ATOMIC,
  793. .name = "ingenic-drm",
  794. .desc = "DRM module for Ingenic SoCs",
  795. .date = "20200716",
  796. .major = 1,
  797. .minor = 1,
  798. .patchlevel = 0,
  799. .fops = &ingenic_drm_fops,
  800. .gem_create_object = ingenic_drm_gem_create_object,
  801. DRM_GEM_DMA_DRIVER_OPS,
  802. };
  803. static const struct drm_plane_funcs ingenic_drm_primary_plane_funcs = {
  804. .update_plane = drm_atomic_helper_update_plane,
  805. .disable_plane = drm_atomic_helper_disable_plane,
  806. .reset = drm_atomic_helper_plane_reset,
  807. .destroy = drm_plane_cleanup,
  808. .atomic_duplicate_state = drm_atomic_helper_plane_duplicate_state,
  809. .atomic_destroy_state = drm_atomic_helper_plane_destroy_state,
  810. };
  811. static const struct drm_crtc_funcs ingenic_drm_crtc_funcs = {
  812. .set_config = drm_atomic_helper_set_config,
  813. .page_flip = drm_atomic_helper_page_flip,
  814. .reset = drm_atomic_helper_crtc_reset,
  815. .destroy = drm_crtc_cleanup,
  816. .atomic_duplicate_state = drm_atomic_helper_crtc_duplicate_state,
  817. .atomic_destroy_state = drm_atomic_helper_crtc_destroy_state,
  818. .enable_vblank = ingenic_drm_enable_vblank,
  819. .disable_vblank = ingenic_drm_disable_vblank,
  820. };
  821. static const struct drm_plane_helper_funcs ingenic_drm_plane_helper_funcs = {
  822. .atomic_update = ingenic_drm_plane_atomic_update,
  823. .atomic_check = ingenic_drm_plane_atomic_check,
  824. .atomic_disable = ingenic_drm_plane_atomic_disable,
  825. };
  826. static const struct drm_crtc_helper_funcs ingenic_drm_crtc_helper_funcs = {
  827. .atomic_enable = ingenic_drm_crtc_atomic_enable,
  828. .atomic_disable = ingenic_drm_crtc_atomic_disable,
  829. .atomic_begin = ingenic_drm_crtc_atomic_begin,
  830. .atomic_flush = ingenic_drm_crtc_atomic_flush,
  831. .atomic_check = ingenic_drm_crtc_atomic_check,
  832. .mode_valid = ingenic_drm_crtc_mode_valid,
  833. };
  834. static const struct drm_encoder_helper_funcs ingenic_drm_encoder_helper_funcs = {
  835. .atomic_mode_set = ingenic_drm_encoder_atomic_mode_set,
  836. };
  837. static const struct drm_bridge_funcs ingenic_drm_bridge_funcs = {
  838. .attach = ingenic_drm_bridge_attach,
  839. .atomic_enable = ingenic_drm_bridge_atomic_enable,
  840. .atomic_disable = ingenic_drm_bridge_atomic_disable,
  841. .atomic_check = ingenic_drm_bridge_atomic_check,
  842. .atomic_reset = drm_atomic_helper_bridge_reset,
  843. .atomic_duplicate_state = drm_atomic_helper_bridge_duplicate_state,
  844. .atomic_destroy_state = drm_atomic_helper_bridge_destroy_state,
  845. .atomic_get_input_bus_fmts = ingenic_drm_bridge_atomic_get_input_bus_fmts,
  846. };
  847. static const struct drm_mode_config_funcs ingenic_drm_mode_config_funcs = {
  848. .fb_create = ingenic_drm_gem_fb_create,
  849. .atomic_check = drm_atomic_helper_check,
  850. .atomic_commit = drm_atomic_helper_commit,
  851. };
  852. static struct drm_mode_config_helper_funcs ingenic_drm_mode_config_helpers = {
  853. .atomic_commit_tail = drm_atomic_helper_commit_tail,
  854. };
  855. static const struct drm_private_state_funcs ingenic_drm_private_state_funcs = {
  856. .atomic_duplicate_state = ingenic_drm_duplicate_state,
  857. .atomic_destroy_state = ingenic_drm_destroy_state,
  858. };
  859. static void ingenic_drm_unbind_all(void *d)
  860. {
  861. struct ingenic_drm *priv = d;
  862. component_unbind_all(priv->dev, &priv->drm);
  863. }
  864. static void __maybe_unused ingenic_drm_release_rmem(void *d)
  865. {
  866. of_reserved_mem_device_release(d);
  867. }
  868. static void ingenic_drm_configure_hwdesc(struct ingenic_drm *priv,
  869. unsigned int hwdesc,
  870. unsigned int next_hwdesc, u32 id)
  871. {
  872. struct ingenic_dma_hwdesc *desc = &priv->dma_hwdescs->hwdesc[hwdesc];
  873. desc->next = dma_hwdesc_addr(priv, next_hwdesc);
  874. desc->id = id;
  875. }
  876. static void ingenic_drm_configure_hwdesc_palette(struct ingenic_drm *priv)
  877. {
  878. struct ingenic_dma_hwdesc *desc;
  879. ingenic_drm_configure_hwdesc(priv, HWDESC_PALETTE, 0, 0xc0);
  880. desc = &priv->dma_hwdescs->hwdesc[HWDESC_PALETTE];
  881. desc->addr = priv->dma_hwdescs_phys
  882. + offsetof(struct ingenic_dma_hwdescs, palette);
  883. desc->cmd = JZ_LCD_CMD_ENABLE_PAL
  884. | (sizeof(priv->dma_hwdescs->palette) / 4);
  885. }
  886. static void ingenic_drm_configure_hwdesc_plane(struct ingenic_drm *priv,
  887. unsigned int plane)
  888. {
  889. ingenic_drm_configure_hwdesc(priv, plane, plane, 0xf0 | plane);
  890. }
  891. static void ingenic_drm_atomic_private_obj_fini(struct drm_device *drm, void *private_obj)
  892. {
  893. drm_atomic_private_obj_fini(private_obj);
  894. }
  895. static int ingenic_drm_bind(struct device *dev, bool has_components)
  896. {
  897. struct platform_device *pdev = to_platform_device(dev);
  898. struct ingenic_drm_private_state *private_state;
  899. const struct jz_soc_info *soc_info;
  900. struct ingenic_drm *priv;
  901. struct clk *parent_clk;
  902. struct drm_plane *primary;
  903. struct drm_bridge *bridge;
  904. struct drm_panel *panel;
  905. struct drm_connector *connector;
  906. struct drm_encoder *encoder;
  907. struct ingenic_drm_bridge *ib;
  908. struct drm_device *drm;
  909. void __iomem *base;
  910. struct resource *res;
  911. struct regmap_config regmap_config;
  912. long parent_rate;
  913. unsigned int i, clone_mask = 0;
  914. int ret, irq;
  915. u32 osdc = 0;
  916. soc_info = of_device_get_match_data(dev);
  917. if (!soc_info) {
  918. dev_err(dev, "Missing platform data\n");
  919. return -EINVAL;
  920. }
  921. if (IS_ENABLED(CONFIG_OF_RESERVED_MEM)) {
  922. ret = of_reserved_mem_device_init(dev);
  923. if (ret && ret != -ENODEV)
  924. dev_warn(dev, "Failed to get reserved memory: %d\n", ret);
  925. if (!ret) {
  926. ret = devm_add_action_or_reset(dev, ingenic_drm_release_rmem, dev);
  927. if (ret)
  928. return ret;
  929. }
  930. }
  931. priv = devm_drm_dev_alloc(dev, &ingenic_drm_driver_data,
  932. struct ingenic_drm, drm);
  933. if (IS_ERR(priv))
  934. return PTR_ERR(priv);
  935. priv->soc_info = soc_info;
  936. priv->dev = dev;
  937. drm = &priv->drm;
  938. platform_set_drvdata(pdev, priv);
  939. ret = drmm_mode_config_init(drm);
  940. if (ret)
  941. goto err_drvdata;
  942. drm->mode_config.min_width = 0;
  943. drm->mode_config.min_height = 0;
  944. drm->mode_config.max_width = soc_info->max_width;
  945. drm->mode_config.max_height = 4095;
  946. drm->mode_config.funcs = &ingenic_drm_mode_config_funcs;
  947. drm->mode_config.helper_private = &ingenic_drm_mode_config_helpers;
  948. base = devm_platform_get_and_ioremap_resource(pdev, 0, &res);
  949. if (IS_ERR(base)) {
  950. dev_err(dev, "Failed to get memory resource\n");
  951. ret = PTR_ERR(base);
  952. goto err_drvdata;
  953. }
  954. regmap_config = ingenic_drm_regmap_config;
  955. regmap_config.max_register = res->end - res->start;
  956. priv->map = devm_regmap_init_mmio(dev, base,
  957. &regmap_config);
  958. if (IS_ERR(priv->map)) {
  959. dev_err(dev, "Failed to create regmap\n");
  960. ret = PTR_ERR(priv->map);
  961. goto err_drvdata;
  962. }
  963. irq = platform_get_irq(pdev, 0);
  964. if (irq < 0) {
  965. ret = irq;
  966. goto err_drvdata;
  967. }
  968. if (soc_info->needs_dev_clk) {
  969. priv->lcd_clk = devm_clk_get(dev, "lcd");
  970. if (IS_ERR(priv->lcd_clk)) {
  971. dev_err(dev, "Failed to get lcd clock\n");
  972. ret = PTR_ERR(priv->lcd_clk);
  973. goto err_drvdata;
  974. }
  975. }
  976. priv->pix_clk = devm_clk_get(dev, "lcd_pclk");
  977. if (IS_ERR(priv->pix_clk)) {
  978. dev_err(dev, "Failed to get pixel clock\n");
  979. ret = PTR_ERR(priv->pix_clk);
  980. goto err_drvdata;
  981. }
  982. priv->dma_hwdescs = dmam_alloc_coherent(dev,
  983. sizeof(*priv->dma_hwdescs),
  984. &priv->dma_hwdescs_phys,
  985. GFP_KERNEL);
  986. if (!priv->dma_hwdescs) {
  987. ret = -ENOMEM;
  988. goto err_drvdata;
  989. }
  990. /* Configure DMA hwdesc for foreground0 plane */
  991. ingenic_drm_configure_hwdesc_plane(priv, 0);
  992. /* Configure DMA hwdesc for foreground1 plane */
  993. ingenic_drm_configure_hwdesc_plane(priv, 1);
  994. /* Configure DMA hwdesc for palette */
  995. ingenic_drm_configure_hwdesc_palette(priv);
  996. primary = priv->soc_info->has_osd ? &priv->f1 : &priv->f0;
  997. drm_plane_helper_add(primary, &ingenic_drm_plane_helper_funcs);
  998. ret = drm_universal_plane_init(drm, primary, 1,
  999. &ingenic_drm_primary_plane_funcs,
  1000. priv->soc_info->formats_f1,
  1001. priv->soc_info->num_formats_f1,
  1002. NULL, DRM_PLANE_TYPE_PRIMARY, NULL);
  1003. if (ret) {
  1004. dev_err(dev, "Failed to register plane: %i\n", ret);
  1005. goto err_drvdata;
  1006. }
  1007. if (soc_info->map_noncoherent)
  1008. drm_plane_enable_fb_damage_clips(&priv->f1);
  1009. drm_crtc_helper_add(&priv->crtc, &ingenic_drm_crtc_helper_funcs);
  1010. ret = drm_crtc_init_with_planes(drm, &priv->crtc, primary,
  1011. NULL, &ingenic_drm_crtc_funcs, NULL);
  1012. if (ret) {
  1013. dev_err(dev, "Failed to init CRTC: %i\n", ret);
  1014. goto err_drvdata;
  1015. }
  1016. drm_crtc_enable_color_mgmt(&priv->crtc, 0, false,
  1017. ARRAY_SIZE(priv->dma_hwdescs->palette));
  1018. if (soc_info->has_osd) {
  1019. drm_plane_helper_add(&priv->f0,
  1020. &ingenic_drm_plane_helper_funcs);
  1021. ret = drm_universal_plane_init(drm, &priv->f0, 1,
  1022. &ingenic_drm_primary_plane_funcs,
  1023. priv->soc_info->formats_f0,
  1024. priv->soc_info->num_formats_f0,
  1025. NULL, DRM_PLANE_TYPE_OVERLAY,
  1026. NULL);
  1027. if (ret) {
  1028. dev_err(dev, "Failed to register overlay plane: %i\n",
  1029. ret);
  1030. goto err_drvdata;
  1031. }
  1032. if (soc_info->map_noncoherent)
  1033. drm_plane_enable_fb_damage_clips(&priv->f0);
  1034. if (IS_ENABLED(CONFIG_DRM_INGENIC_IPU) && has_components) {
  1035. ret = component_bind_all(dev, drm);
  1036. if (ret) {
  1037. if (ret != -EPROBE_DEFER)
  1038. dev_err(dev, "Failed to bind components: %i\n", ret);
  1039. goto err_drvdata;
  1040. }
  1041. ret = devm_add_action_or_reset(dev, ingenic_drm_unbind_all, priv);
  1042. if (ret)
  1043. goto err_drvdata;
  1044. priv->ipu_plane = drm_plane_from_index(drm, 2);
  1045. if (!priv->ipu_plane) {
  1046. dev_err(dev, "Failed to retrieve IPU plane\n");
  1047. ret = -EINVAL;
  1048. goto err_drvdata;
  1049. }
  1050. }
  1051. }
  1052. for (i = 0; ; i++) {
  1053. ret = drm_of_find_panel_or_bridge(dev->of_node, 0, i, &panel, &bridge);
  1054. if (ret) {
  1055. if (ret == -ENODEV)
  1056. break; /* we're done */
  1057. if (ret != -EPROBE_DEFER)
  1058. dev_err(dev, "Failed to get bridge handle\n");
  1059. goto err_drvdata;
  1060. }
  1061. if (panel)
  1062. bridge = devm_drm_panel_bridge_add_typed(dev, panel,
  1063. DRM_MODE_CONNECTOR_DPI);
  1064. ib = drmm_encoder_alloc(drm, struct ingenic_drm_bridge, encoder,
  1065. NULL, DRM_MODE_ENCODER_DPI, NULL);
  1066. if (IS_ERR(ib)) {
  1067. ret = PTR_ERR(ib);
  1068. dev_err(dev, "Failed to init encoder: %d\n", ret);
  1069. goto err_drvdata;
  1070. }
  1071. encoder = &ib->encoder;
  1072. encoder->possible_crtcs = drm_crtc_mask(&priv->crtc);
  1073. drm_encoder_helper_add(encoder, &ingenic_drm_encoder_helper_funcs);
  1074. ib->bridge.funcs = &ingenic_drm_bridge_funcs;
  1075. ib->next_bridge = bridge;
  1076. ret = drm_bridge_attach(encoder, &ib->bridge, NULL,
  1077. DRM_BRIDGE_ATTACH_NO_CONNECTOR);
  1078. if (ret) {
  1079. dev_err(dev, "Unable to attach bridge\n");
  1080. goto err_drvdata;
  1081. }
  1082. connector = drm_bridge_connector_init(drm, encoder);
  1083. if (IS_ERR(connector)) {
  1084. dev_err(dev, "Unable to init connector\n");
  1085. ret = PTR_ERR(connector);
  1086. goto err_drvdata;
  1087. }
  1088. drm_connector_attach_encoder(connector, encoder);
  1089. }
  1090. drm_for_each_encoder(encoder, drm) {
  1091. clone_mask |= BIT(drm_encoder_index(encoder));
  1092. }
  1093. drm_for_each_encoder(encoder, drm) {
  1094. encoder->possible_clones = clone_mask;
  1095. }
  1096. ret = devm_request_irq(dev, irq, ingenic_drm_irq_handler, 0, drm->driver->name, drm);
  1097. if (ret) {
  1098. dev_err(dev, "Unable to install IRQ handler\n");
  1099. goto err_drvdata;
  1100. }
  1101. ret = drm_vblank_init(drm, 1);
  1102. if (ret) {
  1103. dev_err(dev, "Failed calling drm_vblank_init()\n");
  1104. goto err_drvdata;
  1105. }
  1106. drm_mode_config_reset(drm);
  1107. ret = clk_prepare_enable(priv->pix_clk);
  1108. if (ret) {
  1109. dev_err(dev, "Unable to start pixel clock\n");
  1110. goto err_drvdata;
  1111. }
  1112. if (priv->lcd_clk) {
  1113. parent_clk = clk_get_parent(priv->lcd_clk);
  1114. parent_rate = clk_get_rate(parent_clk);
  1115. /* LCD Device clock must be 3x the pixel clock for STN panels,
  1116. * or 1.5x the pixel clock for TFT panels. To avoid having to
  1117. * check for the LCD device clock everytime we do a mode change,
  1118. * we set the LCD device clock to the highest rate possible.
  1119. */
  1120. ret = clk_set_rate(priv->lcd_clk, parent_rate);
  1121. if (ret) {
  1122. dev_err(dev, "Unable to set LCD clock rate\n");
  1123. goto err_pixclk_disable;
  1124. }
  1125. ret = clk_prepare_enable(priv->lcd_clk);
  1126. if (ret) {
  1127. dev_err(dev, "Unable to start lcd clock\n");
  1128. goto err_pixclk_disable;
  1129. }
  1130. }
  1131. /* Enable OSD if available */
  1132. if (soc_info->has_osd)
  1133. osdc |= JZ_LCD_OSDC_OSDEN;
  1134. if (soc_info->has_alpha)
  1135. osdc |= JZ_LCD_OSDC_ALPHAEN;
  1136. regmap_write(priv->map, JZ_REG_LCD_OSDC, osdc);
  1137. mutex_init(&priv->clk_mutex);
  1138. priv->clock_nb.notifier_call = ingenic_drm_update_pixclk;
  1139. parent_clk = clk_get_parent(priv->pix_clk);
  1140. ret = clk_notifier_register(parent_clk, &priv->clock_nb);
  1141. if (ret) {
  1142. dev_err(dev, "Unable to register clock notifier\n");
  1143. goto err_devclk_disable;
  1144. }
  1145. private_state = kzalloc(sizeof(*private_state), GFP_KERNEL);
  1146. if (!private_state) {
  1147. ret = -ENOMEM;
  1148. goto err_clk_notifier_unregister;
  1149. }
  1150. drm_atomic_private_obj_init(drm, &priv->private_obj, &private_state->base,
  1151. &ingenic_drm_private_state_funcs);
  1152. ret = drmm_add_action_or_reset(drm, ingenic_drm_atomic_private_obj_fini,
  1153. &priv->private_obj);
  1154. if (ret)
  1155. goto err_private_state_free;
  1156. ret = drm_dev_register(drm, 0);
  1157. if (ret) {
  1158. dev_err(dev, "Failed to register DRM driver\n");
  1159. goto err_clk_notifier_unregister;
  1160. }
  1161. drm_fbdev_dma_setup(drm, 32);
  1162. return 0;
  1163. err_private_state_free:
  1164. kfree(private_state);
  1165. err_clk_notifier_unregister:
  1166. clk_notifier_unregister(parent_clk, &priv->clock_nb);
  1167. err_devclk_disable:
  1168. if (priv->lcd_clk)
  1169. clk_disable_unprepare(priv->lcd_clk);
  1170. err_pixclk_disable:
  1171. clk_disable_unprepare(priv->pix_clk);
  1172. err_drvdata:
  1173. platform_set_drvdata(pdev, NULL);
  1174. return ret;
  1175. }
  1176. static int ingenic_drm_bind_with_components(struct device *dev)
  1177. {
  1178. return ingenic_drm_bind(dev, true);
  1179. }
  1180. static void ingenic_drm_unbind(struct device *dev)
  1181. {
  1182. struct ingenic_drm *priv = dev_get_drvdata(dev);
  1183. struct clk *parent_clk = clk_get_parent(priv->pix_clk);
  1184. clk_notifier_unregister(parent_clk, &priv->clock_nb);
  1185. if (priv->lcd_clk)
  1186. clk_disable_unprepare(priv->lcd_clk);
  1187. clk_disable_unprepare(priv->pix_clk);
  1188. drm_dev_unregister(&priv->drm);
  1189. drm_atomic_helper_shutdown(&priv->drm);
  1190. dev_set_drvdata(dev, NULL);
  1191. }
  1192. static const struct component_master_ops ingenic_master_ops = {
  1193. .bind = ingenic_drm_bind_with_components,
  1194. .unbind = ingenic_drm_unbind,
  1195. };
  1196. static int ingenic_drm_probe(struct platform_device *pdev)
  1197. {
  1198. struct device *dev = &pdev->dev;
  1199. struct component_match *match = NULL;
  1200. struct device_node *np;
  1201. if (!IS_ENABLED(CONFIG_DRM_INGENIC_IPU))
  1202. return ingenic_drm_bind(dev, false);
  1203. /* IPU is at port address 8 */
  1204. np = of_graph_get_remote_node(dev->of_node, 8, 0);
  1205. if (!np)
  1206. return ingenic_drm_bind(dev, false);
  1207. drm_of_component_match_add(dev, &match, component_compare_of, np);
  1208. of_node_put(np);
  1209. return component_master_add_with_match(dev, &ingenic_master_ops, match);
  1210. }
  1211. static void ingenic_drm_remove(struct platform_device *pdev)
  1212. {
  1213. struct device *dev = &pdev->dev;
  1214. if (!IS_ENABLED(CONFIG_DRM_INGENIC_IPU))
  1215. ingenic_drm_unbind(dev);
  1216. else
  1217. component_master_del(dev, &ingenic_master_ops);
  1218. }
  1219. static void ingenic_drm_shutdown(struct platform_device *pdev)
  1220. {
  1221. struct ingenic_drm *priv = platform_get_drvdata(pdev);
  1222. if (priv)
  1223. drm_atomic_helper_shutdown(&priv->drm);
  1224. }
  1225. static int ingenic_drm_suspend(struct device *dev)
  1226. {
  1227. struct ingenic_drm *priv = dev_get_drvdata(dev);
  1228. return drm_mode_config_helper_suspend(&priv->drm);
  1229. }
  1230. static int ingenic_drm_resume(struct device *dev)
  1231. {
  1232. struct ingenic_drm *priv = dev_get_drvdata(dev);
  1233. return drm_mode_config_helper_resume(&priv->drm);
  1234. }
  1235. static DEFINE_SIMPLE_DEV_PM_OPS(ingenic_drm_pm_ops,
  1236. ingenic_drm_suspend, ingenic_drm_resume);
  1237. static const u32 jz4740_formats[] = {
  1238. DRM_FORMAT_XRGB1555,
  1239. DRM_FORMAT_RGB565,
  1240. DRM_FORMAT_XRGB8888,
  1241. };
  1242. static const u32 jz4725b_formats_f1[] = {
  1243. DRM_FORMAT_XRGB1555,
  1244. DRM_FORMAT_RGB565,
  1245. DRM_FORMAT_XRGB8888,
  1246. };
  1247. static const u32 jz4725b_formats_f0[] = {
  1248. DRM_FORMAT_C8,
  1249. DRM_FORMAT_XRGB1555,
  1250. DRM_FORMAT_RGB565,
  1251. DRM_FORMAT_XRGB8888,
  1252. };
  1253. static const u32 jz4770_formats_f1[] = {
  1254. DRM_FORMAT_XRGB1555,
  1255. DRM_FORMAT_RGB565,
  1256. DRM_FORMAT_RGB888,
  1257. DRM_FORMAT_XRGB8888,
  1258. DRM_FORMAT_XRGB2101010,
  1259. };
  1260. static const u32 jz4770_formats_f0[] = {
  1261. DRM_FORMAT_C8,
  1262. DRM_FORMAT_XRGB1555,
  1263. DRM_FORMAT_RGB565,
  1264. DRM_FORMAT_RGB888,
  1265. DRM_FORMAT_XRGB8888,
  1266. DRM_FORMAT_XRGB2101010,
  1267. };
  1268. static const struct jz_soc_info jz4740_soc_info = {
  1269. .needs_dev_clk = true,
  1270. .has_osd = false,
  1271. .map_noncoherent = false,
  1272. .max_width = 800,
  1273. .max_height = 600,
  1274. .max_burst = JZ_LCD_CTRL_BURST_16,
  1275. .formats_f1 = jz4740_formats,
  1276. .num_formats_f1 = ARRAY_SIZE(jz4740_formats),
  1277. /* JZ4740 has only one plane */
  1278. };
  1279. static const struct jz_soc_info jz4725b_soc_info = {
  1280. .needs_dev_clk = false,
  1281. .has_osd = true,
  1282. .map_noncoherent = false,
  1283. .max_width = 800,
  1284. .max_height = 600,
  1285. .max_burst = JZ_LCD_CTRL_BURST_16,
  1286. .formats_f1 = jz4725b_formats_f1,
  1287. .num_formats_f1 = ARRAY_SIZE(jz4725b_formats_f1),
  1288. .formats_f0 = jz4725b_formats_f0,
  1289. .num_formats_f0 = ARRAY_SIZE(jz4725b_formats_f0),
  1290. };
  1291. static const struct jz_soc_info jz4760_soc_info = {
  1292. .needs_dev_clk = false,
  1293. .has_osd = true,
  1294. .map_noncoherent = false,
  1295. .max_width = 1280,
  1296. .max_height = 720,
  1297. .max_burst = JZ_LCD_CTRL_BURST_32,
  1298. .formats_f1 = jz4770_formats_f1,
  1299. .num_formats_f1 = ARRAY_SIZE(jz4770_formats_f1),
  1300. .formats_f0 = jz4770_formats_f0,
  1301. .num_formats_f0 = ARRAY_SIZE(jz4770_formats_f0),
  1302. };
  1303. static const struct jz_soc_info jz4760b_soc_info = {
  1304. .needs_dev_clk = false,
  1305. .has_osd = true,
  1306. .map_noncoherent = false,
  1307. .max_width = 1280,
  1308. .max_height = 720,
  1309. .max_burst = JZ_LCD_CTRL_BURST_64,
  1310. .formats_f1 = jz4770_formats_f1,
  1311. .num_formats_f1 = ARRAY_SIZE(jz4770_formats_f1),
  1312. .formats_f0 = jz4770_formats_f0,
  1313. .num_formats_f0 = ARRAY_SIZE(jz4770_formats_f0),
  1314. };
  1315. static const struct jz_soc_info jz4770_soc_info = {
  1316. .needs_dev_clk = false,
  1317. .has_osd = true,
  1318. .map_noncoherent = true,
  1319. .max_width = 1280,
  1320. .max_height = 720,
  1321. .max_burst = JZ_LCD_CTRL_BURST_64,
  1322. .formats_f1 = jz4770_formats_f1,
  1323. .num_formats_f1 = ARRAY_SIZE(jz4770_formats_f1),
  1324. .formats_f0 = jz4770_formats_f0,
  1325. .num_formats_f0 = ARRAY_SIZE(jz4770_formats_f0),
  1326. };
  1327. static const struct jz_soc_info jz4780_soc_info = {
  1328. .needs_dev_clk = true,
  1329. .has_osd = true,
  1330. .has_alpha = true,
  1331. .use_extended_hwdesc = true,
  1332. .plane_f0_not_working = true, /* REVISIT */
  1333. .max_width = 4096,
  1334. .max_height = 2048,
  1335. .max_burst = JZ_LCD_CTRL_BURST_64,
  1336. .formats_f1 = jz4770_formats_f1,
  1337. .num_formats_f1 = ARRAY_SIZE(jz4770_formats_f1),
  1338. .formats_f0 = jz4770_formats_f0,
  1339. .num_formats_f0 = ARRAY_SIZE(jz4770_formats_f0),
  1340. };
  1341. static const struct of_device_id ingenic_drm_of_match[] = {
  1342. { .compatible = "ingenic,jz4740-lcd", .data = &jz4740_soc_info },
  1343. { .compatible = "ingenic,jz4725b-lcd", .data = &jz4725b_soc_info },
  1344. { .compatible = "ingenic,jz4760-lcd", .data = &jz4760_soc_info },
  1345. { .compatible = "ingenic,jz4760b-lcd", .data = &jz4760b_soc_info },
  1346. { .compatible = "ingenic,jz4770-lcd", .data = &jz4770_soc_info },
  1347. { .compatible = "ingenic,jz4780-lcd", .data = &jz4780_soc_info },
  1348. { /* sentinel */ },
  1349. };
  1350. MODULE_DEVICE_TABLE(of, ingenic_drm_of_match);
  1351. static struct platform_driver ingenic_drm_driver = {
  1352. .driver = {
  1353. .name = "ingenic-drm",
  1354. .pm = pm_sleep_ptr(&ingenic_drm_pm_ops),
  1355. .of_match_table = of_match_ptr(ingenic_drm_of_match),
  1356. },
  1357. .probe = ingenic_drm_probe,
  1358. .remove_new = ingenic_drm_remove,
  1359. .shutdown = ingenic_drm_shutdown,
  1360. };
  1361. static int ingenic_drm_init(void)
  1362. {
  1363. int err;
  1364. if (drm_firmware_drivers_only())
  1365. return -ENODEV;
  1366. if (IS_ENABLED(CONFIG_DRM_INGENIC_IPU)) {
  1367. err = platform_driver_register(ingenic_ipu_driver_ptr);
  1368. if (err)
  1369. return err;
  1370. }
  1371. err = platform_driver_register(&ingenic_drm_driver);
  1372. if (IS_ENABLED(CONFIG_DRM_INGENIC_IPU) && err)
  1373. platform_driver_unregister(ingenic_ipu_driver_ptr);
  1374. return err;
  1375. }
  1376. module_init(ingenic_drm_init);
  1377. static void ingenic_drm_exit(void)
  1378. {
  1379. platform_driver_unregister(&ingenic_drm_driver);
  1380. if (IS_ENABLED(CONFIG_DRM_INGENIC_IPU))
  1381. platform_driver_unregister(ingenic_ipu_driver_ptr);
  1382. }
  1383. module_exit(ingenic_drm_exit);
  1384. MODULE_AUTHOR("Paul Cercueil <paul@crapouillou.net>");
  1385. MODULE_DESCRIPTION("DRM driver for the Ingenic SoCs\n");
  1386. MODULE_LICENSE("GPL");