kmb_crtc.c 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright © 2018-2020 Intel Corporation
  4. */
  5. #include <linux/clk.h>
  6. #include <drm/drm_atomic.h>
  7. #include <drm/drm_atomic_helper.h>
  8. #include <drm/drm_crtc.h>
  9. #include <drm/drm_print.h>
  10. #include <drm/drm_vblank.h>
  11. #include <drm/drm_modeset_helper_vtables.h>
  12. #include "kmb_drv.h"
  13. #include "kmb_dsi.h"
  14. #include "kmb_plane.h"
  15. #include "kmb_regs.h"
  16. struct kmb_crtc_timing {
  17. u32 vfront_porch;
  18. u32 vback_porch;
  19. u32 vsync_len;
  20. u32 hfront_porch;
  21. u32 hback_porch;
  22. u32 hsync_len;
  23. };
  24. static int kmb_crtc_enable_vblank(struct drm_crtc *crtc)
  25. {
  26. struct drm_device *dev = crtc->dev;
  27. struct kmb_drm_private *kmb = to_kmb(dev);
  28. /* Clear interrupt */
  29. kmb_write_lcd(kmb, LCD_INT_CLEAR, LCD_INT_VERT_COMP);
  30. /* Set which interval to generate vertical interrupt */
  31. kmb_write_lcd(kmb, LCD_VSTATUS_COMPARE,
  32. LCD_VSTATUS_COMPARE_VSYNC);
  33. /* Enable vertical interrupt */
  34. kmb_set_bitmask_lcd(kmb, LCD_INT_ENABLE,
  35. LCD_INT_VERT_COMP);
  36. return 0;
  37. }
  38. static void kmb_crtc_disable_vblank(struct drm_crtc *crtc)
  39. {
  40. struct drm_device *dev = crtc->dev;
  41. struct kmb_drm_private *kmb = to_kmb(dev);
  42. /* Clear interrupt */
  43. kmb_write_lcd(kmb, LCD_INT_CLEAR, LCD_INT_VERT_COMP);
  44. /* Disable vertical interrupt */
  45. kmb_clr_bitmask_lcd(kmb, LCD_INT_ENABLE,
  46. LCD_INT_VERT_COMP);
  47. }
  48. static const struct drm_crtc_funcs kmb_crtc_funcs = {
  49. .destroy = drm_crtc_cleanup,
  50. .set_config = drm_atomic_helper_set_config,
  51. .page_flip = drm_atomic_helper_page_flip,
  52. .reset = drm_atomic_helper_crtc_reset,
  53. .atomic_duplicate_state = drm_atomic_helper_crtc_duplicate_state,
  54. .atomic_destroy_state = drm_atomic_helper_crtc_destroy_state,
  55. .enable_vblank = kmb_crtc_enable_vblank,
  56. .disable_vblank = kmb_crtc_disable_vblank,
  57. };
  58. static void kmb_crtc_set_mode(struct drm_crtc *crtc,
  59. struct drm_atomic_state *old_state)
  60. {
  61. struct drm_device *dev = crtc->dev;
  62. struct drm_display_mode *m = &crtc->state->adjusted_mode;
  63. struct kmb_crtc_timing vm;
  64. struct kmb_drm_private *kmb = to_kmb(dev);
  65. unsigned int val = 0;
  66. /* Initialize mipi */
  67. kmb_dsi_mode_set(kmb->kmb_dsi, m, kmb->sys_clk_mhz, old_state);
  68. drm_info(dev,
  69. "vfp= %d vbp= %d vsync_len=%d hfp=%d hbp=%d hsync_len=%d\n",
  70. m->crtc_vsync_start - m->crtc_vdisplay,
  71. m->crtc_vtotal - m->crtc_vsync_end,
  72. m->crtc_vsync_end - m->crtc_vsync_start,
  73. m->crtc_hsync_start - m->crtc_hdisplay,
  74. m->crtc_htotal - m->crtc_hsync_end,
  75. m->crtc_hsync_end - m->crtc_hsync_start);
  76. val = kmb_read_lcd(kmb, LCD_INT_ENABLE);
  77. kmb_clr_bitmask_lcd(kmb, LCD_INT_ENABLE, val);
  78. kmb_set_bitmask_lcd(kmb, LCD_INT_CLEAR, ~0x0);
  79. vm.vfront_porch = 2;
  80. vm.vback_porch = 2;
  81. vm.vsync_len = 8;
  82. vm.hfront_porch = 0;
  83. vm.hback_porch = 0;
  84. vm.hsync_len = 28;
  85. drm_dbg(dev, "%s : %dactive height= %d vbp=%d vfp=%d vsync-w=%d h-active=%d h-bp=%d h-fp=%d hsync-l=%d",
  86. __func__, __LINE__,
  87. m->crtc_vdisplay, vm.vback_porch, vm.vfront_porch,
  88. vm.vsync_len, m->crtc_hdisplay, vm.hback_porch,
  89. vm.hfront_porch, vm.hsync_len);
  90. kmb_write_lcd(kmb, LCD_V_ACTIVEHEIGHT,
  91. m->crtc_vdisplay - 1);
  92. kmb_write_lcd(kmb, LCD_V_BACKPORCH, vm.vback_porch);
  93. kmb_write_lcd(kmb, LCD_V_FRONTPORCH, vm.vfront_porch);
  94. kmb_write_lcd(kmb, LCD_VSYNC_WIDTH, vm.vsync_len - 1);
  95. kmb_write_lcd(kmb, LCD_H_ACTIVEWIDTH,
  96. m->crtc_hdisplay - 1);
  97. kmb_write_lcd(kmb, LCD_H_BACKPORCH, vm.hback_porch);
  98. kmb_write_lcd(kmb, LCD_H_FRONTPORCH, vm.hfront_porch);
  99. kmb_write_lcd(kmb, LCD_HSYNC_WIDTH, vm.hsync_len - 1);
  100. /* This is hardcoded as 0 in the Myriadx code */
  101. kmb_write_lcd(kmb, LCD_VSYNC_START, 0);
  102. kmb_write_lcd(kmb, LCD_VSYNC_END, 0);
  103. /* Back ground color */
  104. kmb_write_lcd(kmb, LCD_BG_COLOUR_LS, 0x4);
  105. if (m->flags == DRM_MODE_FLAG_INTERLACE) {
  106. kmb_write_lcd(kmb,
  107. LCD_VSYNC_WIDTH_EVEN, vm.vsync_len - 1);
  108. kmb_write_lcd(kmb,
  109. LCD_V_BACKPORCH_EVEN, vm.vback_porch);
  110. kmb_write_lcd(kmb,
  111. LCD_V_FRONTPORCH_EVEN, vm.vfront_porch);
  112. kmb_write_lcd(kmb, LCD_V_ACTIVEHEIGHT_EVEN,
  113. m->crtc_vdisplay - 1);
  114. /* This is hardcoded as 10 in the Myriadx code */
  115. kmb_write_lcd(kmb, LCD_VSYNC_START_EVEN, 10);
  116. kmb_write_lcd(kmb, LCD_VSYNC_END_EVEN, 10);
  117. }
  118. kmb_write_lcd(kmb, LCD_TIMING_GEN_TRIG, 1);
  119. kmb_set_bitmask_lcd(kmb, LCD_CONTROL, LCD_CTRL_ENABLE);
  120. kmb_set_bitmask_lcd(kmb, LCD_INT_ENABLE, val);
  121. }
  122. static void kmb_crtc_atomic_enable(struct drm_crtc *crtc,
  123. struct drm_atomic_state *state)
  124. {
  125. struct kmb_drm_private *kmb = crtc_to_kmb_priv(crtc);
  126. clk_prepare_enable(kmb->kmb_clk.clk_lcd);
  127. kmb_crtc_set_mode(crtc, state);
  128. drm_crtc_vblank_on(crtc);
  129. }
  130. static void kmb_crtc_atomic_disable(struct drm_crtc *crtc,
  131. struct drm_atomic_state *state)
  132. {
  133. struct kmb_drm_private *kmb = crtc_to_kmb_priv(crtc);
  134. struct drm_crtc_state *old_state = drm_atomic_get_old_crtc_state(state, crtc);
  135. /* due to hw limitations, planes need to be off when crtc is off */
  136. drm_atomic_helper_disable_planes_on_crtc(old_state, false);
  137. drm_crtc_vblank_off(crtc);
  138. clk_disable_unprepare(kmb->kmb_clk.clk_lcd);
  139. }
  140. static void kmb_crtc_atomic_begin(struct drm_crtc *crtc,
  141. struct drm_atomic_state *state)
  142. {
  143. struct drm_device *dev = crtc->dev;
  144. struct kmb_drm_private *kmb = to_kmb(dev);
  145. kmb_clr_bitmask_lcd(kmb, LCD_INT_ENABLE,
  146. LCD_INT_VERT_COMP);
  147. }
  148. static void kmb_crtc_atomic_flush(struct drm_crtc *crtc,
  149. struct drm_atomic_state *state)
  150. {
  151. struct drm_device *dev = crtc->dev;
  152. struct kmb_drm_private *kmb = to_kmb(dev);
  153. kmb_set_bitmask_lcd(kmb, LCD_INT_ENABLE,
  154. LCD_INT_VERT_COMP);
  155. spin_lock_irq(&crtc->dev->event_lock);
  156. if (crtc->state->event) {
  157. if (drm_crtc_vblank_get(crtc) == 0)
  158. drm_crtc_arm_vblank_event(crtc, crtc->state->event);
  159. else
  160. drm_crtc_send_vblank_event(crtc, crtc->state->event);
  161. }
  162. crtc->state->event = NULL;
  163. spin_unlock_irq(&crtc->dev->event_lock);
  164. }
  165. static enum drm_mode_status
  166. kmb_crtc_mode_valid(struct drm_crtc *crtc,
  167. const struct drm_display_mode *mode)
  168. {
  169. int refresh;
  170. struct drm_device *dev = crtc->dev;
  171. int vfp = mode->vsync_start - mode->vdisplay;
  172. if (mode->vdisplay < KMB_CRTC_MAX_HEIGHT) {
  173. drm_dbg(dev, "height = %d less than %d",
  174. mode->vdisplay, KMB_CRTC_MAX_HEIGHT);
  175. return MODE_BAD_VVALUE;
  176. }
  177. if (mode->hdisplay < KMB_CRTC_MAX_WIDTH) {
  178. drm_dbg(dev, "width = %d less than %d",
  179. mode->hdisplay, KMB_CRTC_MAX_WIDTH);
  180. return MODE_BAD_HVALUE;
  181. }
  182. refresh = drm_mode_vrefresh(mode);
  183. if (refresh < KMB_MIN_VREFRESH || refresh > KMB_MAX_VREFRESH) {
  184. drm_dbg(dev, "refresh = %d less than %d or greater than %d",
  185. refresh, KMB_MIN_VREFRESH, KMB_MAX_VREFRESH);
  186. return MODE_BAD;
  187. }
  188. if (vfp < KMB_CRTC_MIN_VFP) {
  189. drm_dbg(dev, "vfp = %d less than %d", vfp, KMB_CRTC_MIN_VFP);
  190. return MODE_BAD;
  191. }
  192. return MODE_OK;
  193. }
  194. static const struct drm_crtc_helper_funcs kmb_crtc_helper_funcs = {
  195. .atomic_begin = kmb_crtc_atomic_begin,
  196. .atomic_enable = kmb_crtc_atomic_enable,
  197. .atomic_disable = kmb_crtc_atomic_disable,
  198. .atomic_flush = kmb_crtc_atomic_flush,
  199. .mode_valid = kmb_crtc_mode_valid,
  200. };
  201. int kmb_setup_crtc(struct drm_device *drm)
  202. {
  203. struct kmb_drm_private *kmb = to_kmb(drm);
  204. struct kmb_plane *primary;
  205. int ret;
  206. primary = kmb_plane_init(drm);
  207. if (IS_ERR(primary))
  208. return PTR_ERR(primary);
  209. ret = drm_crtc_init_with_planes(drm, &kmb->crtc, &primary->base_plane,
  210. NULL, &kmb_crtc_funcs, NULL);
  211. if (ret) {
  212. kmb_plane_destroy(&primary->base_plane);
  213. return ret;
  214. }
  215. drm_crtc_helper_add(&kmb->crtc, &kmb_crtc_helper_funcs);
  216. return 0;
  217. }