lima_pmu.c 2.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132
  1. // SPDX-License-Identifier: GPL-2.0 OR MIT
  2. /* Copyright 2017-2019 Qiang Yu <yuq825@gmail.com> */
  3. #include <linux/iopoll.h>
  4. #include <linux/device.h>
  5. #include "lima_device.h"
  6. #include "lima_pmu.h"
  7. #include "lima_regs.h"
  8. #define pmu_write(reg, data) writel(data, ip->iomem + reg)
  9. #define pmu_read(reg) readl(ip->iomem + reg)
  10. static int lima_pmu_wait_cmd(struct lima_ip *ip)
  11. {
  12. struct lima_device *dev = ip->dev;
  13. int err;
  14. u32 v;
  15. err = readl_poll_timeout(ip->iomem + LIMA_PMU_INT_RAWSTAT,
  16. v, v & LIMA_PMU_INT_CMD_MASK,
  17. 100, 100000);
  18. if (err) {
  19. dev_err(dev->dev, "%s timeout wait pmu cmd\n",
  20. lima_ip_name(ip));
  21. return err;
  22. }
  23. pmu_write(LIMA_PMU_INT_CLEAR, LIMA_PMU_INT_CMD_MASK);
  24. return 0;
  25. }
  26. static u32 lima_pmu_get_ip_mask(struct lima_ip *ip)
  27. {
  28. struct lima_device *dev = ip->dev;
  29. u32 ret = 0;
  30. int i;
  31. ret |= LIMA_PMU_POWER_GP0_MASK;
  32. if (dev->id == lima_gpu_mali400) {
  33. ret |= LIMA_PMU_POWER_L2_MASK;
  34. for (i = 0; i < 4; i++) {
  35. if (dev->ip[lima_ip_pp0 + i].present)
  36. ret |= LIMA_PMU_POWER_PP_MASK(i);
  37. }
  38. } else {
  39. if (dev->ip[lima_ip_pp0].present)
  40. ret |= LIMA450_PMU_POWER_PP0_MASK;
  41. for (i = lima_ip_pp1; i <= lima_ip_pp3; i++) {
  42. if (dev->ip[i].present) {
  43. ret |= LIMA450_PMU_POWER_PP13_MASK;
  44. break;
  45. }
  46. }
  47. for (i = lima_ip_pp4; i <= lima_ip_pp7; i++) {
  48. if (dev->ip[i].present) {
  49. ret |= LIMA450_PMU_POWER_PP47_MASK;
  50. break;
  51. }
  52. }
  53. }
  54. return ret;
  55. }
  56. static int lima_pmu_hw_init(struct lima_ip *ip)
  57. {
  58. int err;
  59. u32 stat;
  60. pmu_write(LIMA_PMU_INT_MASK, 0);
  61. /* If this value is too low, when in high GPU clk freq,
  62. * GPU will be in unstable state.
  63. */
  64. pmu_write(LIMA_PMU_SW_DELAY, 0xffff);
  65. /* status reg 1=off 0=on */
  66. stat = pmu_read(LIMA_PMU_STATUS);
  67. /* power up all ip */
  68. if (stat) {
  69. pmu_write(LIMA_PMU_POWER_UP, stat);
  70. err = lima_pmu_wait_cmd(ip);
  71. if (err)
  72. return err;
  73. }
  74. return 0;
  75. }
  76. static void lima_pmu_hw_fini(struct lima_ip *ip)
  77. {
  78. u32 stat;
  79. if (!ip->data.mask)
  80. ip->data.mask = lima_pmu_get_ip_mask(ip);
  81. stat = ~pmu_read(LIMA_PMU_STATUS) & ip->data.mask;
  82. if (stat) {
  83. pmu_write(LIMA_PMU_POWER_DOWN, stat);
  84. /* Don't wait for interrupt on Mali400 if all domains are
  85. * powered off because the HW won't generate an interrupt
  86. * in this case.
  87. */
  88. if (ip->dev->id == lima_gpu_mali400)
  89. pmu_write(LIMA_PMU_INT_CLEAR, LIMA_PMU_INT_CMD_MASK);
  90. else
  91. lima_pmu_wait_cmd(ip);
  92. }
  93. }
  94. int lima_pmu_resume(struct lima_ip *ip)
  95. {
  96. return lima_pmu_hw_init(ip);
  97. }
  98. void lima_pmu_suspend(struct lima_ip *ip)
  99. {
  100. lima_pmu_hw_fini(ip);
  101. }
  102. int lima_pmu_init(struct lima_ip *ip)
  103. {
  104. return lima_pmu_hw_init(ip);
  105. }
  106. void lima_pmu_fini(struct lima_ip *ip)
  107. {
  108. lima_pmu_hw_fini(ip);
  109. }