mcde_display.c 40 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (C) 2018 Linus Walleij <linus.walleij@linaro.org>
  4. * Parts of this file were based on the MCDE driver by Marcus Lorentzon
  5. * (C) ST-Ericsson SA 2013
  6. */
  7. #include <linux/clk.h>
  8. #include <linux/delay.h>
  9. #include <linux/dma-buf.h>
  10. #include <linux/regulator/consumer.h>
  11. #include <linux/media-bus-format.h>
  12. #include <drm/drm_device.h>
  13. #include <drm/drm_fb_dma_helper.h>
  14. #include <drm/drm_fourcc.h>
  15. #include <drm/drm_framebuffer.h>
  16. #include <drm/drm_gem_atomic_helper.h>
  17. #include <drm/drm_gem_dma_helper.h>
  18. #include <drm/drm_mipi_dsi.h>
  19. #include <drm/drm_simple_kms_helper.h>
  20. #include <drm/drm_bridge.h>
  21. #include <drm/drm_vblank.h>
  22. #include <video/mipi_display.h>
  23. #include "mcde_drm.h"
  24. #include "mcde_display_regs.h"
  25. enum mcde_fifo {
  26. MCDE_FIFO_A,
  27. MCDE_FIFO_B,
  28. /* TODO: implement FIFO C0 and FIFO C1 */
  29. };
  30. enum mcde_channel {
  31. MCDE_CHANNEL_0 = 0,
  32. MCDE_CHANNEL_1,
  33. MCDE_CHANNEL_2,
  34. MCDE_CHANNEL_3,
  35. };
  36. enum mcde_extsrc {
  37. MCDE_EXTSRC_0 = 0,
  38. MCDE_EXTSRC_1,
  39. MCDE_EXTSRC_2,
  40. MCDE_EXTSRC_3,
  41. MCDE_EXTSRC_4,
  42. MCDE_EXTSRC_5,
  43. MCDE_EXTSRC_6,
  44. MCDE_EXTSRC_7,
  45. MCDE_EXTSRC_8,
  46. MCDE_EXTSRC_9,
  47. };
  48. enum mcde_overlay {
  49. MCDE_OVERLAY_0 = 0,
  50. MCDE_OVERLAY_1,
  51. MCDE_OVERLAY_2,
  52. MCDE_OVERLAY_3,
  53. MCDE_OVERLAY_4,
  54. MCDE_OVERLAY_5,
  55. };
  56. enum mcde_formatter {
  57. MCDE_DSI_FORMATTER_0 = 0,
  58. MCDE_DSI_FORMATTER_1,
  59. MCDE_DSI_FORMATTER_2,
  60. MCDE_DSI_FORMATTER_3,
  61. MCDE_DSI_FORMATTER_4,
  62. MCDE_DSI_FORMATTER_5,
  63. MCDE_DPI_FORMATTER_0,
  64. MCDE_DPI_FORMATTER_1,
  65. };
  66. void mcde_display_irq(struct mcde *mcde)
  67. {
  68. u32 mispp, misovl, mischnl;
  69. bool vblank = false;
  70. /* Handle display IRQs */
  71. mispp = readl(mcde->regs + MCDE_MISPP);
  72. misovl = readl(mcde->regs + MCDE_MISOVL);
  73. mischnl = readl(mcde->regs + MCDE_MISCHNL);
  74. /*
  75. * Handle IRQs from the DSI link. All IRQs from the DSI links
  76. * are just latched onto the MCDE IRQ line, so we need to traverse
  77. * any active DSI masters and check if an IRQ is originating from
  78. * them.
  79. *
  80. * TODO: Currently only one DSI link is supported.
  81. */
  82. if (!mcde->dpi_output && mcde_dsi_irq(mcde->mdsi)) {
  83. u32 val;
  84. /*
  85. * In oneshot mode we do not send continuous updates
  86. * to the display, instead we only push out updates when
  87. * the update function is called, then we disable the
  88. * flow on the channel once we get the TE IRQ.
  89. */
  90. if (mcde->flow_mode == MCDE_COMMAND_ONESHOT_FLOW) {
  91. spin_lock(&mcde->flow_lock);
  92. if (--mcde->flow_active == 0) {
  93. dev_dbg(mcde->dev, "TE0 IRQ\n");
  94. /* Disable FIFO A flow */
  95. val = readl(mcde->regs + MCDE_CRA0);
  96. val &= ~MCDE_CRX0_FLOEN;
  97. writel(val, mcde->regs + MCDE_CRA0);
  98. }
  99. spin_unlock(&mcde->flow_lock);
  100. }
  101. }
  102. /* Vblank from one of the channels */
  103. if (mispp & MCDE_PP_VCMPA) {
  104. dev_dbg(mcde->dev, "chnl A vblank IRQ\n");
  105. vblank = true;
  106. }
  107. if (mispp & MCDE_PP_VCMPB) {
  108. dev_dbg(mcde->dev, "chnl B vblank IRQ\n");
  109. vblank = true;
  110. }
  111. if (mispp & MCDE_PP_VCMPC0)
  112. dev_dbg(mcde->dev, "chnl C0 vblank IRQ\n");
  113. if (mispp & MCDE_PP_VCMPC1)
  114. dev_dbg(mcde->dev, "chnl C1 vblank IRQ\n");
  115. if (mispp & MCDE_PP_VSCC0)
  116. dev_dbg(mcde->dev, "chnl C0 TE IRQ\n");
  117. if (mispp & MCDE_PP_VSCC1)
  118. dev_dbg(mcde->dev, "chnl C1 TE IRQ\n");
  119. writel(mispp, mcde->regs + MCDE_RISPP);
  120. if (vblank)
  121. drm_crtc_handle_vblank(&mcde->pipe.crtc);
  122. if (misovl)
  123. dev_info(mcde->dev, "some stray overlay IRQ %08x\n", misovl);
  124. writel(misovl, mcde->regs + MCDE_RISOVL);
  125. if (mischnl)
  126. dev_info(mcde->dev, "some stray channel error IRQ %08x\n",
  127. mischnl);
  128. writel(mischnl, mcde->regs + MCDE_RISCHNL);
  129. }
  130. void mcde_display_disable_irqs(struct mcde *mcde)
  131. {
  132. /* Disable all IRQs */
  133. writel(0, mcde->regs + MCDE_IMSCPP);
  134. writel(0, mcde->regs + MCDE_IMSCOVL);
  135. writel(0, mcde->regs + MCDE_IMSCCHNL);
  136. /* Clear any pending IRQs */
  137. writel(0xFFFFFFFF, mcde->regs + MCDE_RISPP);
  138. writel(0xFFFFFFFF, mcde->regs + MCDE_RISOVL);
  139. writel(0xFFFFFFFF, mcde->regs + MCDE_RISCHNL);
  140. }
  141. static int mcde_display_check(struct drm_simple_display_pipe *pipe,
  142. struct drm_plane_state *pstate,
  143. struct drm_crtc_state *cstate)
  144. {
  145. const struct drm_display_mode *mode = &cstate->mode;
  146. struct drm_framebuffer *old_fb = pipe->plane.state->fb;
  147. struct drm_framebuffer *fb = pstate->fb;
  148. if (fb) {
  149. u32 offset = drm_fb_dma_get_gem_addr(fb, pstate, 0);
  150. /* FB base address must be dword aligned. */
  151. if (offset & 3) {
  152. DRM_DEBUG_KMS("FB not 32-bit aligned\n");
  153. return -EINVAL;
  154. }
  155. /*
  156. * There's no pitch register, the mode's hdisplay
  157. * controls this.
  158. */
  159. if (fb->pitches[0] != mode->hdisplay * fb->format->cpp[0]) {
  160. DRM_DEBUG_KMS("can't handle pitches\n");
  161. return -EINVAL;
  162. }
  163. /*
  164. * We can't change the FB format in a flicker-free
  165. * manner (and only update it during CRTC enable).
  166. */
  167. if (old_fb && old_fb->format != fb->format)
  168. cstate->mode_changed = true;
  169. }
  170. return 0;
  171. }
  172. static int mcde_configure_extsrc(struct mcde *mcde, enum mcde_extsrc src,
  173. u32 format)
  174. {
  175. u32 val;
  176. u32 conf;
  177. u32 cr;
  178. switch (src) {
  179. case MCDE_EXTSRC_0:
  180. conf = MCDE_EXTSRC0CONF;
  181. cr = MCDE_EXTSRC0CR;
  182. break;
  183. case MCDE_EXTSRC_1:
  184. conf = MCDE_EXTSRC1CONF;
  185. cr = MCDE_EXTSRC1CR;
  186. break;
  187. case MCDE_EXTSRC_2:
  188. conf = MCDE_EXTSRC2CONF;
  189. cr = MCDE_EXTSRC2CR;
  190. break;
  191. case MCDE_EXTSRC_3:
  192. conf = MCDE_EXTSRC3CONF;
  193. cr = MCDE_EXTSRC3CR;
  194. break;
  195. case MCDE_EXTSRC_4:
  196. conf = MCDE_EXTSRC4CONF;
  197. cr = MCDE_EXTSRC4CR;
  198. break;
  199. case MCDE_EXTSRC_5:
  200. conf = MCDE_EXTSRC5CONF;
  201. cr = MCDE_EXTSRC5CR;
  202. break;
  203. case MCDE_EXTSRC_6:
  204. conf = MCDE_EXTSRC6CONF;
  205. cr = MCDE_EXTSRC6CR;
  206. break;
  207. case MCDE_EXTSRC_7:
  208. conf = MCDE_EXTSRC7CONF;
  209. cr = MCDE_EXTSRC7CR;
  210. break;
  211. case MCDE_EXTSRC_8:
  212. conf = MCDE_EXTSRC8CONF;
  213. cr = MCDE_EXTSRC8CR;
  214. break;
  215. case MCDE_EXTSRC_9:
  216. conf = MCDE_EXTSRC9CONF;
  217. cr = MCDE_EXTSRC9CR;
  218. break;
  219. }
  220. /*
  221. * Configure external source 0 one buffer (buffer 0)
  222. * primary overlay ID 0.
  223. * From mcde_hw.c ovly_update_registers() in the vendor tree
  224. */
  225. val = 0 << MCDE_EXTSRCXCONF_BUF_ID_SHIFT;
  226. val |= 1 << MCDE_EXTSRCXCONF_BUF_NB_SHIFT;
  227. val |= 0 << MCDE_EXTSRCXCONF_PRI_OVLID_SHIFT;
  228. switch (format) {
  229. case DRM_FORMAT_ARGB8888:
  230. val |= MCDE_EXTSRCXCONF_BPP_ARGB8888 <<
  231. MCDE_EXTSRCXCONF_BPP_SHIFT;
  232. break;
  233. case DRM_FORMAT_ABGR8888:
  234. val |= MCDE_EXTSRCXCONF_BPP_ARGB8888 <<
  235. MCDE_EXTSRCXCONF_BPP_SHIFT;
  236. val |= MCDE_EXTSRCXCONF_BGR;
  237. break;
  238. case DRM_FORMAT_XRGB8888:
  239. val |= MCDE_EXTSRCXCONF_BPP_XRGB8888 <<
  240. MCDE_EXTSRCXCONF_BPP_SHIFT;
  241. break;
  242. case DRM_FORMAT_XBGR8888:
  243. val |= MCDE_EXTSRCXCONF_BPP_XRGB8888 <<
  244. MCDE_EXTSRCXCONF_BPP_SHIFT;
  245. val |= MCDE_EXTSRCXCONF_BGR;
  246. break;
  247. case DRM_FORMAT_RGB888:
  248. val |= MCDE_EXTSRCXCONF_BPP_RGB888 <<
  249. MCDE_EXTSRCXCONF_BPP_SHIFT;
  250. break;
  251. case DRM_FORMAT_BGR888:
  252. val |= MCDE_EXTSRCXCONF_BPP_RGB888 <<
  253. MCDE_EXTSRCXCONF_BPP_SHIFT;
  254. val |= MCDE_EXTSRCXCONF_BGR;
  255. break;
  256. case DRM_FORMAT_ARGB4444:
  257. val |= MCDE_EXTSRCXCONF_BPP_ARGB4444 <<
  258. MCDE_EXTSRCXCONF_BPP_SHIFT;
  259. break;
  260. case DRM_FORMAT_ABGR4444:
  261. val |= MCDE_EXTSRCXCONF_BPP_ARGB4444 <<
  262. MCDE_EXTSRCXCONF_BPP_SHIFT;
  263. val |= MCDE_EXTSRCXCONF_BGR;
  264. break;
  265. case DRM_FORMAT_XRGB4444:
  266. val |= MCDE_EXTSRCXCONF_BPP_RGB444 <<
  267. MCDE_EXTSRCXCONF_BPP_SHIFT;
  268. break;
  269. case DRM_FORMAT_XBGR4444:
  270. val |= MCDE_EXTSRCXCONF_BPP_RGB444 <<
  271. MCDE_EXTSRCXCONF_BPP_SHIFT;
  272. val |= MCDE_EXTSRCXCONF_BGR;
  273. break;
  274. case DRM_FORMAT_XRGB1555:
  275. val |= MCDE_EXTSRCXCONF_BPP_IRGB1555 <<
  276. MCDE_EXTSRCXCONF_BPP_SHIFT;
  277. break;
  278. case DRM_FORMAT_XBGR1555:
  279. val |= MCDE_EXTSRCXCONF_BPP_IRGB1555 <<
  280. MCDE_EXTSRCXCONF_BPP_SHIFT;
  281. val |= MCDE_EXTSRCXCONF_BGR;
  282. break;
  283. case DRM_FORMAT_RGB565:
  284. val |= MCDE_EXTSRCXCONF_BPP_RGB565 <<
  285. MCDE_EXTSRCXCONF_BPP_SHIFT;
  286. break;
  287. case DRM_FORMAT_BGR565:
  288. val |= MCDE_EXTSRCXCONF_BPP_RGB565 <<
  289. MCDE_EXTSRCXCONF_BPP_SHIFT;
  290. val |= MCDE_EXTSRCXCONF_BGR;
  291. break;
  292. case DRM_FORMAT_YUV422:
  293. val |= MCDE_EXTSRCXCONF_BPP_YCBCR422 <<
  294. MCDE_EXTSRCXCONF_BPP_SHIFT;
  295. break;
  296. default:
  297. dev_err(mcde->dev, "Unknown pixel format 0x%08x\n",
  298. format);
  299. return -EINVAL;
  300. }
  301. writel(val, mcde->regs + conf);
  302. /* Software select, primary */
  303. val = MCDE_EXTSRCXCR_SEL_MOD_SOFTWARE_SEL;
  304. val |= MCDE_EXTSRCXCR_MULTIOVL_CTRL_PRIMARY;
  305. writel(val, mcde->regs + cr);
  306. return 0;
  307. }
  308. static void mcde_configure_overlay(struct mcde *mcde, enum mcde_overlay ovl,
  309. enum mcde_extsrc src,
  310. enum mcde_channel ch,
  311. const struct drm_display_mode *mode,
  312. u32 format, int cpp)
  313. {
  314. u32 val;
  315. u32 conf1;
  316. u32 conf2;
  317. u32 crop;
  318. u32 ljinc;
  319. u32 cr;
  320. u32 comp;
  321. u32 pixel_fetcher_watermark;
  322. switch (ovl) {
  323. case MCDE_OVERLAY_0:
  324. conf1 = MCDE_OVL0CONF;
  325. conf2 = MCDE_OVL0CONF2;
  326. crop = MCDE_OVL0CROP;
  327. ljinc = MCDE_OVL0LJINC;
  328. cr = MCDE_OVL0CR;
  329. comp = MCDE_OVL0COMP;
  330. break;
  331. case MCDE_OVERLAY_1:
  332. conf1 = MCDE_OVL1CONF;
  333. conf2 = MCDE_OVL1CONF2;
  334. crop = MCDE_OVL1CROP;
  335. ljinc = MCDE_OVL1LJINC;
  336. cr = MCDE_OVL1CR;
  337. comp = MCDE_OVL1COMP;
  338. break;
  339. case MCDE_OVERLAY_2:
  340. conf1 = MCDE_OVL2CONF;
  341. conf2 = MCDE_OVL2CONF2;
  342. crop = MCDE_OVL2CROP;
  343. ljinc = MCDE_OVL2LJINC;
  344. cr = MCDE_OVL2CR;
  345. comp = MCDE_OVL2COMP;
  346. break;
  347. case MCDE_OVERLAY_3:
  348. conf1 = MCDE_OVL3CONF;
  349. conf2 = MCDE_OVL3CONF2;
  350. crop = MCDE_OVL3CROP;
  351. ljinc = MCDE_OVL3LJINC;
  352. cr = MCDE_OVL3CR;
  353. comp = MCDE_OVL3COMP;
  354. break;
  355. case MCDE_OVERLAY_4:
  356. conf1 = MCDE_OVL4CONF;
  357. conf2 = MCDE_OVL4CONF2;
  358. crop = MCDE_OVL4CROP;
  359. ljinc = MCDE_OVL4LJINC;
  360. cr = MCDE_OVL4CR;
  361. comp = MCDE_OVL4COMP;
  362. break;
  363. case MCDE_OVERLAY_5:
  364. conf1 = MCDE_OVL5CONF;
  365. conf2 = MCDE_OVL5CONF2;
  366. crop = MCDE_OVL5CROP;
  367. ljinc = MCDE_OVL5LJINC;
  368. cr = MCDE_OVL5CR;
  369. comp = MCDE_OVL5COMP;
  370. break;
  371. }
  372. val = mode->hdisplay << MCDE_OVLXCONF_PPL_SHIFT;
  373. val |= mode->vdisplay << MCDE_OVLXCONF_LPF_SHIFT;
  374. /* Use external source 0 that we just configured */
  375. val |= src << MCDE_OVLXCONF_EXTSRC_ID_SHIFT;
  376. writel(val, mcde->regs + conf1);
  377. val = MCDE_OVLXCONF2_BP_PER_PIXEL_ALPHA;
  378. val |= 0xff << MCDE_OVLXCONF2_ALPHAVALUE_SHIFT;
  379. /* OPQ: overlay is opaque */
  380. switch (format) {
  381. case DRM_FORMAT_ARGB8888:
  382. case DRM_FORMAT_ABGR8888:
  383. case DRM_FORMAT_ARGB4444:
  384. case DRM_FORMAT_ABGR4444:
  385. case DRM_FORMAT_XRGB1555:
  386. case DRM_FORMAT_XBGR1555:
  387. /* No OPQ */
  388. break;
  389. case DRM_FORMAT_XRGB8888:
  390. case DRM_FORMAT_XBGR8888:
  391. case DRM_FORMAT_RGB888:
  392. case DRM_FORMAT_BGR888:
  393. case DRM_FORMAT_RGB565:
  394. case DRM_FORMAT_BGR565:
  395. case DRM_FORMAT_YUV422:
  396. val |= MCDE_OVLXCONF2_OPQ;
  397. break;
  398. default:
  399. dev_err(mcde->dev, "Unknown pixel format 0x%08x\n",
  400. format);
  401. break;
  402. }
  403. /*
  404. * Pixel fetch watermark level is max 0x1FFF pixels.
  405. * Two basic rules should be followed:
  406. * 1. The value should be at least 256 bits.
  407. * 2. The sum of all active overlays pixelfetch watermark level
  408. * multiplied with bits per pixel, should be lower than the
  409. * size of input_fifo_size in bits.
  410. * 3. The value should be a multiple of a line (256 bits).
  411. */
  412. switch (cpp) {
  413. case 2:
  414. pixel_fetcher_watermark = 128;
  415. break;
  416. case 3:
  417. pixel_fetcher_watermark = 96;
  418. break;
  419. case 4:
  420. pixel_fetcher_watermark = 48;
  421. break;
  422. default:
  423. pixel_fetcher_watermark = 48;
  424. break;
  425. }
  426. dev_dbg(mcde->dev, "pixel fetcher watermark level %d pixels\n",
  427. pixel_fetcher_watermark);
  428. val |= pixel_fetcher_watermark << MCDE_OVLXCONF2_PIXELFETCHERWATERMARKLEVEL_SHIFT;
  429. writel(val, mcde->regs + conf2);
  430. /* Number of bytes to fetch per line */
  431. writel(mcde->stride, mcde->regs + ljinc);
  432. /* No cropping */
  433. writel(0, mcde->regs + crop);
  434. /* Set up overlay control register */
  435. val = MCDE_OVLXCR_OVLEN;
  436. val |= MCDE_OVLXCR_COLCCTRL_DISABLED;
  437. val |= MCDE_OVLXCR_BURSTSIZE_8W <<
  438. MCDE_OVLXCR_BURSTSIZE_SHIFT;
  439. val |= MCDE_OVLXCR_MAXOUTSTANDING_8_REQ <<
  440. MCDE_OVLXCR_MAXOUTSTANDING_SHIFT;
  441. /* Not using rotation but set it up anyways */
  442. val |= MCDE_OVLXCR_ROTBURSTSIZE_8W <<
  443. MCDE_OVLXCR_ROTBURSTSIZE_SHIFT;
  444. writel(val, mcde->regs + cr);
  445. /*
  446. * Set up the overlay compositor to route the overlay out to
  447. * the desired channel
  448. */
  449. val = ch << MCDE_OVLXCOMP_CH_ID_SHIFT;
  450. writel(val, mcde->regs + comp);
  451. }
  452. static void mcde_configure_channel(struct mcde *mcde, enum mcde_channel ch,
  453. enum mcde_fifo fifo,
  454. const struct drm_display_mode *mode)
  455. {
  456. u32 val;
  457. u32 conf;
  458. u32 sync;
  459. u32 stat;
  460. u32 bgcol;
  461. u32 mux;
  462. switch (ch) {
  463. case MCDE_CHANNEL_0:
  464. conf = MCDE_CHNL0CONF;
  465. sync = MCDE_CHNL0SYNCHMOD;
  466. stat = MCDE_CHNL0STAT;
  467. bgcol = MCDE_CHNL0BCKGNDCOL;
  468. mux = MCDE_CHNL0MUXING;
  469. break;
  470. case MCDE_CHANNEL_1:
  471. conf = MCDE_CHNL1CONF;
  472. sync = MCDE_CHNL1SYNCHMOD;
  473. stat = MCDE_CHNL1STAT;
  474. bgcol = MCDE_CHNL1BCKGNDCOL;
  475. mux = MCDE_CHNL1MUXING;
  476. break;
  477. case MCDE_CHANNEL_2:
  478. conf = MCDE_CHNL2CONF;
  479. sync = MCDE_CHNL2SYNCHMOD;
  480. stat = MCDE_CHNL2STAT;
  481. bgcol = MCDE_CHNL2BCKGNDCOL;
  482. mux = MCDE_CHNL2MUXING;
  483. break;
  484. case MCDE_CHANNEL_3:
  485. conf = MCDE_CHNL3CONF;
  486. sync = MCDE_CHNL3SYNCHMOD;
  487. stat = MCDE_CHNL3STAT;
  488. bgcol = MCDE_CHNL3BCKGNDCOL;
  489. mux = MCDE_CHNL3MUXING;
  490. return;
  491. }
  492. /* Set up channel 0 sync (based on chnl_update_registers()) */
  493. switch (mcde->flow_mode) {
  494. case MCDE_COMMAND_ONESHOT_FLOW:
  495. /* Oneshot is achieved with software sync */
  496. val = MCDE_CHNLXSYNCHMOD_SRC_SYNCH_SOFTWARE
  497. << MCDE_CHNLXSYNCHMOD_SRC_SYNCH_SHIFT;
  498. break;
  499. case MCDE_COMMAND_TE_FLOW:
  500. val = MCDE_CHNLXSYNCHMOD_SRC_SYNCH_HARDWARE
  501. << MCDE_CHNLXSYNCHMOD_SRC_SYNCH_SHIFT;
  502. val |= MCDE_CHNLXSYNCHMOD_OUT_SYNCH_SRC_TE0
  503. << MCDE_CHNLXSYNCHMOD_OUT_SYNCH_SRC_SHIFT;
  504. break;
  505. case MCDE_COMMAND_BTA_TE_FLOW:
  506. val = MCDE_CHNLXSYNCHMOD_SRC_SYNCH_HARDWARE
  507. << MCDE_CHNLXSYNCHMOD_SRC_SYNCH_SHIFT;
  508. /*
  509. * TODO:
  510. * The vendor driver uses the formatter as sync source
  511. * for BTA TE mode. Test to use TE if you have a panel
  512. * that uses this mode.
  513. */
  514. val |= MCDE_CHNLXSYNCHMOD_OUT_SYNCH_SRC_FORMATTER
  515. << MCDE_CHNLXSYNCHMOD_OUT_SYNCH_SRC_SHIFT;
  516. break;
  517. case MCDE_VIDEO_TE_FLOW:
  518. val = MCDE_CHNLXSYNCHMOD_SRC_SYNCH_HARDWARE
  519. << MCDE_CHNLXSYNCHMOD_SRC_SYNCH_SHIFT;
  520. val |= MCDE_CHNLXSYNCHMOD_OUT_SYNCH_SRC_TE0
  521. << MCDE_CHNLXSYNCHMOD_OUT_SYNCH_SRC_SHIFT;
  522. break;
  523. case MCDE_VIDEO_FORMATTER_FLOW:
  524. case MCDE_DPI_FORMATTER_FLOW:
  525. val = MCDE_CHNLXSYNCHMOD_SRC_SYNCH_HARDWARE
  526. << MCDE_CHNLXSYNCHMOD_SRC_SYNCH_SHIFT;
  527. val |= MCDE_CHNLXSYNCHMOD_OUT_SYNCH_SRC_FORMATTER
  528. << MCDE_CHNLXSYNCHMOD_OUT_SYNCH_SRC_SHIFT;
  529. break;
  530. default:
  531. dev_err(mcde->dev, "unknown flow mode %d\n",
  532. mcde->flow_mode);
  533. return;
  534. }
  535. writel(val, mcde->regs + sync);
  536. /* Set up pixels per line and lines per frame */
  537. val = (mode->hdisplay - 1) << MCDE_CHNLXCONF_PPL_SHIFT;
  538. val |= (mode->vdisplay - 1) << MCDE_CHNLXCONF_LPF_SHIFT;
  539. writel(val, mcde->regs + conf);
  540. /*
  541. * Normalize color conversion:
  542. * black background, OLED conversion disable on channel
  543. */
  544. val = MCDE_CHNLXSTAT_CHNLBLBCKGND_EN |
  545. MCDE_CHNLXSTAT_CHNLRD;
  546. writel(val, mcde->regs + stat);
  547. writel(0, mcde->regs + bgcol);
  548. /* Set up muxing: connect the channel to the desired FIFO */
  549. switch (fifo) {
  550. case MCDE_FIFO_A:
  551. writel(MCDE_CHNLXMUXING_FIFO_ID_FIFO_A,
  552. mcde->regs + mux);
  553. break;
  554. case MCDE_FIFO_B:
  555. writel(MCDE_CHNLXMUXING_FIFO_ID_FIFO_B,
  556. mcde->regs + mux);
  557. break;
  558. }
  559. /*
  560. * If using DPI configure the sync event.
  561. * TODO: this is for LCD only, it does not cover TV out.
  562. */
  563. if (mcde->dpi_output) {
  564. u32 stripwidth;
  565. stripwidth = 0xF000 / (mode->vdisplay * 4);
  566. dev_info(mcde->dev, "stripwidth: %d\n", stripwidth);
  567. val = MCDE_SYNCHCONF_HWREQVEVENT_ACTIVE_VIDEO |
  568. (mode->hdisplay - 1 - stripwidth) << MCDE_SYNCHCONF_HWREQVCNT_SHIFT |
  569. MCDE_SYNCHCONF_SWINTVEVENT_ACTIVE_VIDEO |
  570. (mode->hdisplay - 1 - stripwidth) << MCDE_SYNCHCONF_SWINTVCNT_SHIFT;
  571. switch (fifo) {
  572. case MCDE_FIFO_A:
  573. writel(val, mcde->regs + MCDE_SYNCHCONFA);
  574. break;
  575. case MCDE_FIFO_B:
  576. writel(val, mcde->regs + MCDE_SYNCHCONFB);
  577. break;
  578. }
  579. }
  580. }
  581. static void mcde_configure_fifo(struct mcde *mcde, enum mcde_fifo fifo,
  582. enum mcde_formatter fmt,
  583. int fifo_wtrmrk)
  584. {
  585. u32 val;
  586. u32 ctrl;
  587. u32 cr0, cr1;
  588. switch (fifo) {
  589. case MCDE_FIFO_A:
  590. ctrl = MCDE_CTRLA;
  591. cr0 = MCDE_CRA0;
  592. cr1 = MCDE_CRA1;
  593. break;
  594. case MCDE_FIFO_B:
  595. ctrl = MCDE_CTRLB;
  596. cr0 = MCDE_CRB0;
  597. cr1 = MCDE_CRB1;
  598. break;
  599. }
  600. val = fifo_wtrmrk << MCDE_CTRLX_FIFOWTRMRK_SHIFT;
  601. /*
  602. * Select the formatter to use for this FIFO
  603. *
  604. * The register definitions imply that different IDs should be used
  605. * by the DSI formatters depending on if they are in VID or CMD
  606. * mode, and the manual says they are dedicated but identical.
  607. * The vendor code uses them as it seems fit.
  608. */
  609. switch (fmt) {
  610. case MCDE_DSI_FORMATTER_0:
  611. val |= MCDE_CTRLX_FORMTYPE_DSI << MCDE_CTRLX_FORMTYPE_SHIFT;
  612. val |= MCDE_CTRLX_FORMID_DSI0VID << MCDE_CTRLX_FORMID_SHIFT;
  613. break;
  614. case MCDE_DSI_FORMATTER_1:
  615. val |= MCDE_CTRLX_FORMTYPE_DSI << MCDE_CTRLX_FORMTYPE_SHIFT;
  616. val |= MCDE_CTRLX_FORMID_DSI0CMD << MCDE_CTRLX_FORMID_SHIFT;
  617. break;
  618. case MCDE_DSI_FORMATTER_2:
  619. val |= MCDE_CTRLX_FORMTYPE_DSI << MCDE_CTRLX_FORMTYPE_SHIFT;
  620. val |= MCDE_CTRLX_FORMID_DSI1VID << MCDE_CTRLX_FORMID_SHIFT;
  621. break;
  622. case MCDE_DSI_FORMATTER_3:
  623. val |= MCDE_CTRLX_FORMTYPE_DSI << MCDE_CTRLX_FORMTYPE_SHIFT;
  624. val |= MCDE_CTRLX_FORMID_DSI1CMD << MCDE_CTRLX_FORMID_SHIFT;
  625. break;
  626. case MCDE_DSI_FORMATTER_4:
  627. val |= MCDE_CTRLX_FORMTYPE_DSI << MCDE_CTRLX_FORMTYPE_SHIFT;
  628. val |= MCDE_CTRLX_FORMID_DSI2VID << MCDE_CTRLX_FORMID_SHIFT;
  629. break;
  630. case MCDE_DSI_FORMATTER_5:
  631. val |= MCDE_CTRLX_FORMTYPE_DSI << MCDE_CTRLX_FORMTYPE_SHIFT;
  632. val |= MCDE_CTRLX_FORMID_DSI2CMD << MCDE_CTRLX_FORMID_SHIFT;
  633. break;
  634. case MCDE_DPI_FORMATTER_0:
  635. val |= MCDE_CTRLX_FORMTYPE_DPITV << MCDE_CTRLX_FORMTYPE_SHIFT;
  636. val |= MCDE_CTRLX_FORMID_DPIA << MCDE_CTRLX_FORMID_SHIFT;
  637. break;
  638. case MCDE_DPI_FORMATTER_1:
  639. val |= MCDE_CTRLX_FORMTYPE_DPITV << MCDE_CTRLX_FORMTYPE_SHIFT;
  640. val |= MCDE_CTRLX_FORMID_DPIB << MCDE_CTRLX_FORMID_SHIFT;
  641. break;
  642. }
  643. writel(val, mcde->regs + ctrl);
  644. /* Blend source with Alpha 0xff on FIFO */
  645. val = MCDE_CRX0_BLENDEN |
  646. 0xff << MCDE_CRX0_ALPHABLEND_SHIFT;
  647. writel(val, mcde->regs + cr0);
  648. spin_lock(&mcde->fifo_crx1_lock);
  649. val = readl(mcde->regs + cr1);
  650. /*
  651. * Set-up from mcde_fmtr_dsi.c, fmtr_dsi_enable_video()
  652. * FIXME: a different clock needs to be selected for TV out.
  653. */
  654. if (mcde->dpi_output) {
  655. struct drm_connector *connector = drm_panel_bridge_connector(mcde->bridge);
  656. u32 bus_format;
  657. /* Assume RGB888 24 bit if we have no further info */
  658. if (!connector->display_info.num_bus_formats) {
  659. dev_info(mcde->dev, "panel does not specify bus format, assume RGB888\n");
  660. bus_format = MEDIA_BUS_FMT_RGB888_1X24;
  661. } else {
  662. bus_format = connector->display_info.bus_formats[0];
  663. }
  664. /*
  665. * Set up the CDWIN and OUTBPP for the LCD
  666. *
  667. * FIXME: fill this in if you know the correspondance between the MIPI
  668. * DPI specification and the media bus formats.
  669. */
  670. val &= ~MCDE_CRX1_CDWIN_MASK;
  671. val &= ~MCDE_CRX1_OUTBPP_MASK;
  672. switch (bus_format) {
  673. case MEDIA_BUS_FMT_RGB888_1X24:
  674. val |= MCDE_CRX1_CDWIN_24BPP << MCDE_CRX1_CDWIN_SHIFT;
  675. val |= MCDE_CRX1_OUTBPP_24BPP << MCDE_CRX1_OUTBPP_SHIFT;
  676. break;
  677. default:
  678. dev_err(mcde->dev, "unknown bus format, assume RGB888\n");
  679. val |= MCDE_CRX1_CDWIN_24BPP << MCDE_CRX1_CDWIN_SHIFT;
  680. val |= MCDE_CRX1_OUTBPP_24BPP << MCDE_CRX1_OUTBPP_SHIFT;
  681. break;
  682. }
  683. } else {
  684. /* Use the MCDE clock for DSI */
  685. val &= ~MCDE_CRX1_CLKSEL_MASK;
  686. val |= MCDE_CRX1_CLKSEL_MCDECLK << MCDE_CRX1_CLKSEL_SHIFT;
  687. }
  688. writel(val, mcde->regs + cr1);
  689. spin_unlock(&mcde->fifo_crx1_lock);
  690. };
  691. static void mcde_configure_dsi_formatter(struct mcde *mcde,
  692. enum mcde_formatter fmt,
  693. u32 formatter_frame,
  694. int pkt_size)
  695. {
  696. u32 val;
  697. u32 conf0;
  698. u32 frame;
  699. u32 pkt;
  700. u32 sync;
  701. u32 cmdw;
  702. u32 delay0, delay1;
  703. switch (fmt) {
  704. case MCDE_DSI_FORMATTER_0:
  705. conf0 = MCDE_DSIVID0CONF0;
  706. frame = MCDE_DSIVID0FRAME;
  707. pkt = MCDE_DSIVID0PKT;
  708. sync = MCDE_DSIVID0SYNC;
  709. cmdw = MCDE_DSIVID0CMDW;
  710. delay0 = MCDE_DSIVID0DELAY0;
  711. delay1 = MCDE_DSIVID0DELAY1;
  712. break;
  713. case MCDE_DSI_FORMATTER_1:
  714. conf0 = MCDE_DSIVID1CONF0;
  715. frame = MCDE_DSIVID1FRAME;
  716. pkt = MCDE_DSIVID1PKT;
  717. sync = MCDE_DSIVID1SYNC;
  718. cmdw = MCDE_DSIVID1CMDW;
  719. delay0 = MCDE_DSIVID1DELAY0;
  720. delay1 = MCDE_DSIVID1DELAY1;
  721. break;
  722. case MCDE_DSI_FORMATTER_2:
  723. conf0 = MCDE_DSIVID2CONF0;
  724. frame = MCDE_DSIVID2FRAME;
  725. pkt = MCDE_DSIVID2PKT;
  726. sync = MCDE_DSIVID2SYNC;
  727. cmdw = MCDE_DSIVID2CMDW;
  728. delay0 = MCDE_DSIVID2DELAY0;
  729. delay1 = MCDE_DSIVID2DELAY1;
  730. break;
  731. default:
  732. dev_err(mcde->dev, "tried to configure a non-DSI formatter as DSI\n");
  733. return;
  734. }
  735. /*
  736. * Enable formatter
  737. * 8 bit commands and DCS commands (notgen = not generic)
  738. */
  739. val = MCDE_DSICONF0_CMD8 | MCDE_DSICONF0_DCSVID_NOTGEN;
  740. if (mcde->mdsi->mode_flags & MIPI_DSI_MODE_VIDEO)
  741. val |= MCDE_DSICONF0_VID_MODE_VID;
  742. switch (mcde->mdsi->format) {
  743. case MIPI_DSI_FMT_RGB888:
  744. val |= MCDE_DSICONF0_PACKING_RGB888 <<
  745. MCDE_DSICONF0_PACKING_SHIFT;
  746. break;
  747. case MIPI_DSI_FMT_RGB666:
  748. val |= MCDE_DSICONF0_PACKING_RGB666 <<
  749. MCDE_DSICONF0_PACKING_SHIFT;
  750. break;
  751. case MIPI_DSI_FMT_RGB666_PACKED:
  752. dev_err(mcde->dev,
  753. "we cannot handle the packed RGB666 format\n");
  754. val |= MCDE_DSICONF0_PACKING_RGB666 <<
  755. MCDE_DSICONF0_PACKING_SHIFT;
  756. break;
  757. case MIPI_DSI_FMT_RGB565:
  758. val |= MCDE_DSICONF0_PACKING_RGB565 <<
  759. MCDE_DSICONF0_PACKING_SHIFT;
  760. break;
  761. default:
  762. dev_err(mcde->dev, "unknown DSI format\n");
  763. return;
  764. }
  765. writel(val, mcde->regs + conf0);
  766. writel(formatter_frame, mcde->regs + frame);
  767. writel(pkt_size, mcde->regs + pkt);
  768. writel(0, mcde->regs + sync);
  769. /* Define the MIPI command: we want to write into display memory */
  770. val = MIPI_DCS_WRITE_MEMORY_CONTINUE <<
  771. MCDE_DSIVIDXCMDW_CMDW_CONTINUE_SHIFT;
  772. val |= MIPI_DCS_WRITE_MEMORY_START <<
  773. MCDE_DSIVIDXCMDW_CMDW_START_SHIFT;
  774. writel(val, mcde->regs + cmdw);
  775. /*
  776. * FIXME: the vendor driver has some hack around this value in
  777. * CMD mode with autotrig.
  778. */
  779. writel(0, mcde->regs + delay0);
  780. writel(0, mcde->regs + delay1);
  781. }
  782. static void mcde_enable_fifo(struct mcde *mcde, enum mcde_fifo fifo)
  783. {
  784. u32 val;
  785. u32 cr;
  786. switch (fifo) {
  787. case MCDE_FIFO_A:
  788. cr = MCDE_CRA0;
  789. break;
  790. case MCDE_FIFO_B:
  791. cr = MCDE_CRB0;
  792. break;
  793. default:
  794. dev_err(mcde->dev, "cannot enable FIFO %c\n",
  795. 'A' + fifo);
  796. return;
  797. }
  798. spin_lock(&mcde->flow_lock);
  799. val = readl(mcde->regs + cr);
  800. val |= MCDE_CRX0_FLOEN;
  801. writel(val, mcde->regs + cr);
  802. mcde->flow_active++;
  803. spin_unlock(&mcde->flow_lock);
  804. }
  805. static void mcde_disable_fifo(struct mcde *mcde, enum mcde_fifo fifo,
  806. bool wait_for_drain)
  807. {
  808. int timeout = 100;
  809. u32 val;
  810. u32 cr;
  811. switch (fifo) {
  812. case MCDE_FIFO_A:
  813. cr = MCDE_CRA0;
  814. break;
  815. case MCDE_FIFO_B:
  816. cr = MCDE_CRB0;
  817. break;
  818. default:
  819. dev_err(mcde->dev, "cannot disable FIFO %c\n",
  820. 'A' + fifo);
  821. return;
  822. }
  823. spin_lock(&mcde->flow_lock);
  824. val = readl(mcde->regs + cr);
  825. val &= ~MCDE_CRX0_FLOEN;
  826. writel(val, mcde->regs + cr);
  827. mcde->flow_active = 0;
  828. spin_unlock(&mcde->flow_lock);
  829. if (!wait_for_drain)
  830. return;
  831. /* Check that we really drained and stopped the flow */
  832. while (readl(mcde->regs + cr) & MCDE_CRX0_FLOEN) {
  833. usleep_range(1000, 1500);
  834. if (!--timeout) {
  835. dev_err(mcde->dev,
  836. "FIFO timeout while clearing FIFO %c\n",
  837. 'A' + fifo);
  838. return;
  839. }
  840. }
  841. }
  842. /*
  843. * This drains a pipe i.e. a FIFO connected to a certain channel
  844. */
  845. static void mcde_drain_pipe(struct mcde *mcde, enum mcde_fifo fifo,
  846. enum mcde_channel ch)
  847. {
  848. u32 val;
  849. u32 ctrl;
  850. u32 synsw;
  851. switch (fifo) {
  852. case MCDE_FIFO_A:
  853. ctrl = MCDE_CTRLA;
  854. break;
  855. case MCDE_FIFO_B:
  856. ctrl = MCDE_CTRLB;
  857. break;
  858. }
  859. switch (ch) {
  860. case MCDE_CHANNEL_0:
  861. synsw = MCDE_CHNL0SYNCHSW;
  862. break;
  863. case MCDE_CHANNEL_1:
  864. synsw = MCDE_CHNL1SYNCHSW;
  865. break;
  866. case MCDE_CHANNEL_2:
  867. synsw = MCDE_CHNL2SYNCHSW;
  868. break;
  869. case MCDE_CHANNEL_3:
  870. synsw = MCDE_CHNL3SYNCHSW;
  871. return;
  872. }
  873. val = readl(mcde->regs + ctrl);
  874. if (!(val & MCDE_CTRLX_FIFOEMPTY)) {
  875. dev_err(mcde->dev, "Channel A FIFO not empty (handover)\n");
  876. /* Attempt to clear the FIFO */
  877. mcde_enable_fifo(mcde, fifo);
  878. /* Trigger a software sync out on respective channel (0-3) */
  879. writel(MCDE_CHNLXSYNCHSW_SW_TRIG, mcde->regs + synsw);
  880. /* Disable FIFO A flow again */
  881. mcde_disable_fifo(mcde, fifo, true);
  882. }
  883. }
  884. static int mcde_dsi_get_pkt_div(int ppl, int fifo_size)
  885. {
  886. /*
  887. * DSI command mode line packets should be split into an even number of
  888. * packets smaller than or equal to the fifo size.
  889. */
  890. int div;
  891. const int max_div = DIV_ROUND_UP(MCDE_MAX_WIDTH, fifo_size);
  892. for (div = 1; div < max_div; div++)
  893. if (ppl % div == 0 && ppl / div <= fifo_size)
  894. return div;
  895. return 1;
  896. }
  897. static void mcde_setup_dpi(struct mcde *mcde, const struct drm_display_mode *mode,
  898. int *fifo_wtrmrk_lvl)
  899. {
  900. struct drm_connector *connector = drm_panel_bridge_connector(mcde->bridge);
  901. u32 hsw, hfp, hbp;
  902. u32 vsw, vfp, vbp;
  903. u32 val;
  904. /* FIXME: we only support LCD, implement TV out */
  905. hsw = mode->hsync_end - mode->hsync_start;
  906. hfp = mode->hsync_start - mode->hdisplay;
  907. hbp = mode->htotal - mode->hsync_end;
  908. vsw = mode->vsync_end - mode->vsync_start;
  909. vfp = mode->vsync_start - mode->vdisplay;
  910. vbp = mode->vtotal - mode->vsync_end;
  911. dev_info(mcde->dev, "output on DPI LCD from channel A\n");
  912. /* Display actual values */
  913. dev_info(mcde->dev, "HSW: %d, HFP: %d, HBP: %d, VSW: %d, VFP: %d, VBP: %d\n",
  914. hsw, hfp, hbp, vsw, vfp, vbp);
  915. /*
  916. * The pixel fetcher is 128 64-bit words deep = 1024 bytes.
  917. * One overlay of 32bpp (4 cpp) assumed, fetch 160 pixels.
  918. * 160 * 4 = 640 bytes.
  919. */
  920. *fifo_wtrmrk_lvl = 640;
  921. /* Set up the main control, watermark level at 7 */
  922. val = 7 << MCDE_CONF0_IFIFOCTRLWTRMRKLVL_SHIFT;
  923. /*
  924. * This sets up the internal silicon muxing of the DPI
  925. * lines. This is how the silicon connects out to the
  926. * external pins, then the pins need to be further
  927. * configured into "alternate functions" using pin control
  928. * to actually get the signals out.
  929. *
  930. * FIXME: this is hardcoded to the only setting found in
  931. * the wild. If we need to use different settings for
  932. * different DPI displays, make this parameterizable from
  933. * the device tree.
  934. */
  935. /* 24 bits DPI: connect Ch A LSB to D[0:7] */
  936. val |= 0 << MCDE_CONF0_OUTMUX0_SHIFT;
  937. /* 24 bits DPI: connect Ch A MID to D[8:15] */
  938. val |= 1 << MCDE_CONF0_OUTMUX1_SHIFT;
  939. /* Don't care about this muxing */
  940. val |= 0 << MCDE_CONF0_OUTMUX2_SHIFT;
  941. /* Don't care about this muxing */
  942. val |= 0 << MCDE_CONF0_OUTMUX3_SHIFT;
  943. /* 24 bits DPI: connect Ch A MSB to D[32:39] */
  944. val |= 2 << MCDE_CONF0_OUTMUX4_SHIFT;
  945. /* Syncmux bits zero: DPI channel A */
  946. writel(val, mcde->regs + MCDE_CONF0);
  947. /* This hammers us into LCD mode */
  948. writel(0, mcde->regs + MCDE_TVCRA);
  949. /* Front porch and sync width */
  950. val = (vsw << MCDE_TVBL1_BEL1_SHIFT);
  951. val |= (vfp << MCDE_TVBL1_BSL1_SHIFT);
  952. writel(val, mcde->regs + MCDE_TVBL1A);
  953. /* The vendor driver sets the same value into TVBL2A */
  954. writel(val, mcde->regs + MCDE_TVBL2A);
  955. /* Vertical back porch */
  956. val = (vbp << MCDE_TVDVO_DVO1_SHIFT);
  957. /* The vendor drivers sets the same value into TVDVOA */
  958. val |= (vbp << MCDE_TVDVO_DVO2_SHIFT);
  959. writel(val, mcde->regs + MCDE_TVDVOA);
  960. /* Horizontal back porch, as 0 = 1 cycle we need to subtract 1 */
  961. writel((hbp - 1), mcde->regs + MCDE_TVTIM1A);
  962. /* Horizongal sync width and horizonal front porch, 0 = 1 cycle */
  963. val = ((hsw - 1) << MCDE_TVLBALW_LBW_SHIFT);
  964. val |= ((hfp - 1) << MCDE_TVLBALW_ALW_SHIFT);
  965. writel(val, mcde->regs + MCDE_TVLBALWA);
  966. /* Blank some TV registers we don't use */
  967. writel(0, mcde->regs + MCDE_TVISLA);
  968. writel(0, mcde->regs + MCDE_TVBLUA);
  969. /* Set up sync inversion etc */
  970. val = 0;
  971. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  972. val |= MCDE_LCDTIM1B_IHS;
  973. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  974. val |= MCDE_LCDTIM1B_IVS;
  975. if (connector->display_info.bus_flags & DRM_BUS_FLAG_DE_LOW)
  976. val |= MCDE_LCDTIM1B_IOE;
  977. if (connector->display_info.bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE)
  978. val |= MCDE_LCDTIM1B_IPC;
  979. writel(val, mcde->regs + MCDE_LCDTIM1A);
  980. }
  981. static void mcde_setup_dsi(struct mcde *mcde, const struct drm_display_mode *mode,
  982. int cpp, int *fifo_wtrmrk_lvl, int *dsi_formatter_frame,
  983. int *dsi_pkt_size)
  984. {
  985. u32 formatter_ppl = mode->hdisplay; /* pixels per line */
  986. u32 formatter_lpf = mode->vdisplay; /* lines per frame */
  987. int formatter_frame;
  988. int formatter_cpp;
  989. int fifo_wtrmrk;
  990. u32 pkt_div;
  991. int pkt_size;
  992. u32 val;
  993. dev_info(mcde->dev, "output in %s mode, format %dbpp\n",
  994. (mcde->mdsi->mode_flags & MIPI_DSI_MODE_VIDEO) ?
  995. "VIDEO" : "CMD",
  996. mipi_dsi_pixel_format_to_bpp(mcde->mdsi->format));
  997. formatter_cpp =
  998. mipi_dsi_pixel_format_to_bpp(mcde->mdsi->format) / 8;
  999. dev_info(mcde->dev, "Overlay CPP: %d bytes, DSI formatter CPP %d bytes\n",
  1000. cpp, formatter_cpp);
  1001. /* Set up the main control, watermark level at 7 */
  1002. val = 7 << MCDE_CONF0_IFIFOCTRLWTRMRKLVL_SHIFT;
  1003. /*
  1004. * This is the internal silicon muxing of the DPI
  1005. * (parallell display) lines. Since we are not using
  1006. * this at all (we are using DSI) these are just
  1007. * dummy values from the vendor tree.
  1008. */
  1009. val |= 3 << MCDE_CONF0_OUTMUX0_SHIFT;
  1010. val |= 3 << MCDE_CONF0_OUTMUX1_SHIFT;
  1011. val |= 0 << MCDE_CONF0_OUTMUX2_SHIFT;
  1012. val |= 4 << MCDE_CONF0_OUTMUX3_SHIFT;
  1013. val |= 5 << MCDE_CONF0_OUTMUX4_SHIFT;
  1014. writel(val, mcde->regs + MCDE_CONF0);
  1015. /* Calculations from mcde_fmtr_dsi.c, fmtr_dsi_enable_video() */
  1016. /*
  1017. * Set up FIFO A watermark level:
  1018. * 128 for LCD 32bpp video mode
  1019. * 48 for LCD 32bpp command mode
  1020. * 128 for LCD 16bpp video mode
  1021. * 64 for LCD 16bpp command mode
  1022. * 128 for HDMI 32bpp
  1023. * 192 for HDMI 16bpp
  1024. */
  1025. fifo_wtrmrk = mode->hdisplay;
  1026. if (mcde->mdsi->mode_flags & MIPI_DSI_MODE_VIDEO) {
  1027. fifo_wtrmrk = min(fifo_wtrmrk, 128);
  1028. pkt_div = 1;
  1029. } else {
  1030. fifo_wtrmrk = min(fifo_wtrmrk, 48);
  1031. /* The FIFO is 640 entries deep on this v3 hardware */
  1032. pkt_div = mcde_dsi_get_pkt_div(mode->hdisplay, 640);
  1033. }
  1034. dev_dbg(mcde->dev, "FIFO watermark after flooring: %d bytes\n",
  1035. fifo_wtrmrk);
  1036. dev_dbg(mcde->dev, "Packet divisor: %d bytes\n", pkt_div);
  1037. /* NOTE: pkt_div is 1 for video mode */
  1038. pkt_size = (formatter_ppl * formatter_cpp) / pkt_div;
  1039. /* Commands CMD8 need one extra byte */
  1040. if (!(mcde->mdsi->mode_flags & MIPI_DSI_MODE_VIDEO))
  1041. pkt_size++;
  1042. dev_dbg(mcde->dev, "DSI packet size: %d * %d bytes per line\n",
  1043. pkt_size, pkt_div);
  1044. dev_dbg(mcde->dev, "Overlay frame size: %u bytes\n",
  1045. mode->hdisplay * mode->vdisplay * cpp);
  1046. /* NOTE: pkt_div is 1 for video mode */
  1047. formatter_frame = pkt_size * pkt_div * formatter_lpf;
  1048. dev_dbg(mcde->dev, "Formatter frame size: %u bytes\n", formatter_frame);
  1049. *fifo_wtrmrk_lvl = fifo_wtrmrk;
  1050. *dsi_pkt_size = pkt_size;
  1051. *dsi_formatter_frame = formatter_frame;
  1052. }
  1053. static void mcde_display_enable(struct drm_simple_display_pipe *pipe,
  1054. struct drm_crtc_state *cstate,
  1055. struct drm_plane_state *plane_state)
  1056. {
  1057. struct drm_crtc *crtc = &pipe->crtc;
  1058. struct drm_plane *plane = &pipe->plane;
  1059. struct drm_device *drm = crtc->dev;
  1060. struct mcde *mcde = to_mcde(drm);
  1061. const struct drm_display_mode *mode = &cstate->mode;
  1062. struct drm_framebuffer *fb = plane->state->fb;
  1063. u32 format = fb->format->format;
  1064. int dsi_pkt_size;
  1065. int fifo_wtrmrk;
  1066. int cpp = fb->format->cpp[0];
  1067. u32 dsi_formatter_frame;
  1068. u32 val;
  1069. int ret;
  1070. /* This powers up the entire MCDE block and the DSI hardware */
  1071. ret = regulator_enable(mcde->epod);
  1072. if (ret) {
  1073. dev_err(drm->dev, "can't re-enable EPOD regulator\n");
  1074. return;
  1075. }
  1076. dev_info(drm->dev, "enable MCDE, %d x %d format %p4cc\n",
  1077. mode->hdisplay, mode->vdisplay, &format);
  1078. /* Clear any pending interrupts */
  1079. mcde_display_disable_irqs(mcde);
  1080. writel(0, mcde->regs + MCDE_IMSCERR);
  1081. writel(0xFFFFFFFF, mcde->regs + MCDE_RISERR);
  1082. if (mcde->dpi_output)
  1083. mcde_setup_dpi(mcde, mode, &fifo_wtrmrk);
  1084. else
  1085. mcde_setup_dsi(mcde, mode, cpp, &fifo_wtrmrk,
  1086. &dsi_formatter_frame, &dsi_pkt_size);
  1087. mcde->stride = mode->hdisplay * cpp;
  1088. dev_dbg(drm->dev, "Overlay line stride: %u bytes\n",
  1089. mcde->stride);
  1090. /* Drain the FIFO A + channel 0 pipe so we have a clean slate */
  1091. mcde_drain_pipe(mcde, MCDE_FIFO_A, MCDE_CHANNEL_0);
  1092. /*
  1093. * We set up our display pipeline:
  1094. * EXTSRC 0 -> OVERLAY 0 -> CHANNEL 0 -> FIFO A -> DSI FORMATTER 0
  1095. *
  1096. * First configure the external source (memory) on external source 0
  1097. * using the desired bitstream/bitmap format
  1098. */
  1099. mcde_configure_extsrc(mcde, MCDE_EXTSRC_0, format);
  1100. /*
  1101. * Configure overlay 0 according to format and mode and take input
  1102. * from external source 0 and route the output of this overlay to
  1103. * channel 0
  1104. */
  1105. mcde_configure_overlay(mcde, MCDE_OVERLAY_0, MCDE_EXTSRC_0,
  1106. MCDE_CHANNEL_0, mode, format, cpp);
  1107. /*
  1108. * Configure pixel-per-line and line-per-frame for channel 0 and then
  1109. * route channel 0 to FIFO A
  1110. */
  1111. mcde_configure_channel(mcde, MCDE_CHANNEL_0, MCDE_FIFO_A, mode);
  1112. if (mcde->dpi_output) {
  1113. unsigned long lcd_freq;
  1114. /* Configure FIFO A to use DPI formatter 0 */
  1115. mcde_configure_fifo(mcde, MCDE_FIFO_A, MCDE_DPI_FORMATTER_0,
  1116. fifo_wtrmrk);
  1117. /* Set up and enable the LCD clock */
  1118. lcd_freq = clk_round_rate(mcde->fifoa_clk, mode->clock * 1000);
  1119. ret = clk_set_rate(mcde->fifoa_clk, lcd_freq);
  1120. if (ret)
  1121. dev_err(mcde->dev, "failed to set LCD clock rate %lu Hz\n",
  1122. lcd_freq);
  1123. ret = clk_prepare_enable(mcde->fifoa_clk);
  1124. if (ret) {
  1125. dev_err(mcde->dev, "failed to enable FIFO A DPI clock\n");
  1126. return;
  1127. }
  1128. dev_info(mcde->dev, "LCD FIFO A clk rate %lu Hz\n",
  1129. clk_get_rate(mcde->fifoa_clk));
  1130. } else {
  1131. /* Configure FIFO A to use DSI formatter 0 */
  1132. mcde_configure_fifo(mcde, MCDE_FIFO_A, MCDE_DSI_FORMATTER_0,
  1133. fifo_wtrmrk);
  1134. /*
  1135. * This brings up the DSI bridge which is tightly connected
  1136. * to the MCDE DSI formatter.
  1137. */
  1138. mcde_dsi_enable(mcde->bridge);
  1139. /* Configure the DSI formatter 0 for the DSI panel output */
  1140. mcde_configure_dsi_formatter(mcde, MCDE_DSI_FORMATTER_0,
  1141. dsi_formatter_frame, dsi_pkt_size);
  1142. }
  1143. switch (mcde->flow_mode) {
  1144. case MCDE_COMMAND_TE_FLOW:
  1145. case MCDE_COMMAND_BTA_TE_FLOW:
  1146. case MCDE_VIDEO_TE_FLOW:
  1147. /* We are using TE in some combination */
  1148. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  1149. val = MCDE_VSCRC_VSPOL;
  1150. else
  1151. val = 0;
  1152. writel(val, mcde->regs + MCDE_VSCRC0);
  1153. /* Enable VSYNC capture on TE0 */
  1154. val = readl(mcde->regs + MCDE_CRC);
  1155. val |= MCDE_CRC_SYCEN0;
  1156. writel(val, mcde->regs + MCDE_CRC);
  1157. break;
  1158. default:
  1159. /* No TE capture */
  1160. break;
  1161. }
  1162. drm_crtc_vblank_on(crtc);
  1163. /*
  1164. * If we're using oneshot mode we don't start the flow
  1165. * until each time the display is given an update, and
  1166. * then we disable it immediately after. For all other
  1167. * modes (command or video) we start the FIFO flow
  1168. * right here. This is necessary for the hardware to
  1169. * behave right.
  1170. */
  1171. if (mcde->flow_mode != MCDE_COMMAND_ONESHOT_FLOW) {
  1172. mcde_enable_fifo(mcde, MCDE_FIFO_A);
  1173. dev_dbg(mcde->dev, "started MCDE video FIFO flow\n");
  1174. }
  1175. /* Enable MCDE with automatic clock gating */
  1176. val = readl(mcde->regs + MCDE_CR);
  1177. val |= MCDE_CR_MCDEEN | MCDE_CR_AUTOCLKG_EN;
  1178. writel(val, mcde->regs + MCDE_CR);
  1179. dev_info(drm->dev, "MCDE display is enabled\n");
  1180. }
  1181. static void mcde_display_disable(struct drm_simple_display_pipe *pipe)
  1182. {
  1183. struct drm_crtc *crtc = &pipe->crtc;
  1184. struct drm_device *drm = crtc->dev;
  1185. struct mcde *mcde = to_mcde(drm);
  1186. struct drm_pending_vblank_event *event;
  1187. int ret;
  1188. drm_crtc_vblank_off(crtc);
  1189. /* Disable FIFO A flow */
  1190. mcde_disable_fifo(mcde, MCDE_FIFO_A, true);
  1191. if (mcde->dpi_output) {
  1192. clk_disable_unprepare(mcde->fifoa_clk);
  1193. } else {
  1194. /* This disables the DSI bridge */
  1195. mcde_dsi_disable(mcde->bridge);
  1196. }
  1197. event = crtc->state->event;
  1198. if (event) {
  1199. crtc->state->event = NULL;
  1200. spin_lock_irq(&crtc->dev->event_lock);
  1201. drm_crtc_send_vblank_event(crtc, event);
  1202. spin_unlock_irq(&crtc->dev->event_lock);
  1203. }
  1204. ret = regulator_disable(mcde->epod);
  1205. if (ret)
  1206. dev_err(drm->dev, "can't disable EPOD regulator\n");
  1207. /* Make sure we are powered down (before we may power up again) */
  1208. usleep_range(50000, 70000);
  1209. dev_info(drm->dev, "MCDE display is disabled\n");
  1210. }
  1211. static void mcde_start_flow(struct mcde *mcde)
  1212. {
  1213. /* Request a TE ACK only in TE+BTA mode */
  1214. if (mcde->flow_mode == MCDE_COMMAND_BTA_TE_FLOW)
  1215. mcde_dsi_te_request(mcde->mdsi);
  1216. /* Enable FIFO A flow */
  1217. mcde_enable_fifo(mcde, MCDE_FIFO_A);
  1218. /*
  1219. * If oneshot mode is enabled, the flow will be disabled
  1220. * when the TE0 IRQ arrives in the interrupt handler. Otherwise
  1221. * updates are continuously streamed to the display after this
  1222. * point.
  1223. */
  1224. if (mcde->flow_mode == MCDE_COMMAND_ONESHOT_FLOW) {
  1225. /* Trigger a software sync out on channel 0 */
  1226. writel(MCDE_CHNLXSYNCHSW_SW_TRIG,
  1227. mcde->regs + MCDE_CHNL0SYNCHSW);
  1228. /*
  1229. * Disable FIFO A flow again: since we are using TE sync we
  1230. * need to wait for the FIFO to drain before we continue
  1231. * so repeated calls to this function will not cause a mess
  1232. * in the hardware by pushing updates will updates are going
  1233. * on already.
  1234. */
  1235. mcde_disable_fifo(mcde, MCDE_FIFO_A, true);
  1236. }
  1237. dev_dbg(mcde->dev, "started MCDE FIFO flow\n");
  1238. }
  1239. static void mcde_set_extsrc(struct mcde *mcde, u32 buffer_address)
  1240. {
  1241. /* Write bitmap base address to register */
  1242. writel(buffer_address, mcde->regs + MCDE_EXTSRCXA0);
  1243. /*
  1244. * Base address for next line this is probably only used
  1245. * in interlace modes.
  1246. */
  1247. writel(buffer_address + mcde->stride, mcde->regs + MCDE_EXTSRCXA1);
  1248. }
  1249. static void mcde_display_update(struct drm_simple_display_pipe *pipe,
  1250. struct drm_plane_state *old_pstate)
  1251. {
  1252. struct drm_crtc *crtc = &pipe->crtc;
  1253. struct drm_device *drm = crtc->dev;
  1254. struct mcde *mcde = to_mcde(drm);
  1255. struct drm_pending_vblank_event *event = crtc->state->event;
  1256. struct drm_plane *plane = &pipe->plane;
  1257. struct drm_plane_state *pstate = plane->state;
  1258. struct drm_framebuffer *fb = pstate->fb;
  1259. /*
  1260. * Handle any pending event first, we need to arm the vblank
  1261. * interrupt before sending any update to the display so we don't
  1262. * miss the interrupt.
  1263. */
  1264. if (event) {
  1265. crtc->state->event = NULL;
  1266. spin_lock_irq(&crtc->dev->event_lock);
  1267. /*
  1268. * Hardware must be on before we can arm any vblank event,
  1269. * this is not a scanout controller where there is always
  1270. * some periodic update going on, it is completely frozen
  1271. * until we get an update. If MCDE output isn't yet enabled,
  1272. * we just send a vblank dummy event back.
  1273. */
  1274. if (crtc->state->active && drm_crtc_vblank_get(crtc) == 0) {
  1275. dev_dbg(mcde->dev, "arm vblank event\n");
  1276. drm_crtc_arm_vblank_event(crtc, event);
  1277. } else {
  1278. dev_dbg(mcde->dev, "insert fake vblank event\n");
  1279. drm_crtc_send_vblank_event(crtc, event);
  1280. }
  1281. spin_unlock_irq(&crtc->dev->event_lock);
  1282. }
  1283. /*
  1284. * We do not start sending framebuffer updates before the
  1285. * display is enabled. Update events will however be dispatched
  1286. * from the DRM core before the display is enabled.
  1287. */
  1288. if (fb) {
  1289. mcde_set_extsrc(mcde, drm_fb_dma_get_gem_addr(fb, pstate, 0));
  1290. dev_info_once(mcde->dev, "first update of display contents\n");
  1291. /*
  1292. * Usually the flow is already active, unless we are in
  1293. * oneshot mode, then we need to kick the flow right here.
  1294. */
  1295. if (mcde->flow_active == 0)
  1296. mcde_start_flow(mcde);
  1297. } else {
  1298. /*
  1299. * If an update is receieved before the MCDE is enabled
  1300. * (before mcde_display_enable() is called) we can't really
  1301. * do much with that buffer.
  1302. */
  1303. dev_info(mcde->dev, "ignored a display update\n");
  1304. }
  1305. }
  1306. static int mcde_display_enable_vblank(struct drm_simple_display_pipe *pipe)
  1307. {
  1308. struct drm_crtc *crtc = &pipe->crtc;
  1309. struct drm_device *drm = crtc->dev;
  1310. struct mcde *mcde = to_mcde(drm);
  1311. u32 val;
  1312. /* Enable all VBLANK IRQs */
  1313. val = MCDE_PP_VCMPA |
  1314. MCDE_PP_VCMPB |
  1315. MCDE_PP_VSCC0 |
  1316. MCDE_PP_VSCC1 |
  1317. MCDE_PP_VCMPC0 |
  1318. MCDE_PP_VCMPC1;
  1319. writel(val, mcde->regs + MCDE_IMSCPP);
  1320. return 0;
  1321. }
  1322. static void mcde_display_disable_vblank(struct drm_simple_display_pipe *pipe)
  1323. {
  1324. struct drm_crtc *crtc = &pipe->crtc;
  1325. struct drm_device *drm = crtc->dev;
  1326. struct mcde *mcde = to_mcde(drm);
  1327. /* Disable all VBLANK IRQs */
  1328. writel(0, mcde->regs + MCDE_IMSCPP);
  1329. /* Clear any pending IRQs */
  1330. writel(0xFFFFFFFF, mcde->regs + MCDE_RISPP);
  1331. }
  1332. static struct drm_simple_display_pipe_funcs mcde_display_funcs = {
  1333. .check = mcde_display_check,
  1334. .enable = mcde_display_enable,
  1335. .disable = mcde_display_disable,
  1336. .update = mcde_display_update,
  1337. .enable_vblank = mcde_display_enable_vblank,
  1338. .disable_vblank = mcde_display_disable_vblank,
  1339. };
  1340. int mcde_display_init(struct drm_device *drm)
  1341. {
  1342. struct mcde *mcde = to_mcde(drm);
  1343. int ret;
  1344. static const u32 formats[] = {
  1345. DRM_FORMAT_ARGB8888,
  1346. DRM_FORMAT_ABGR8888,
  1347. DRM_FORMAT_XRGB8888,
  1348. DRM_FORMAT_XBGR8888,
  1349. DRM_FORMAT_RGB888,
  1350. DRM_FORMAT_BGR888,
  1351. DRM_FORMAT_ARGB4444,
  1352. DRM_FORMAT_ABGR4444,
  1353. DRM_FORMAT_XRGB4444,
  1354. DRM_FORMAT_XBGR4444,
  1355. /* These are actually IRGB1555 so intensity bit is lost */
  1356. DRM_FORMAT_XRGB1555,
  1357. DRM_FORMAT_XBGR1555,
  1358. DRM_FORMAT_RGB565,
  1359. DRM_FORMAT_BGR565,
  1360. DRM_FORMAT_YUV422,
  1361. };
  1362. ret = mcde_init_clock_divider(mcde);
  1363. if (ret)
  1364. return ret;
  1365. ret = drm_simple_display_pipe_init(drm, &mcde->pipe,
  1366. &mcde_display_funcs,
  1367. formats, ARRAY_SIZE(formats),
  1368. NULL,
  1369. mcde->connector);
  1370. if (ret)
  1371. return ret;
  1372. return 0;
  1373. }
  1374. EXPORT_SYMBOL_GPL(mcde_display_init);