mtk_disp_rdma.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2015 MediaTek Inc.
  4. */
  5. #include <drm/drm_fourcc.h>
  6. #include <linux/clk.h>
  7. #include <linux/component.h>
  8. #include <linux/module.h>
  9. #include <linux/of.h>
  10. #include <linux/platform_device.h>
  11. #include <linux/pm_runtime.h>
  12. #include <linux/soc/mediatek/mtk-cmdq.h>
  13. #include "mtk_crtc.h"
  14. #include "mtk_ddp_comp.h"
  15. #include "mtk_disp_drv.h"
  16. #include "mtk_drm_drv.h"
  17. #define DISP_REG_RDMA_INT_ENABLE 0x0000
  18. #define DISP_REG_RDMA_INT_STATUS 0x0004
  19. #define RDMA_TARGET_LINE_INT BIT(5)
  20. #define RDMA_FIFO_UNDERFLOW_INT BIT(4)
  21. #define RDMA_EOF_ABNORMAL_INT BIT(3)
  22. #define RDMA_FRAME_END_INT BIT(2)
  23. #define RDMA_FRAME_START_INT BIT(1)
  24. #define RDMA_REG_UPDATE_INT BIT(0)
  25. #define DISP_REG_RDMA_GLOBAL_CON 0x0010
  26. #define RDMA_ENGINE_EN BIT(0)
  27. #define RDMA_MODE_MEMORY BIT(1)
  28. #define DISP_REG_RDMA_SIZE_CON_0 0x0014
  29. #define RDMA_MATRIX_ENABLE BIT(17)
  30. #define RDMA_MATRIX_INT_MTX_SEL GENMASK(23, 20)
  31. #define RDMA_MATRIX_INT_MTX_BT601_to_RGB (6 << 20)
  32. #define DISP_REG_RDMA_SIZE_CON_1 0x0018
  33. #define DISP_REG_RDMA_TARGET_LINE 0x001c
  34. #define DISP_RDMA_MEM_CON 0x0024
  35. #define MEM_MODE_INPUT_FORMAT_RGB565 (0x000 << 4)
  36. #define MEM_MODE_INPUT_FORMAT_RGB888 (0x001 << 4)
  37. #define MEM_MODE_INPUT_FORMAT_RGBA8888 (0x002 << 4)
  38. #define MEM_MODE_INPUT_FORMAT_ARGB8888 (0x003 << 4)
  39. #define MEM_MODE_INPUT_FORMAT_UYVY (0x004 << 4)
  40. #define MEM_MODE_INPUT_FORMAT_YUYV (0x005 << 4)
  41. #define MEM_MODE_INPUT_SWAP BIT(8)
  42. #define DISP_RDMA_MEM_SRC_PITCH 0x002c
  43. #define DISP_RDMA_MEM_GMC_SETTING_0 0x0030
  44. #define DISP_REG_RDMA_FIFO_CON 0x0040
  45. #define RDMA_FIFO_UNDERFLOW_EN BIT(31)
  46. #define RDMA_FIFO_PSEUDO_SIZE(bytes) (((bytes) / 16) << 16)
  47. #define RDMA_OUTPUT_VALID_FIFO_THRESHOLD(bytes) ((bytes) / 16)
  48. #define RDMA_FIFO_SIZE(rdma) ((rdma)->data->fifo_size)
  49. #define DISP_RDMA_MEM_START_ADDR 0x0f00
  50. #define RDMA_MEM_GMC 0x40402020
  51. static const u32 mt8173_formats[] = {
  52. DRM_FORMAT_XRGB8888,
  53. DRM_FORMAT_ARGB8888,
  54. DRM_FORMAT_BGRX8888,
  55. DRM_FORMAT_BGRA8888,
  56. DRM_FORMAT_ABGR8888,
  57. DRM_FORMAT_XBGR8888,
  58. DRM_FORMAT_RGB888,
  59. DRM_FORMAT_BGR888,
  60. DRM_FORMAT_RGB565,
  61. DRM_FORMAT_UYVY,
  62. DRM_FORMAT_YUYV,
  63. };
  64. struct mtk_disp_rdma_data {
  65. unsigned int fifo_size;
  66. const u32 *formats;
  67. size_t num_formats;
  68. };
  69. /*
  70. * struct mtk_disp_rdma - DISP_RDMA driver structure
  71. * @data: local driver data
  72. */
  73. struct mtk_disp_rdma {
  74. struct clk *clk;
  75. void __iomem *regs;
  76. struct cmdq_client_reg cmdq_reg;
  77. const struct mtk_disp_rdma_data *data;
  78. void (*vblank_cb)(void *data);
  79. void *vblank_cb_data;
  80. u32 fifo_size;
  81. };
  82. static irqreturn_t mtk_disp_rdma_irq_handler(int irq, void *dev_id)
  83. {
  84. struct mtk_disp_rdma *priv = dev_id;
  85. /* Clear frame completion interrupt */
  86. writel(0x0, priv->regs + DISP_REG_RDMA_INT_STATUS);
  87. if (!priv->vblank_cb)
  88. return IRQ_NONE;
  89. priv->vblank_cb(priv->vblank_cb_data);
  90. return IRQ_HANDLED;
  91. }
  92. static void rdma_update_bits(struct device *dev, unsigned int reg,
  93. unsigned int mask, unsigned int val)
  94. {
  95. struct mtk_disp_rdma *rdma = dev_get_drvdata(dev);
  96. unsigned int tmp = readl(rdma->regs + reg);
  97. tmp = (tmp & ~mask) | (val & mask);
  98. writel(tmp, rdma->regs + reg);
  99. }
  100. void mtk_rdma_register_vblank_cb(struct device *dev,
  101. void (*vblank_cb)(void *),
  102. void *vblank_cb_data)
  103. {
  104. struct mtk_disp_rdma *rdma = dev_get_drvdata(dev);
  105. rdma->vblank_cb = vblank_cb;
  106. rdma->vblank_cb_data = vblank_cb_data;
  107. }
  108. void mtk_rdma_unregister_vblank_cb(struct device *dev)
  109. {
  110. struct mtk_disp_rdma *rdma = dev_get_drvdata(dev);
  111. rdma->vblank_cb = NULL;
  112. rdma->vblank_cb_data = NULL;
  113. }
  114. void mtk_rdma_enable_vblank(struct device *dev)
  115. {
  116. rdma_update_bits(dev, DISP_REG_RDMA_INT_ENABLE, RDMA_FRAME_END_INT,
  117. RDMA_FRAME_END_INT);
  118. }
  119. void mtk_rdma_disable_vblank(struct device *dev)
  120. {
  121. rdma_update_bits(dev, DISP_REG_RDMA_INT_ENABLE, RDMA_FRAME_END_INT, 0);
  122. }
  123. const u32 *mtk_rdma_get_formats(struct device *dev)
  124. {
  125. struct mtk_disp_rdma *rdma = dev_get_drvdata(dev);
  126. return rdma->data->formats;
  127. }
  128. size_t mtk_rdma_get_num_formats(struct device *dev)
  129. {
  130. struct mtk_disp_rdma *rdma = dev_get_drvdata(dev);
  131. return rdma->data->num_formats;
  132. }
  133. int mtk_rdma_clk_enable(struct device *dev)
  134. {
  135. struct mtk_disp_rdma *rdma = dev_get_drvdata(dev);
  136. return clk_prepare_enable(rdma->clk);
  137. }
  138. void mtk_rdma_clk_disable(struct device *dev)
  139. {
  140. struct mtk_disp_rdma *rdma = dev_get_drvdata(dev);
  141. clk_disable_unprepare(rdma->clk);
  142. }
  143. void mtk_rdma_start(struct device *dev)
  144. {
  145. rdma_update_bits(dev, DISP_REG_RDMA_GLOBAL_CON, RDMA_ENGINE_EN,
  146. RDMA_ENGINE_EN);
  147. }
  148. void mtk_rdma_stop(struct device *dev)
  149. {
  150. rdma_update_bits(dev, DISP_REG_RDMA_GLOBAL_CON, RDMA_ENGINE_EN, 0);
  151. }
  152. void mtk_rdma_config(struct device *dev, unsigned int width,
  153. unsigned int height, unsigned int vrefresh,
  154. unsigned int bpc, struct cmdq_pkt *cmdq_pkt)
  155. {
  156. unsigned int threshold;
  157. unsigned int reg;
  158. struct mtk_disp_rdma *rdma = dev_get_drvdata(dev);
  159. u32 rdma_fifo_size;
  160. mtk_ddp_write_mask(cmdq_pkt, width, &rdma->cmdq_reg, rdma->regs,
  161. DISP_REG_RDMA_SIZE_CON_0, 0xfff);
  162. mtk_ddp_write_mask(cmdq_pkt, height, &rdma->cmdq_reg, rdma->regs,
  163. DISP_REG_RDMA_SIZE_CON_1, 0xfffff);
  164. if (rdma->fifo_size)
  165. rdma_fifo_size = rdma->fifo_size;
  166. else
  167. rdma_fifo_size = RDMA_FIFO_SIZE(rdma);
  168. /*
  169. * Enable FIFO underflow since DSI and DPI can't be blocked.
  170. * Keep the FIFO pseudo size reset default of 8 KiB. Set the
  171. * output threshold to 70% of max fifo size to make sure the
  172. * threhold will not overflow
  173. */
  174. threshold = rdma_fifo_size * 7 / 10;
  175. reg = RDMA_FIFO_UNDERFLOW_EN |
  176. RDMA_FIFO_PSEUDO_SIZE(rdma_fifo_size) |
  177. RDMA_OUTPUT_VALID_FIFO_THRESHOLD(threshold);
  178. mtk_ddp_write(cmdq_pkt, reg, &rdma->cmdq_reg, rdma->regs, DISP_REG_RDMA_FIFO_CON);
  179. }
  180. static unsigned int rdma_fmt_convert(struct mtk_disp_rdma *rdma,
  181. unsigned int fmt)
  182. {
  183. /* The return value in switch "MEM_MODE_INPUT_FORMAT_XXX"
  184. * is defined in mediatek HW data sheet.
  185. * The alphabet order in XXX is no relation to data
  186. * arrangement in memory.
  187. */
  188. switch (fmt) {
  189. default:
  190. case DRM_FORMAT_RGB565:
  191. return MEM_MODE_INPUT_FORMAT_RGB565;
  192. case DRM_FORMAT_BGR565:
  193. return MEM_MODE_INPUT_FORMAT_RGB565 | MEM_MODE_INPUT_SWAP;
  194. case DRM_FORMAT_RGB888:
  195. return MEM_MODE_INPUT_FORMAT_RGB888;
  196. case DRM_FORMAT_BGR888:
  197. return MEM_MODE_INPUT_FORMAT_RGB888 | MEM_MODE_INPUT_SWAP;
  198. case DRM_FORMAT_RGBX8888:
  199. case DRM_FORMAT_RGBA8888:
  200. return MEM_MODE_INPUT_FORMAT_ARGB8888;
  201. case DRM_FORMAT_BGRX8888:
  202. case DRM_FORMAT_BGRA8888:
  203. return MEM_MODE_INPUT_FORMAT_ARGB8888 | MEM_MODE_INPUT_SWAP;
  204. case DRM_FORMAT_XRGB8888:
  205. case DRM_FORMAT_ARGB8888:
  206. return MEM_MODE_INPUT_FORMAT_RGBA8888;
  207. case DRM_FORMAT_XBGR8888:
  208. case DRM_FORMAT_ABGR8888:
  209. return MEM_MODE_INPUT_FORMAT_RGBA8888 | MEM_MODE_INPUT_SWAP;
  210. case DRM_FORMAT_UYVY:
  211. return MEM_MODE_INPUT_FORMAT_UYVY;
  212. case DRM_FORMAT_YUYV:
  213. return MEM_MODE_INPUT_FORMAT_YUYV;
  214. }
  215. }
  216. unsigned int mtk_rdma_layer_nr(struct device *dev)
  217. {
  218. return 1;
  219. }
  220. void mtk_rdma_layer_config(struct device *dev, unsigned int idx,
  221. struct mtk_plane_state *state,
  222. struct cmdq_pkt *cmdq_pkt)
  223. {
  224. struct mtk_disp_rdma *rdma = dev_get_drvdata(dev);
  225. struct mtk_plane_pending_state *pending = &state->pending;
  226. unsigned int addr = pending->addr;
  227. unsigned int pitch = pending->pitch & 0xffff;
  228. unsigned int fmt = pending->format;
  229. unsigned int con;
  230. con = rdma_fmt_convert(rdma, fmt);
  231. mtk_ddp_write_relaxed(cmdq_pkt, con, &rdma->cmdq_reg, rdma->regs, DISP_RDMA_MEM_CON);
  232. if (fmt == DRM_FORMAT_UYVY || fmt == DRM_FORMAT_YUYV) {
  233. mtk_ddp_write_mask(cmdq_pkt, RDMA_MATRIX_ENABLE, &rdma->cmdq_reg, rdma->regs,
  234. DISP_REG_RDMA_SIZE_CON_0,
  235. RDMA_MATRIX_ENABLE);
  236. mtk_ddp_write_mask(cmdq_pkt, RDMA_MATRIX_INT_MTX_BT601_to_RGB,
  237. &rdma->cmdq_reg, rdma->regs, DISP_REG_RDMA_SIZE_CON_0,
  238. RDMA_MATRIX_INT_MTX_SEL);
  239. } else {
  240. mtk_ddp_write_mask(cmdq_pkt, 0, &rdma->cmdq_reg, rdma->regs,
  241. DISP_REG_RDMA_SIZE_CON_0,
  242. RDMA_MATRIX_ENABLE);
  243. }
  244. mtk_ddp_write_relaxed(cmdq_pkt, addr, &rdma->cmdq_reg, rdma->regs,
  245. DISP_RDMA_MEM_START_ADDR);
  246. mtk_ddp_write_relaxed(cmdq_pkt, pitch, &rdma->cmdq_reg, rdma->regs,
  247. DISP_RDMA_MEM_SRC_PITCH);
  248. mtk_ddp_write(cmdq_pkt, RDMA_MEM_GMC, &rdma->cmdq_reg, rdma->regs,
  249. DISP_RDMA_MEM_GMC_SETTING_0);
  250. mtk_ddp_write_mask(cmdq_pkt, RDMA_MODE_MEMORY, &rdma->cmdq_reg, rdma->regs,
  251. DISP_REG_RDMA_GLOBAL_CON, RDMA_MODE_MEMORY);
  252. }
  253. static int mtk_disp_rdma_bind(struct device *dev, struct device *master,
  254. void *data)
  255. {
  256. return 0;
  257. }
  258. static void mtk_disp_rdma_unbind(struct device *dev, struct device *master,
  259. void *data)
  260. {
  261. }
  262. static const struct component_ops mtk_disp_rdma_component_ops = {
  263. .bind = mtk_disp_rdma_bind,
  264. .unbind = mtk_disp_rdma_unbind,
  265. };
  266. static int mtk_disp_rdma_probe(struct platform_device *pdev)
  267. {
  268. struct device *dev = &pdev->dev;
  269. struct mtk_disp_rdma *priv;
  270. struct resource *res;
  271. int irq;
  272. int ret;
  273. priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
  274. if (!priv)
  275. return -ENOMEM;
  276. irq = platform_get_irq(pdev, 0);
  277. if (irq < 0)
  278. return irq;
  279. priv->clk = devm_clk_get(dev, NULL);
  280. if (IS_ERR(priv->clk))
  281. return dev_err_probe(dev, PTR_ERR(priv->clk),
  282. "failed to get rdma clk\n");
  283. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  284. priv->regs = devm_ioremap_resource(dev, res);
  285. if (IS_ERR(priv->regs))
  286. return dev_err_probe(dev, PTR_ERR(priv->regs),
  287. "failed to ioremap rdma\n");
  288. #if IS_REACHABLE(CONFIG_MTK_CMDQ)
  289. ret = cmdq_dev_get_client_reg(dev, &priv->cmdq_reg, 0);
  290. if (ret)
  291. dev_dbg(dev, "get mediatek,gce-client-reg fail!\n");
  292. #endif
  293. ret = of_property_read_u32(dev->of_node,
  294. "mediatek,rdma-fifo-size",
  295. &priv->fifo_size);
  296. if (ret && (ret != -EINVAL))
  297. return dev_err_probe(dev, ret, "Failed to get rdma fifo size\n");
  298. /* Disable and clear pending interrupts */
  299. writel(0x0, priv->regs + DISP_REG_RDMA_INT_ENABLE);
  300. writel(0x0, priv->regs + DISP_REG_RDMA_INT_STATUS);
  301. ret = devm_request_irq(dev, irq, mtk_disp_rdma_irq_handler,
  302. IRQF_TRIGGER_NONE, dev_name(dev), priv);
  303. if (ret < 0)
  304. return dev_err_probe(dev, ret, "Failed to request irq %d\n", irq);
  305. priv->data = of_device_get_match_data(dev);
  306. platform_set_drvdata(pdev, priv);
  307. pm_runtime_enable(dev);
  308. ret = component_add(dev, &mtk_disp_rdma_component_ops);
  309. if (ret) {
  310. pm_runtime_disable(dev);
  311. return dev_err_probe(dev, ret, "Failed to add component\n");
  312. }
  313. return 0;
  314. }
  315. static void mtk_disp_rdma_remove(struct platform_device *pdev)
  316. {
  317. component_del(&pdev->dev, &mtk_disp_rdma_component_ops);
  318. pm_runtime_disable(&pdev->dev);
  319. }
  320. static const struct mtk_disp_rdma_data mt2701_rdma_driver_data = {
  321. .fifo_size = SZ_4K,
  322. .formats = mt8173_formats,
  323. .num_formats = ARRAY_SIZE(mt8173_formats),
  324. };
  325. static const struct mtk_disp_rdma_data mt8173_rdma_driver_data = {
  326. .fifo_size = SZ_8K,
  327. .formats = mt8173_formats,
  328. .num_formats = ARRAY_SIZE(mt8173_formats),
  329. };
  330. static const struct mtk_disp_rdma_data mt8183_rdma_driver_data = {
  331. .fifo_size = 5 * SZ_1K,
  332. .formats = mt8173_formats,
  333. .num_formats = ARRAY_SIZE(mt8173_formats),
  334. };
  335. static const struct mtk_disp_rdma_data mt8195_rdma_driver_data = {
  336. .fifo_size = 1920,
  337. .formats = mt8173_formats,
  338. .num_formats = ARRAY_SIZE(mt8173_formats),
  339. };
  340. static const struct of_device_id mtk_disp_rdma_driver_dt_match[] = {
  341. { .compatible = "mediatek,mt2701-disp-rdma",
  342. .data = &mt2701_rdma_driver_data},
  343. { .compatible = "mediatek,mt8173-disp-rdma",
  344. .data = &mt8173_rdma_driver_data},
  345. { .compatible = "mediatek,mt8183-disp-rdma",
  346. .data = &mt8183_rdma_driver_data},
  347. { .compatible = "mediatek,mt8195-disp-rdma",
  348. .data = &mt8195_rdma_driver_data},
  349. {},
  350. };
  351. MODULE_DEVICE_TABLE(of, mtk_disp_rdma_driver_dt_match);
  352. struct platform_driver mtk_disp_rdma_driver = {
  353. .probe = mtk_disp_rdma_probe,
  354. .remove_new = mtk_disp_rdma_remove,
  355. .driver = {
  356. .name = "mediatek-disp-rdma",
  357. .of_match_table = mtk_disp_rdma_driver_dt_match,
  358. },
  359. };