mtk_dp.c 76 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (c) 2019-2022 MediaTek Inc.
  4. * Copyright (c) 2022 BayLibre
  5. */
  6. #include <drm/display/drm_dp_aux_bus.h>
  7. #include <drm/display/drm_dp.h>
  8. #include <drm/display/drm_dp_helper.h>
  9. #include <drm/drm_atomic_helper.h>
  10. #include <drm/drm_bridge.h>
  11. #include <drm/drm_crtc.h>
  12. #include <drm/drm_edid.h>
  13. #include <drm/drm_of.h>
  14. #include <drm/drm_panel.h>
  15. #include <drm/drm_print.h>
  16. #include <drm/drm_probe_helper.h>
  17. #include <linux/arm-smccc.h>
  18. #include <linux/clk.h>
  19. #include <linux/delay.h>
  20. #include <linux/errno.h>
  21. #include <linux/kernel.h>
  22. #include <linux/media-bus-format.h>
  23. #include <linux/nvmem-consumer.h>
  24. #include <linux/of.h>
  25. #include <linux/of_irq.h>
  26. #include <linux/of_platform.h>
  27. #include <linux/phy/phy.h>
  28. #include <linux/platform_device.h>
  29. #include <linux/pm_runtime.h>
  30. #include <linux/regmap.h>
  31. #include <linux/soc/mediatek/mtk_sip_svc.h>
  32. #include <sound/hdmi-codec.h>
  33. #include <video/videomode.h>
  34. #include "mtk_dp_reg.h"
  35. #define MTK_DP_SIP_CONTROL_AARCH32 MTK_SIP_SMC_CMD(0x523)
  36. #define MTK_DP_SIP_ATF_EDP_VIDEO_UNMUTE (BIT(0) | BIT(5))
  37. #define MTK_DP_SIP_ATF_VIDEO_UNMUTE BIT(5)
  38. #define MTK_DP_THREAD_CABLE_STATE_CHG BIT(0)
  39. #define MTK_DP_THREAD_HPD_EVENT BIT(1)
  40. #define MTK_DP_4P1T 4
  41. #define MTK_DP_HDE 2
  42. #define MTK_DP_PIX_PER_ADDR 2
  43. #define MTK_DP_AUX_WAIT_REPLY_COUNT 20
  44. #define MTK_DP_TBC_BUF_READ_START_ADDR 0x8
  45. #define MTK_DP_TRAIN_VOLTAGE_LEVEL_RETRY 5
  46. #define MTK_DP_TRAIN_DOWNSCALE_RETRY 10
  47. #define MTK_DP_VERSION 0x11
  48. #define MTK_DP_SDP_AUI 0x4
  49. enum {
  50. MTK_DP_CAL_GLB_BIAS_TRIM = 0,
  51. MTK_DP_CAL_CLKTX_IMPSE,
  52. MTK_DP_CAL_LN_TX_IMPSEL_PMOS_0,
  53. MTK_DP_CAL_LN_TX_IMPSEL_PMOS_1,
  54. MTK_DP_CAL_LN_TX_IMPSEL_PMOS_2,
  55. MTK_DP_CAL_LN_TX_IMPSEL_PMOS_3,
  56. MTK_DP_CAL_LN_TX_IMPSEL_NMOS_0,
  57. MTK_DP_CAL_LN_TX_IMPSEL_NMOS_1,
  58. MTK_DP_CAL_LN_TX_IMPSEL_NMOS_2,
  59. MTK_DP_CAL_LN_TX_IMPSEL_NMOS_3,
  60. MTK_DP_CAL_MAX,
  61. };
  62. struct mtk_dp_train_info {
  63. bool sink_ssc;
  64. bool cable_plugged_in;
  65. /* link_rate is in multiple of 0.27Gbps */
  66. int link_rate;
  67. int lane_count;
  68. unsigned int channel_eq_pattern;
  69. };
  70. struct mtk_dp_audio_cfg {
  71. bool detect_monitor;
  72. int sad_count;
  73. int sample_rate;
  74. int word_length_bits;
  75. int channels;
  76. };
  77. struct mtk_dp_info {
  78. enum dp_pixelformat format;
  79. struct videomode vm;
  80. struct mtk_dp_audio_cfg audio_cur_cfg;
  81. };
  82. struct mtk_dp_efuse_fmt {
  83. unsigned short idx;
  84. unsigned short shift;
  85. unsigned short mask;
  86. unsigned short min_val;
  87. unsigned short max_val;
  88. unsigned short default_val;
  89. };
  90. struct mtk_dp {
  91. bool enabled;
  92. bool need_debounce;
  93. int irq;
  94. u8 max_lanes;
  95. u8 max_linkrate;
  96. u8 rx_cap[DP_RECEIVER_CAP_SIZE];
  97. u32 cal_data[MTK_DP_CAL_MAX];
  98. u32 irq_thread_handle;
  99. /* irq_thread_lock is used to protect irq_thread_handle */
  100. spinlock_t irq_thread_lock;
  101. struct device *dev;
  102. struct drm_bridge bridge;
  103. struct drm_bridge *next_bridge;
  104. struct drm_connector *conn;
  105. struct drm_device *drm_dev;
  106. struct drm_dp_aux aux;
  107. const struct mtk_dp_data *data;
  108. struct mtk_dp_info info;
  109. struct mtk_dp_train_info train_info;
  110. struct platform_device *phy_dev;
  111. struct phy *phy;
  112. struct regmap *regs;
  113. struct timer_list debounce_timer;
  114. /* For audio */
  115. bool audio_enable;
  116. hdmi_codec_plugged_cb plugged_cb;
  117. struct platform_device *audio_pdev;
  118. struct device *codec_dev;
  119. /* protect the plugged_cb as it's used in both bridge ops and audio */
  120. struct mutex update_plugged_status_lock;
  121. };
  122. struct mtk_dp_data {
  123. int bridge_type;
  124. unsigned int smc_cmd;
  125. const struct mtk_dp_efuse_fmt *efuse_fmt;
  126. bool audio_supported;
  127. bool audio_pkt_in_hblank_area;
  128. u16 audio_m_div2_bit;
  129. };
  130. static const struct mtk_dp_efuse_fmt mt8188_dp_efuse_fmt[MTK_DP_CAL_MAX] = {
  131. [MTK_DP_CAL_GLB_BIAS_TRIM] = {
  132. .idx = 0,
  133. .shift = 10,
  134. .mask = 0x1f,
  135. .min_val = 1,
  136. .max_val = 0x1e,
  137. .default_val = 0xf,
  138. },
  139. [MTK_DP_CAL_CLKTX_IMPSE] = {
  140. .idx = 0,
  141. .shift = 15,
  142. .mask = 0xf,
  143. .min_val = 1,
  144. .max_val = 0xe,
  145. .default_val = 0x8,
  146. },
  147. [MTK_DP_CAL_LN_TX_IMPSEL_PMOS_0] = {
  148. .idx = 1,
  149. .shift = 0,
  150. .mask = 0xf,
  151. .min_val = 1,
  152. .max_val = 0xe,
  153. .default_val = 0x8,
  154. },
  155. [MTK_DP_CAL_LN_TX_IMPSEL_PMOS_1] = {
  156. .idx = 1,
  157. .shift = 8,
  158. .mask = 0xf,
  159. .min_val = 1,
  160. .max_val = 0xe,
  161. .default_val = 0x8,
  162. },
  163. [MTK_DP_CAL_LN_TX_IMPSEL_PMOS_2] = {
  164. .idx = 1,
  165. .shift = 16,
  166. .mask = 0xf,
  167. .min_val = 1,
  168. .max_val = 0xe,
  169. .default_val = 0x8,
  170. },
  171. [MTK_DP_CAL_LN_TX_IMPSEL_PMOS_3] = {
  172. .idx = 1,
  173. .shift = 24,
  174. .mask = 0xf,
  175. .min_val = 1,
  176. .max_val = 0xe,
  177. .default_val = 0x8,
  178. },
  179. [MTK_DP_CAL_LN_TX_IMPSEL_NMOS_0] = {
  180. .idx = 1,
  181. .shift = 4,
  182. .mask = 0xf,
  183. .min_val = 1,
  184. .max_val = 0xe,
  185. .default_val = 0x8,
  186. },
  187. [MTK_DP_CAL_LN_TX_IMPSEL_NMOS_1] = {
  188. .idx = 1,
  189. .shift = 12,
  190. .mask = 0xf,
  191. .min_val = 1,
  192. .max_val = 0xe,
  193. .default_val = 0x8,
  194. },
  195. [MTK_DP_CAL_LN_TX_IMPSEL_NMOS_2] = {
  196. .idx = 1,
  197. .shift = 20,
  198. .mask = 0xf,
  199. .min_val = 1,
  200. .max_val = 0xe,
  201. .default_val = 0x8,
  202. },
  203. [MTK_DP_CAL_LN_TX_IMPSEL_NMOS_3] = {
  204. .idx = 1,
  205. .shift = 28,
  206. .mask = 0xf,
  207. .min_val = 1,
  208. .max_val = 0xe,
  209. .default_val = 0x8,
  210. },
  211. };
  212. static const struct mtk_dp_efuse_fmt mt8195_edp_efuse_fmt[MTK_DP_CAL_MAX] = {
  213. [MTK_DP_CAL_GLB_BIAS_TRIM] = {
  214. .idx = 3,
  215. .shift = 27,
  216. .mask = 0x1f,
  217. .min_val = 1,
  218. .max_val = 0x1e,
  219. .default_val = 0xf,
  220. },
  221. [MTK_DP_CAL_CLKTX_IMPSE] = {
  222. .idx = 0,
  223. .shift = 9,
  224. .mask = 0xf,
  225. .min_val = 1,
  226. .max_val = 0xe,
  227. .default_val = 0x8,
  228. },
  229. [MTK_DP_CAL_LN_TX_IMPSEL_PMOS_0] = {
  230. .idx = 2,
  231. .shift = 28,
  232. .mask = 0xf,
  233. .min_val = 1,
  234. .max_val = 0xe,
  235. .default_val = 0x8,
  236. },
  237. [MTK_DP_CAL_LN_TX_IMPSEL_PMOS_1] = {
  238. .idx = 2,
  239. .shift = 20,
  240. .mask = 0xf,
  241. .min_val = 1,
  242. .max_val = 0xe,
  243. .default_val = 0x8,
  244. },
  245. [MTK_DP_CAL_LN_TX_IMPSEL_PMOS_2] = {
  246. .idx = 2,
  247. .shift = 12,
  248. .mask = 0xf,
  249. .min_val = 1,
  250. .max_val = 0xe,
  251. .default_val = 0x8,
  252. },
  253. [MTK_DP_CAL_LN_TX_IMPSEL_PMOS_3] = {
  254. .idx = 2,
  255. .shift = 4,
  256. .mask = 0xf,
  257. .min_val = 1,
  258. .max_val = 0xe,
  259. .default_val = 0x8,
  260. },
  261. [MTK_DP_CAL_LN_TX_IMPSEL_NMOS_0] = {
  262. .idx = 2,
  263. .shift = 24,
  264. .mask = 0xf,
  265. .min_val = 1,
  266. .max_val = 0xe,
  267. .default_val = 0x8,
  268. },
  269. [MTK_DP_CAL_LN_TX_IMPSEL_NMOS_1] = {
  270. .idx = 2,
  271. .shift = 16,
  272. .mask = 0xf,
  273. .min_val = 1,
  274. .max_val = 0xe,
  275. .default_val = 0x8,
  276. },
  277. [MTK_DP_CAL_LN_TX_IMPSEL_NMOS_2] = {
  278. .idx = 2,
  279. .shift = 8,
  280. .mask = 0xf,
  281. .min_val = 1,
  282. .max_val = 0xe,
  283. .default_val = 0x8,
  284. },
  285. [MTK_DP_CAL_LN_TX_IMPSEL_NMOS_3] = {
  286. .idx = 2,
  287. .shift = 0,
  288. .mask = 0xf,
  289. .min_val = 1,
  290. .max_val = 0xe,
  291. .default_val = 0x8,
  292. },
  293. };
  294. static const struct mtk_dp_efuse_fmt mt8195_dp_efuse_fmt[MTK_DP_CAL_MAX] = {
  295. [MTK_DP_CAL_GLB_BIAS_TRIM] = {
  296. .idx = 0,
  297. .shift = 27,
  298. .mask = 0x1f,
  299. .min_val = 1,
  300. .max_val = 0x1e,
  301. .default_val = 0xf,
  302. },
  303. [MTK_DP_CAL_CLKTX_IMPSE] = {
  304. .idx = 0,
  305. .shift = 13,
  306. .mask = 0xf,
  307. .min_val = 1,
  308. .max_val = 0xe,
  309. .default_val = 0x8,
  310. },
  311. [MTK_DP_CAL_LN_TX_IMPSEL_PMOS_0] = {
  312. .idx = 1,
  313. .shift = 28,
  314. .mask = 0xf,
  315. .min_val = 1,
  316. .max_val = 0xe,
  317. .default_val = 0x8,
  318. },
  319. [MTK_DP_CAL_LN_TX_IMPSEL_PMOS_1] = {
  320. .idx = 1,
  321. .shift = 20,
  322. .mask = 0xf,
  323. .min_val = 1,
  324. .max_val = 0xe,
  325. .default_val = 0x8,
  326. },
  327. [MTK_DP_CAL_LN_TX_IMPSEL_PMOS_2] = {
  328. .idx = 1,
  329. .shift = 12,
  330. .mask = 0xf,
  331. .min_val = 1,
  332. .max_val = 0xe,
  333. .default_val = 0x8,
  334. },
  335. [MTK_DP_CAL_LN_TX_IMPSEL_PMOS_3] = {
  336. .idx = 1,
  337. .shift = 4,
  338. .mask = 0xf,
  339. .min_val = 1,
  340. .max_val = 0xe,
  341. .default_val = 0x8,
  342. },
  343. [MTK_DP_CAL_LN_TX_IMPSEL_NMOS_0] = {
  344. .idx = 1,
  345. .shift = 24,
  346. .mask = 0xf,
  347. .min_val = 1,
  348. .max_val = 0xe,
  349. .default_val = 0x8,
  350. },
  351. [MTK_DP_CAL_LN_TX_IMPSEL_NMOS_1] = {
  352. .idx = 1,
  353. .shift = 16,
  354. .mask = 0xf,
  355. .min_val = 1,
  356. .max_val = 0xe,
  357. .default_val = 0x8,
  358. },
  359. [MTK_DP_CAL_LN_TX_IMPSEL_NMOS_2] = {
  360. .idx = 1,
  361. .shift = 8,
  362. .mask = 0xf,
  363. .min_val = 1,
  364. .max_val = 0xe,
  365. .default_val = 0x8,
  366. },
  367. [MTK_DP_CAL_LN_TX_IMPSEL_NMOS_3] = {
  368. .idx = 1,
  369. .shift = 0,
  370. .mask = 0xf,
  371. .min_val = 1,
  372. .max_val = 0xe,
  373. .default_val = 0x8,
  374. },
  375. };
  376. static struct regmap_config mtk_dp_regmap_config = {
  377. .reg_bits = 32,
  378. .val_bits = 32,
  379. .reg_stride = 4,
  380. .max_register = SEC_OFFSET + 0x90,
  381. .name = "mtk-dp-registers",
  382. };
  383. static struct mtk_dp *mtk_dp_from_bridge(struct drm_bridge *b)
  384. {
  385. return container_of(b, struct mtk_dp, bridge);
  386. }
  387. static u32 mtk_dp_read(struct mtk_dp *mtk_dp, u32 offset)
  388. {
  389. u32 read_val;
  390. int ret;
  391. ret = regmap_read(mtk_dp->regs, offset, &read_val);
  392. if (ret) {
  393. dev_err(mtk_dp->dev, "Failed to read register 0x%x: %d\n",
  394. offset, ret);
  395. return 0;
  396. }
  397. return read_val;
  398. }
  399. static int mtk_dp_write(struct mtk_dp *mtk_dp, u32 offset, u32 val)
  400. {
  401. int ret = regmap_write(mtk_dp->regs, offset, val);
  402. if (ret)
  403. dev_err(mtk_dp->dev,
  404. "Failed to write register 0x%x with value 0x%x\n",
  405. offset, val);
  406. return ret;
  407. }
  408. static int mtk_dp_update_bits(struct mtk_dp *mtk_dp, u32 offset,
  409. u32 val, u32 mask)
  410. {
  411. int ret = regmap_update_bits(mtk_dp->regs, offset, mask, val);
  412. if (ret)
  413. dev_err(mtk_dp->dev,
  414. "Failed to update register 0x%x with value 0x%x, mask 0x%x\n",
  415. offset, val, mask);
  416. return ret;
  417. }
  418. static void mtk_dp_bulk_16bit_write(struct mtk_dp *mtk_dp, u32 offset, u8 *buf,
  419. size_t length)
  420. {
  421. int i;
  422. /* 2 bytes per register */
  423. for (i = 0; i < length; i += 2) {
  424. u32 val = buf[i] | (i + 1 < length ? buf[i + 1] << 8 : 0);
  425. if (mtk_dp_write(mtk_dp, offset + i * 2, val))
  426. return;
  427. }
  428. }
  429. static void mtk_dp_msa_bypass_enable(struct mtk_dp *mtk_dp, bool enable)
  430. {
  431. u32 mask = HTOTAL_SEL_DP_ENC0_P0 | VTOTAL_SEL_DP_ENC0_P0 |
  432. HSTART_SEL_DP_ENC0_P0 | VSTART_SEL_DP_ENC0_P0 |
  433. HWIDTH_SEL_DP_ENC0_P0 | VHEIGHT_SEL_DP_ENC0_P0 |
  434. HSP_SEL_DP_ENC0_P0 | HSW_SEL_DP_ENC0_P0 |
  435. VSP_SEL_DP_ENC0_P0 | VSW_SEL_DP_ENC0_P0;
  436. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC0_P0_3030, enable ? 0 : mask, mask);
  437. }
  438. static void mtk_dp_set_msa(struct mtk_dp *mtk_dp)
  439. {
  440. struct drm_display_mode mode;
  441. struct videomode *vm = &mtk_dp->info.vm;
  442. drm_display_mode_from_videomode(vm, &mode);
  443. /* horizontal */
  444. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC0_P0_3010,
  445. mode.htotal, HTOTAL_SW_DP_ENC0_P0_MASK);
  446. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC0_P0_3018,
  447. vm->hsync_len + vm->hback_porch,
  448. HSTART_SW_DP_ENC0_P0_MASK);
  449. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC0_P0_3028,
  450. vm->hsync_len, HSW_SW_DP_ENC0_P0_MASK);
  451. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC0_P0_3028,
  452. 0, HSP_SW_DP_ENC0_P0_MASK);
  453. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC0_P0_3020,
  454. vm->hactive, HWIDTH_SW_DP_ENC0_P0_MASK);
  455. /* vertical */
  456. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC0_P0_3014,
  457. mode.vtotal, VTOTAL_SW_DP_ENC0_P0_MASK);
  458. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC0_P0_301C,
  459. vm->vsync_len + vm->vback_porch,
  460. VSTART_SW_DP_ENC0_P0_MASK);
  461. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC0_P0_302C,
  462. vm->vsync_len, VSW_SW_DP_ENC0_P0_MASK);
  463. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC0_P0_302C,
  464. 0, VSP_SW_DP_ENC0_P0_MASK);
  465. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC0_P0_3024,
  466. vm->vactive, VHEIGHT_SW_DP_ENC0_P0_MASK);
  467. /* horizontal */
  468. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC0_P0_3064,
  469. vm->hactive, HDE_NUM_LAST_DP_ENC0_P0_MASK);
  470. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC0_P0_3154,
  471. mode.htotal, PGEN_HTOTAL_DP_ENC0_P0_MASK);
  472. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC0_P0_3158,
  473. vm->hfront_porch,
  474. PGEN_HSYNC_RISING_DP_ENC0_P0_MASK);
  475. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC0_P0_315C,
  476. vm->hsync_len,
  477. PGEN_HSYNC_PULSE_WIDTH_DP_ENC0_P0_MASK);
  478. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC0_P0_3160,
  479. vm->hback_porch + vm->hsync_len,
  480. PGEN_HFDE_START_DP_ENC0_P0_MASK);
  481. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC0_P0_3164,
  482. vm->hactive,
  483. PGEN_HFDE_ACTIVE_WIDTH_DP_ENC0_P0_MASK);
  484. /* vertical */
  485. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC0_P0_3168,
  486. mode.vtotal,
  487. PGEN_VTOTAL_DP_ENC0_P0_MASK);
  488. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC0_P0_316C,
  489. vm->vfront_porch,
  490. PGEN_VSYNC_RISING_DP_ENC0_P0_MASK);
  491. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC0_P0_3170,
  492. vm->vsync_len,
  493. PGEN_VSYNC_PULSE_WIDTH_DP_ENC0_P0_MASK);
  494. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC0_P0_3174,
  495. vm->vback_porch + vm->vsync_len,
  496. PGEN_VFDE_START_DP_ENC0_P0_MASK);
  497. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC0_P0_3178,
  498. vm->vactive,
  499. PGEN_VFDE_ACTIVE_WIDTH_DP_ENC0_P0_MASK);
  500. }
  501. static int mtk_dp_set_color_format(struct mtk_dp *mtk_dp,
  502. enum dp_pixelformat color_format)
  503. {
  504. u32 val;
  505. u32 misc0_color;
  506. switch (color_format) {
  507. case DP_PIXELFORMAT_YUV422:
  508. val = PIXEL_ENCODE_FORMAT_DP_ENC0_P0_YCBCR422;
  509. misc0_color = DP_COLOR_FORMAT_YCbCr422;
  510. break;
  511. case DP_PIXELFORMAT_RGB:
  512. val = PIXEL_ENCODE_FORMAT_DP_ENC0_P0_RGB;
  513. misc0_color = DP_COLOR_FORMAT_RGB;
  514. break;
  515. default:
  516. drm_warn(mtk_dp->drm_dev, "Unsupported color format: %d\n",
  517. color_format);
  518. return -EINVAL;
  519. }
  520. /* update MISC0 */
  521. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC0_P0_3034,
  522. misc0_color,
  523. DP_TEST_COLOR_FORMAT_MASK);
  524. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC0_P0_303C,
  525. val, PIXEL_ENCODE_FORMAT_DP_ENC0_P0_MASK);
  526. return 0;
  527. }
  528. static void mtk_dp_set_color_depth(struct mtk_dp *mtk_dp)
  529. {
  530. /* Only support 8 bits currently */
  531. /* Update MISC0 */
  532. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC0_P0_3034,
  533. DP_MSA_MISC_8_BPC, DP_TEST_BIT_DEPTH_MASK);
  534. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC0_P0_303C,
  535. VIDEO_COLOR_DEPTH_DP_ENC0_P0_8BIT,
  536. VIDEO_COLOR_DEPTH_DP_ENC0_P0_MASK);
  537. }
  538. static void mtk_dp_config_mn_mode(struct mtk_dp *mtk_dp)
  539. {
  540. /* 0: hw mode, 1: sw mode */
  541. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC0_P0_3004,
  542. 0, VIDEO_M_CODE_SEL_DP_ENC0_P0_MASK);
  543. }
  544. static void mtk_dp_set_sram_read_start(struct mtk_dp *mtk_dp, u32 val)
  545. {
  546. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC0_P0_303C,
  547. val, SRAM_START_READ_THRD_DP_ENC0_P0_MASK);
  548. }
  549. static void mtk_dp_setup_encoder(struct mtk_dp *mtk_dp)
  550. {
  551. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC0_P0_303C,
  552. VIDEO_MN_GEN_EN_DP_ENC0_P0,
  553. VIDEO_MN_GEN_EN_DP_ENC0_P0);
  554. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC0_P0_3040,
  555. SDP_DOWN_CNT_DP_ENC0_P0_VAL,
  556. SDP_DOWN_CNT_INIT_DP_ENC0_P0_MASK);
  557. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC1_P0_3364,
  558. SDP_DOWN_CNT_IN_HBLANK_DP_ENC1_P0_VAL,
  559. SDP_DOWN_CNT_INIT_IN_HBLANK_DP_ENC1_P0_MASK);
  560. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC1_P0_3300,
  561. VIDEO_AFIFO_RDY_SEL_DP_ENC1_P0_VAL << 8,
  562. VIDEO_AFIFO_RDY_SEL_DP_ENC1_P0_MASK);
  563. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC1_P0_3364,
  564. FIFO_READ_START_POINT_DP_ENC1_P0_VAL << 12,
  565. FIFO_READ_START_POINT_DP_ENC1_P0_MASK);
  566. mtk_dp_write(mtk_dp, MTK_DP_ENC1_P0_3368, DP_ENC1_P0_3368_VAL);
  567. }
  568. static void mtk_dp_pg_enable(struct mtk_dp *mtk_dp, bool enable)
  569. {
  570. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC0_P0_3038,
  571. enable ? VIDEO_SOURCE_SEL_DP_ENC0_P0_MASK : 0,
  572. VIDEO_SOURCE_SEL_DP_ENC0_P0_MASK);
  573. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC0_P0_31B0,
  574. PGEN_PATTERN_SEL_VAL << 4, PGEN_PATTERN_SEL_MASK);
  575. }
  576. static void mtk_dp_audio_setup_channels(struct mtk_dp *mtk_dp,
  577. struct mtk_dp_audio_cfg *cfg)
  578. {
  579. u32 channel_enable_bits;
  580. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC1_P0_3324,
  581. AUDIO_SOURCE_MUX_DP_ENC1_P0_DPRX,
  582. AUDIO_SOURCE_MUX_DP_ENC1_P0_MASK);
  583. /* audio channel count change reset */
  584. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC1_P0_33F4,
  585. DP_ENC_DUMMY_RW_1, DP_ENC_DUMMY_RW_1);
  586. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC1_P0_3304,
  587. AU_PRTY_REGEN_DP_ENC1_P0_MASK |
  588. AU_CH_STS_REGEN_DP_ENC1_P0_MASK |
  589. AUDIO_SAMPLE_PRSENT_REGEN_DP_ENC1_P0_MASK,
  590. AU_PRTY_REGEN_DP_ENC1_P0_MASK |
  591. AU_CH_STS_REGEN_DP_ENC1_P0_MASK |
  592. AUDIO_SAMPLE_PRSENT_REGEN_DP_ENC1_P0_MASK);
  593. switch (cfg->channels) {
  594. case 2:
  595. channel_enable_bits = AUDIO_2CH_SEL_DP_ENC0_P0_MASK |
  596. AUDIO_2CH_EN_DP_ENC0_P0_MASK;
  597. break;
  598. case 8:
  599. default:
  600. channel_enable_bits = AUDIO_8CH_SEL_DP_ENC0_P0_MASK |
  601. AUDIO_8CH_EN_DP_ENC0_P0_MASK;
  602. break;
  603. }
  604. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC0_P0_3088,
  605. channel_enable_bits | AU_EN_DP_ENC0_P0,
  606. AUDIO_2CH_SEL_DP_ENC0_P0_MASK |
  607. AUDIO_2CH_EN_DP_ENC0_P0_MASK |
  608. AUDIO_8CH_SEL_DP_ENC0_P0_MASK |
  609. AUDIO_8CH_EN_DP_ENC0_P0_MASK |
  610. AU_EN_DP_ENC0_P0);
  611. /* audio channel count change reset */
  612. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC1_P0_33F4, 0, DP_ENC_DUMMY_RW_1);
  613. /* enable audio reset */
  614. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC1_P0_33F4,
  615. DP_ENC_DUMMY_RW_1_AUDIO_RST_EN,
  616. DP_ENC_DUMMY_RW_1_AUDIO_RST_EN);
  617. }
  618. static void mtk_dp_audio_channel_status_set(struct mtk_dp *mtk_dp,
  619. struct mtk_dp_audio_cfg *cfg)
  620. {
  621. struct snd_aes_iec958 iec = { 0 };
  622. switch (cfg->sample_rate) {
  623. case 32000:
  624. iec.status[3] = IEC958_AES3_CON_FS_32000;
  625. break;
  626. case 44100:
  627. iec.status[3] = IEC958_AES3_CON_FS_44100;
  628. break;
  629. case 48000:
  630. iec.status[3] = IEC958_AES3_CON_FS_48000;
  631. break;
  632. case 88200:
  633. iec.status[3] = IEC958_AES3_CON_FS_88200;
  634. break;
  635. case 96000:
  636. iec.status[3] = IEC958_AES3_CON_FS_96000;
  637. break;
  638. case 192000:
  639. iec.status[3] = IEC958_AES3_CON_FS_192000;
  640. break;
  641. default:
  642. iec.status[3] = IEC958_AES3_CON_FS_NOTID;
  643. break;
  644. }
  645. switch (cfg->word_length_bits) {
  646. case 16:
  647. iec.status[4] = IEC958_AES4_CON_WORDLEN_20_16;
  648. break;
  649. case 20:
  650. iec.status[4] = IEC958_AES4_CON_WORDLEN_20_16 |
  651. IEC958_AES4_CON_MAX_WORDLEN_24;
  652. break;
  653. case 24:
  654. iec.status[4] = IEC958_AES4_CON_WORDLEN_24_20 |
  655. IEC958_AES4_CON_MAX_WORDLEN_24;
  656. break;
  657. default:
  658. iec.status[4] = IEC958_AES4_CON_WORDLEN_NOTID;
  659. }
  660. /* IEC 60958 consumer channel status bits */
  661. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC0_P0_308C,
  662. 0, CH_STATUS_0_DP_ENC0_P0_MASK);
  663. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC0_P0_3090,
  664. iec.status[3] << 8, CH_STATUS_1_DP_ENC0_P0_MASK);
  665. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC0_P0_3094,
  666. iec.status[4], CH_STATUS_2_DP_ENC0_P0_MASK);
  667. }
  668. static void mtk_dp_audio_sdp_asp_set_channels(struct mtk_dp *mtk_dp,
  669. int channels)
  670. {
  671. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC0_P0_312C,
  672. (min(8, channels) - 1) << 8,
  673. ASP_HB2_DP_ENC0_P0_MASK | ASP_HB3_DP_ENC0_P0_MASK);
  674. }
  675. static void mtk_dp_audio_set_divider(struct mtk_dp *mtk_dp)
  676. {
  677. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC0_P0_30BC,
  678. mtk_dp->data->audio_m_div2_bit,
  679. AUDIO_M_CODE_MULT_DIV_SEL_DP_ENC0_P0_MASK);
  680. }
  681. static void mtk_dp_sdp_trigger_aui(struct mtk_dp *mtk_dp)
  682. {
  683. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC1_P0_3280,
  684. MTK_DP_SDP_AUI, SDP_PACKET_TYPE_DP_ENC1_P0_MASK);
  685. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC1_P0_3280,
  686. SDP_PACKET_W_DP_ENC1_P0, SDP_PACKET_W_DP_ENC1_P0);
  687. }
  688. static void mtk_dp_sdp_set_data(struct mtk_dp *mtk_dp, u8 *data_bytes)
  689. {
  690. mtk_dp_bulk_16bit_write(mtk_dp, MTK_DP_ENC1_P0_3200,
  691. data_bytes, 0x10);
  692. }
  693. static void mtk_dp_sdp_set_header_aui(struct mtk_dp *mtk_dp,
  694. struct dp_sdp_header *header)
  695. {
  696. u32 db_addr = MTK_DP_ENC0_P0_30D8 + (MTK_DP_SDP_AUI - 1) * 8;
  697. mtk_dp_bulk_16bit_write(mtk_dp, db_addr, (u8 *)header, 4);
  698. }
  699. static void mtk_dp_disable_sdp_aui(struct mtk_dp *mtk_dp)
  700. {
  701. /* Disable periodic send */
  702. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC0_P0_30A8 & 0xfffc, 0,
  703. 0xff << ((MTK_DP_ENC0_P0_30A8 & 3) * 8));
  704. }
  705. static void mtk_dp_setup_sdp_aui(struct mtk_dp *mtk_dp,
  706. struct dp_sdp *sdp)
  707. {
  708. u32 shift;
  709. mtk_dp_sdp_set_data(mtk_dp, sdp->db);
  710. mtk_dp_sdp_set_header_aui(mtk_dp, &sdp->sdp_header);
  711. mtk_dp_disable_sdp_aui(mtk_dp);
  712. shift = (MTK_DP_ENC0_P0_30A8 & 3) * 8;
  713. mtk_dp_sdp_trigger_aui(mtk_dp);
  714. /* Enable periodic sending */
  715. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC0_P0_30A8 & 0xfffc,
  716. 0x05 << shift, 0xff << shift);
  717. }
  718. static void mtk_dp_aux_irq_clear(struct mtk_dp *mtk_dp)
  719. {
  720. mtk_dp_write(mtk_dp, MTK_DP_AUX_P0_3640, DP_AUX_P0_3640_VAL);
  721. }
  722. static void mtk_dp_aux_set_cmd(struct mtk_dp *mtk_dp, u8 cmd, u32 addr)
  723. {
  724. mtk_dp_update_bits(mtk_dp, MTK_DP_AUX_P0_3644,
  725. cmd, MCU_REQUEST_COMMAND_AUX_TX_P0_MASK);
  726. mtk_dp_update_bits(mtk_dp, MTK_DP_AUX_P0_3648,
  727. addr, MCU_REQUEST_ADDRESS_LSB_AUX_TX_P0_MASK);
  728. mtk_dp_update_bits(mtk_dp, MTK_DP_AUX_P0_364C,
  729. addr >> 16, MCU_REQUEST_ADDRESS_MSB_AUX_TX_P0_MASK);
  730. }
  731. static void mtk_dp_aux_clear_fifo(struct mtk_dp *mtk_dp)
  732. {
  733. mtk_dp_update_bits(mtk_dp, MTK_DP_AUX_P0_3650,
  734. MCU_ACK_TRAN_COMPLETE_AUX_TX_P0,
  735. MCU_ACK_TRAN_COMPLETE_AUX_TX_P0 |
  736. PHY_FIFO_RST_AUX_TX_P0_MASK |
  737. MCU_REQ_DATA_NUM_AUX_TX_P0_MASK);
  738. }
  739. static void mtk_dp_aux_request_ready(struct mtk_dp *mtk_dp)
  740. {
  741. mtk_dp_update_bits(mtk_dp, MTK_DP_AUX_P0_3630,
  742. AUX_TX_REQUEST_READY_AUX_TX_P0,
  743. AUX_TX_REQUEST_READY_AUX_TX_P0);
  744. }
  745. static void mtk_dp_aux_fill_write_fifo(struct mtk_dp *mtk_dp, u8 *buf,
  746. size_t length)
  747. {
  748. mtk_dp_bulk_16bit_write(mtk_dp, MTK_DP_AUX_P0_3708, buf, length);
  749. }
  750. static void mtk_dp_aux_read_rx_fifo(struct mtk_dp *mtk_dp, u8 *buf,
  751. size_t length, int read_delay)
  752. {
  753. int read_pos;
  754. mtk_dp_update_bits(mtk_dp, MTK_DP_AUX_P0_3620,
  755. 0, AUX_RD_MODE_AUX_TX_P0_MASK);
  756. for (read_pos = 0; read_pos < length; read_pos++) {
  757. mtk_dp_update_bits(mtk_dp, MTK_DP_AUX_P0_3620,
  758. AUX_RX_FIFO_READ_PULSE_TX_P0,
  759. AUX_RX_FIFO_READ_PULSE_TX_P0);
  760. /* Hardware needs time to update the data */
  761. usleep_range(read_delay, read_delay * 2);
  762. buf[read_pos] = (u8)(mtk_dp_read(mtk_dp, MTK_DP_AUX_P0_3620) &
  763. AUX_RX_FIFO_READ_DATA_AUX_TX_P0_MASK);
  764. }
  765. }
  766. static void mtk_dp_aux_set_length(struct mtk_dp *mtk_dp, size_t length)
  767. {
  768. if (length > 0) {
  769. mtk_dp_update_bits(mtk_dp, MTK_DP_AUX_P0_3650,
  770. (length - 1) << 12,
  771. MCU_REQ_DATA_NUM_AUX_TX_P0_MASK);
  772. mtk_dp_update_bits(mtk_dp, MTK_DP_AUX_P0_362C,
  773. 0,
  774. AUX_NO_LENGTH_AUX_TX_P0 |
  775. AUX_TX_AUXTX_OV_EN_AUX_TX_P0_MASK |
  776. AUX_RESERVED_RW_0_AUX_TX_P0_MASK);
  777. } else {
  778. mtk_dp_update_bits(mtk_dp, MTK_DP_AUX_P0_362C,
  779. AUX_NO_LENGTH_AUX_TX_P0,
  780. AUX_NO_LENGTH_AUX_TX_P0 |
  781. AUX_TX_AUXTX_OV_EN_AUX_TX_P0_MASK |
  782. AUX_RESERVED_RW_0_AUX_TX_P0_MASK);
  783. }
  784. }
  785. static int mtk_dp_aux_wait_for_completion(struct mtk_dp *mtk_dp, bool is_read)
  786. {
  787. int wait_reply = MTK_DP_AUX_WAIT_REPLY_COUNT;
  788. while (--wait_reply) {
  789. u32 aux_irq_status;
  790. if (is_read) {
  791. u32 fifo_status = mtk_dp_read(mtk_dp, MTK_DP_AUX_P0_3618);
  792. if (fifo_status &
  793. (AUX_RX_FIFO_WRITE_POINTER_AUX_TX_P0_MASK |
  794. AUX_RX_FIFO_FULL_AUX_TX_P0_MASK)) {
  795. return 0;
  796. }
  797. }
  798. aux_irq_status = mtk_dp_read(mtk_dp, MTK_DP_AUX_P0_3640);
  799. if (aux_irq_status & AUX_RX_AUX_RECV_COMPLETE_IRQ_AUX_TX_P0)
  800. return 0;
  801. if (aux_irq_status & AUX_400US_TIMEOUT_IRQ_AUX_TX_P0)
  802. return -ETIMEDOUT;
  803. /* Give the hardware a chance to reach completion before retrying */
  804. usleep_range(100, 500);
  805. }
  806. return -ETIMEDOUT;
  807. }
  808. static int mtk_dp_aux_do_transfer(struct mtk_dp *mtk_dp, bool is_read, u8 cmd,
  809. u32 addr, u8 *buf, size_t length, u8 *reply_cmd)
  810. {
  811. int ret;
  812. if (is_read && (length > DP_AUX_MAX_PAYLOAD_BYTES ||
  813. (cmd == DP_AUX_NATIVE_READ && !length)))
  814. return -EINVAL;
  815. if (!is_read)
  816. mtk_dp_update_bits(mtk_dp, MTK_DP_AUX_P0_3704,
  817. AUX_TX_FIFO_NEW_MODE_EN_AUX_TX_P0,
  818. AUX_TX_FIFO_NEW_MODE_EN_AUX_TX_P0);
  819. /* We need to clear fifo and irq before sending commands to the sink device. */
  820. mtk_dp_aux_clear_fifo(mtk_dp);
  821. mtk_dp_aux_irq_clear(mtk_dp);
  822. mtk_dp_aux_set_cmd(mtk_dp, cmd, addr);
  823. mtk_dp_aux_set_length(mtk_dp, length);
  824. if (!is_read) {
  825. if (length)
  826. mtk_dp_aux_fill_write_fifo(mtk_dp, buf, length);
  827. mtk_dp_update_bits(mtk_dp, MTK_DP_AUX_P0_3704,
  828. AUX_TX_FIFO_WDATA_NEW_MODE_T_AUX_TX_P0_MASK,
  829. AUX_TX_FIFO_WDATA_NEW_MODE_T_AUX_TX_P0_MASK);
  830. }
  831. mtk_dp_aux_request_ready(mtk_dp);
  832. /* Wait for feedback from sink device. */
  833. ret = mtk_dp_aux_wait_for_completion(mtk_dp, is_read);
  834. *reply_cmd = mtk_dp_read(mtk_dp, MTK_DP_AUX_P0_3624) &
  835. AUX_RX_REPLY_COMMAND_AUX_TX_P0_MASK;
  836. if (ret) {
  837. u32 phy_status = mtk_dp_read(mtk_dp, MTK_DP_AUX_P0_3628) &
  838. AUX_RX_PHY_STATE_AUX_TX_P0_MASK;
  839. if (phy_status != AUX_RX_PHY_STATE_AUX_TX_P0_RX_IDLE) {
  840. dev_err(mtk_dp->dev,
  841. "AUX Rx Aux hang, need SW reset\n");
  842. return -EIO;
  843. }
  844. return -ETIMEDOUT;
  845. }
  846. if (!length) {
  847. mtk_dp_update_bits(mtk_dp, MTK_DP_AUX_P0_362C,
  848. 0,
  849. AUX_NO_LENGTH_AUX_TX_P0 |
  850. AUX_TX_AUXTX_OV_EN_AUX_TX_P0_MASK |
  851. AUX_RESERVED_RW_0_AUX_TX_P0_MASK);
  852. } else if (is_read) {
  853. int read_delay;
  854. if (cmd == (DP_AUX_I2C_READ | DP_AUX_I2C_MOT) ||
  855. cmd == DP_AUX_I2C_READ)
  856. read_delay = 500;
  857. else
  858. read_delay = 100;
  859. mtk_dp_aux_read_rx_fifo(mtk_dp, buf, length, read_delay);
  860. }
  861. return 0;
  862. }
  863. static void mtk_dp_set_swing_pre_emphasis(struct mtk_dp *mtk_dp, int lane_num,
  864. int swing_val, int preemphasis)
  865. {
  866. u32 lane_shift = lane_num * DP_TX1_VOLT_SWING_SHIFT;
  867. dev_dbg(mtk_dp->dev,
  868. "link training: swing_val = 0x%x, pre-emphasis = 0x%x\n",
  869. swing_val, preemphasis);
  870. mtk_dp_update_bits(mtk_dp, MTK_DP_TOP_SWING_EMP,
  871. swing_val << (DP_TX0_VOLT_SWING_SHIFT + lane_shift),
  872. DP_TX0_VOLT_SWING_MASK << lane_shift);
  873. mtk_dp_update_bits(mtk_dp, MTK_DP_TOP_SWING_EMP,
  874. preemphasis << (DP_TX0_PRE_EMPH_SHIFT + lane_shift),
  875. DP_TX0_PRE_EMPH_MASK << lane_shift);
  876. }
  877. static void mtk_dp_reset_swing_pre_emphasis(struct mtk_dp *mtk_dp)
  878. {
  879. mtk_dp_update_bits(mtk_dp, MTK_DP_TOP_SWING_EMP,
  880. 0,
  881. DP_TX0_VOLT_SWING_MASK |
  882. DP_TX1_VOLT_SWING_MASK |
  883. DP_TX2_VOLT_SWING_MASK |
  884. DP_TX3_VOLT_SWING_MASK |
  885. DP_TX0_PRE_EMPH_MASK |
  886. DP_TX1_PRE_EMPH_MASK |
  887. DP_TX2_PRE_EMPH_MASK |
  888. DP_TX3_PRE_EMPH_MASK);
  889. }
  890. static u32 mtk_dp_swirq_get_clear(struct mtk_dp *mtk_dp)
  891. {
  892. u32 irq_status = mtk_dp_read(mtk_dp, MTK_DP_TRANS_P0_35D0) &
  893. SW_IRQ_FINAL_STATUS_DP_TRANS_P0_MASK;
  894. if (irq_status) {
  895. mtk_dp_update_bits(mtk_dp, MTK_DP_TRANS_P0_35C8,
  896. irq_status, SW_IRQ_CLR_DP_TRANS_P0_MASK);
  897. mtk_dp_update_bits(mtk_dp, MTK_DP_TRANS_P0_35C8,
  898. 0, SW_IRQ_CLR_DP_TRANS_P0_MASK);
  899. }
  900. return irq_status;
  901. }
  902. static u32 mtk_dp_hwirq_get_clear(struct mtk_dp *mtk_dp)
  903. {
  904. u32 irq_status = (mtk_dp_read(mtk_dp, MTK_DP_TRANS_P0_3418) &
  905. IRQ_STATUS_DP_TRANS_P0_MASK) >> 12;
  906. if (irq_status) {
  907. mtk_dp_update_bits(mtk_dp, MTK_DP_TRANS_P0_3418,
  908. irq_status, IRQ_CLR_DP_TRANS_P0_MASK);
  909. mtk_dp_update_bits(mtk_dp, MTK_DP_TRANS_P0_3418,
  910. 0, IRQ_CLR_DP_TRANS_P0_MASK);
  911. }
  912. return irq_status;
  913. }
  914. static void mtk_dp_hwirq_enable(struct mtk_dp *mtk_dp, bool enable)
  915. {
  916. mtk_dp_update_bits(mtk_dp, MTK_DP_TRANS_P0_3418,
  917. enable ? 0 :
  918. IRQ_MASK_DP_TRANS_P0_DISC_IRQ |
  919. IRQ_MASK_DP_TRANS_P0_CONN_IRQ |
  920. IRQ_MASK_DP_TRANS_P0_INT_IRQ,
  921. IRQ_MASK_DP_TRANS_P0_MASK);
  922. }
  923. static void mtk_dp_initialize_settings(struct mtk_dp *mtk_dp)
  924. {
  925. mtk_dp_update_bits(mtk_dp, MTK_DP_TRANS_P0_342C,
  926. XTAL_FREQ_DP_TRANS_P0_DEFAULT,
  927. XTAL_FREQ_DP_TRANS_P0_MASK);
  928. mtk_dp_update_bits(mtk_dp, MTK_DP_TRANS_P0_3540,
  929. FEC_CLOCK_EN_MODE_DP_TRANS_P0,
  930. FEC_CLOCK_EN_MODE_DP_TRANS_P0);
  931. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC0_P0_31EC,
  932. AUDIO_CH_SRC_SEL_DP_ENC0_P0,
  933. AUDIO_CH_SRC_SEL_DP_ENC0_P0);
  934. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC0_P0_304C,
  935. 0, SDP_VSYNC_RISING_MASK_DP_ENC0_P0_MASK);
  936. mtk_dp_update_bits(mtk_dp, MTK_DP_TOP_IRQ_MASK,
  937. IRQ_MASK_AUX_TOP_IRQ, IRQ_MASK_AUX_TOP_IRQ);
  938. }
  939. static void mtk_dp_initialize_hpd_detect_settings(struct mtk_dp *mtk_dp)
  940. {
  941. u32 val;
  942. /* Debounce threshold */
  943. mtk_dp_update_bits(mtk_dp, MTK_DP_TRANS_P0_3410,
  944. 8, HPD_DEB_THD_DP_TRANS_P0_MASK);
  945. val = (HPD_INT_THD_DP_TRANS_P0_LOWER_500US |
  946. HPD_INT_THD_DP_TRANS_P0_UPPER_1100US) << 4;
  947. mtk_dp_update_bits(mtk_dp, MTK_DP_TRANS_P0_3410,
  948. val, HPD_INT_THD_DP_TRANS_P0_MASK);
  949. /*
  950. * Connect threshold 1.5ms + 5 x 0.1ms = 2ms
  951. * Disconnect threshold 1.5ms + 5 x 0.1ms = 2ms
  952. */
  953. val = (5 << 8) | (5 << 12);
  954. mtk_dp_update_bits(mtk_dp, MTK_DP_TRANS_P0_3410,
  955. val,
  956. HPD_DISC_THD_DP_TRANS_P0_MASK |
  957. HPD_CONN_THD_DP_TRANS_P0_MASK);
  958. mtk_dp_update_bits(mtk_dp, MTK_DP_TRANS_P0_3430,
  959. HPD_INT_THD_ECO_DP_TRANS_P0_HIGH_BOUND_EXT,
  960. HPD_INT_THD_ECO_DP_TRANS_P0_MASK);
  961. }
  962. static void mtk_dp_initialize_aux_settings(struct mtk_dp *mtk_dp)
  963. {
  964. /* modify timeout threshold = 0x1595 */
  965. mtk_dp_update_bits(mtk_dp, MTK_DP_AUX_P0_360C,
  966. AUX_TIMEOUT_THR_AUX_TX_P0_VAL,
  967. AUX_TIMEOUT_THR_AUX_TX_P0_MASK);
  968. mtk_dp_update_bits(mtk_dp, MTK_DP_AUX_P0_3658,
  969. 0, AUX_TX_OV_EN_AUX_TX_P0_MASK);
  970. /* 25 for 26M */
  971. mtk_dp_update_bits(mtk_dp, MTK_DP_AUX_P0_3634,
  972. AUX_TX_OVER_SAMPLE_RATE_FOR_26M << 8,
  973. AUX_TX_OVER_SAMPLE_RATE_AUX_TX_P0_MASK);
  974. /* 13 for 26M */
  975. mtk_dp_update_bits(mtk_dp, MTK_DP_AUX_P0_3614,
  976. AUX_RX_UI_CNT_THR_AUX_FOR_26M,
  977. AUX_RX_UI_CNT_THR_AUX_TX_P0_MASK);
  978. mtk_dp_update_bits(mtk_dp, MTK_DP_AUX_P0_37C8,
  979. MTK_ATOP_EN_AUX_TX_P0,
  980. MTK_ATOP_EN_AUX_TX_P0);
  981. /* Set complete reply mode for AUX */
  982. mtk_dp_update_bits(mtk_dp, MTK_DP_AUX_P0_3690,
  983. RX_REPLY_COMPLETE_MODE_AUX_TX_P0,
  984. RX_REPLY_COMPLETE_MODE_AUX_TX_P0);
  985. }
  986. static void mtk_dp_initialize_digital_settings(struct mtk_dp *mtk_dp)
  987. {
  988. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC0_P0_304C,
  989. 0, VBID_VIDEO_MUTE_DP_ENC0_P0_MASK);
  990. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC1_P0_3368,
  991. BS2BS_MODE_DP_ENC1_P0_VAL << 12,
  992. BS2BS_MODE_DP_ENC1_P0_MASK);
  993. /* dp tx encoder reset all sw */
  994. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC0_P0_3004,
  995. DP_TX_ENCODER_4P_RESET_SW_DP_ENC0_P0,
  996. DP_TX_ENCODER_4P_RESET_SW_DP_ENC0_P0);
  997. /* Wait for sw reset to complete */
  998. usleep_range(1000, 5000);
  999. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC0_P0_3004,
  1000. 0, DP_TX_ENCODER_4P_RESET_SW_DP_ENC0_P0);
  1001. }
  1002. static void mtk_dp_digital_sw_reset(struct mtk_dp *mtk_dp)
  1003. {
  1004. mtk_dp_update_bits(mtk_dp, MTK_DP_TRANS_P0_340C,
  1005. DP_TX_TRANSMITTER_4P_RESET_SW_DP_TRANS_P0,
  1006. DP_TX_TRANSMITTER_4P_RESET_SW_DP_TRANS_P0);
  1007. /* Wait for sw reset to complete */
  1008. usleep_range(1000, 5000);
  1009. mtk_dp_update_bits(mtk_dp, MTK_DP_TRANS_P0_340C,
  1010. 0, DP_TX_TRANSMITTER_4P_RESET_SW_DP_TRANS_P0);
  1011. }
  1012. static void mtk_dp_set_lanes(struct mtk_dp *mtk_dp, int lanes)
  1013. {
  1014. mtk_dp_update_bits(mtk_dp, MTK_DP_TRANS_P0_35F0,
  1015. lanes == 0 ? 0 : DP_TRANS_DUMMY_RW_0,
  1016. DP_TRANS_DUMMY_RW_0_MASK);
  1017. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC0_P0_3000,
  1018. lanes, LANE_NUM_DP_ENC0_P0_MASK);
  1019. mtk_dp_update_bits(mtk_dp, MTK_DP_TRANS_P0_34A4,
  1020. lanes << 2, LANE_NUM_DP_TRANS_P0_MASK);
  1021. }
  1022. static void mtk_dp_get_calibration_data(struct mtk_dp *mtk_dp)
  1023. {
  1024. const struct mtk_dp_efuse_fmt *fmt;
  1025. struct device *dev = mtk_dp->dev;
  1026. struct nvmem_cell *cell;
  1027. u32 *cal_data = mtk_dp->cal_data;
  1028. u32 *buf;
  1029. int i;
  1030. size_t len;
  1031. cell = nvmem_cell_get(dev, "dp_calibration_data");
  1032. if (IS_ERR(cell)) {
  1033. dev_warn(dev, "Failed to get nvmem cell dp_calibration_data\n");
  1034. goto use_default_val;
  1035. }
  1036. buf = (u32 *)nvmem_cell_read(cell, &len);
  1037. nvmem_cell_put(cell);
  1038. if (IS_ERR(buf) || ((len / sizeof(u32)) != 4)) {
  1039. dev_warn(dev, "Failed to read nvmem_cell_read\n");
  1040. if (!IS_ERR(buf))
  1041. kfree(buf);
  1042. goto use_default_val;
  1043. }
  1044. for (i = 0; i < MTK_DP_CAL_MAX; i++) {
  1045. fmt = &mtk_dp->data->efuse_fmt[i];
  1046. cal_data[i] = (buf[fmt->idx] >> fmt->shift) & fmt->mask;
  1047. if (cal_data[i] < fmt->min_val || cal_data[i] > fmt->max_val) {
  1048. dev_warn(mtk_dp->dev, "Invalid efuse data, idx = %d\n", i);
  1049. kfree(buf);
  1050. goto use_default_val;
  1051. }
  1052. }
  1053. kfree(buf);
  1054. return;
  1055. use_default_val:
  1056. dev_warn(mtk_dp->dev, "Use default calibration data\n");
  1057. for (i = 0; i < MTK_DP_CAL_MAX; i++)
  1058. cal_data[i] = mtk_dp->data->efuse_fmt[i].default_val;
  1059. }
  1060. static void mtk_dp_set_calibration_data(struct mtk_dp *mtk_dp)
  1061. {
  1062. u32 *cal_data = mtk_dp->cal_data;
  1063. mtk_dp_update_bits(mtk_dp, DP_PHY_GLB_DPAUX_TX,
  1064. cal_data[MTK_DP_CAL_CLKTX_IMPSE] << 20,
  1065. RG_CKM_PT0_CKTX_IMPSEL);
  1066. mtk_dp_update_bits(mtk_dp, DP_PHY_GLB_BIAS_GEN_00,
  1067. cal_data[MTK_DP_CAL_GLB_BIAS_TRIM] << 16,
  1068. RG_XTP_GLB_BIAS_INTR_CTRL);
  1069. mtk_dp_update_bits(mtk_dp, DP_PHY_LANE_TX_0,
  1070. cal_data[MTK_DP_CAL_LN_TX_IMPSEL_PMOS_0] << 12,
  1071. RG_XTP_LN0_TX_IMPSEL_PMOS);
  1072. mtk_dp_update_bits(mtk_dp, DP_PHY_LANE_TX_0,
  1073. cal_data[MTK_DP_CAL_LN_TX_IMPSEL_NMOS_0] << 16,
  1074. RG_XTP_LN0_TX_IMPSEL_NMOS);
  1075. mtk_dp_update_bits(mtk_dp, DP_PHY_LANE_TX_1,
  1076. cal_data[MTK_DP_CAL_LN_TX_IMPSEL_PMOS_1] << 12,
  1077. RG_XTP_LN1_TX_IMPSEL_PMOS);
  1078. mtk_dp_update_bits(mtk_dp, DP_PHY_LANE_TX_1,
  1079. cal_data[MTK_DP_CAL_LN_TX_IMPSEL_NMOS_1] << 16,
  1080. RG_XTP_LN1_TX_IMPSEL_NMOS);
  1081. mtk_dp_update_bits(mtk_dp, DP_PHY_LANE_TX_2,
  1082. cal_data[MTK_DP_CAL_LN_TX_IMPSEL_PMOS_2] << 12,
  1083. RG_XTP_LN2_TX_IMPSEL_PMOS);
  1084. mtk_dp_update_bits(mtk_dp, DP_PHY_LANE_TX_2,
  1085. cal_data[MTK_DP_CAL_LN_TX_IMPSEL_NMOS_2] << 16,
  1086. RG_XTP_LN2_TX_IMPSEL_NMOS);
  1087. mtk_dp_update_bits(mtk_dp, DP_PHY_LANE_TX_3,
  1088. cal_data[MTK_DP_CAL_LN_TX_IMPSEL_PMOS_3] << 12,
  1089. RG_XTP_LN3_TX_IMPSEL_PMOS);
  1090. mtk_dp_update_bits(mtk_dp, DP_PHY_LANE_TX_3,
  1091. cal_data[MTK_DP_CAL_LN_TX_IMPSEL_NMOS_3] << 16,
  1092. RG_XTP_LN3_TX_IMPSEL_NMOS);
  1093. }
  1094. static int mtk_dp_phy_configure(struct mtk_dp *mtk_dp,
  1095. u32 link_rate, int lane_count)
  1096. {
  1097. int ret;
  1098. union phy_configure_opts phy_opts = {
  1099. .dp = {
  1100. .link_rate = drm_dp_bw_code_to_link_rate(link_rate) / 100,
  1101. .set_rate = 1,
  1102. .lanes = lane_count,
  1103. .set_lanes = 1,
  1104. .ssc = mtk_dp->train_info.sink_ssc,
  1105. }
  1106. };
  1107. mtk_dp_update_bits(mtk_dp, MTK_DP_TOP_PWR_STATE, DP_PWR_STATE_BANDGAP,
  1108. DP_PWR_STATE_MASK);
  1109. ret = phy_configure(mtk_dp->phy, &phy_opts);
  1110. if (ret)
  1111. return ret;
  1112. mtk_dp_set_calibration_data(mtk_dp);
  1113. mtk_dp_update_bits(mtk_dp, MTK_DP_TOP_PWR_STATE,
  1114. DP_PWR_STATE_BANDGAP_TPLL_LANE, DP_PWR_STATE_MASK);
  1115. return 0;
  1116. }
  1117. static void mtk_dp_set_idle_pattern(struct mtk_dp *mtk_dp, bool enable)
  1118. {
  1119. u32 val = POST_MISC_DATA_LANE0_OV_DP_TRANS_P0_MASK |
  1120. POST_MISC_DATA_LANE1_OV_DP_TRANS_P0_MASK |
  1121. POST_MISC_DATA_LANE2_OV_DP_TRANS_P0_MASK |
  1122. POST_MISC_DATA_LANE3_OV_DP_TRANS_P0_MASK;
  1123. mtk_dp_update_bits(mtk_dp, MTK_DP_TRANS_P0_3580,
  1124. enable ? val : 0, val);
  1125. }
  1126. static void mtk_dp_train_set_pattern(struct mtk_dp *mtk_dp, int pattern)
  1127. {
  1128. /* TPS1 */
  1129. if (pattern == 1)
  1130. mtk_dp_set_idle_pattern(mtk_dp, false);
  1131. mtk_dp_update_bits(mtk_dp,
  1132. MTK_DP_TRANS_P0_3400,
  1133. pattern ? BIT(pattern - 1) << 12 : 0,
  1134. PATTERN1_EN_DP_TRANS_P0_MASK |
  1135. PATTERN2_EN_DP_TRANS_P0_MASK |
  1136. PATTERN3_EN_DP_TRANS_P0_MASK |
  1137. PATTERN4_EN_DP_TRANS_P0_MASK);
  1138. }
  1139. static void mtk_dp_set_enhanced_frame_mode(struct mtk_dp *mtk_dp)
  1140. {
  1141. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC0_P0_3000,
  1142. ENHANCED_FRAME_EN_DP_ENC0_P0,
  1143. ENHANCED_FRAME_EN_DP_ENC0_P0);
  1144. }
  1145. static void mtk_dp_training_set_scramble(struct mtk_dp *mtk_dp, bool enable)
  1146. {
  1147. mtk_dp_update_bits(mtk_dp, MTK_DP_TRANS_P0_3404,
  1148. enable ? DP_SCR_EN_DP_TRANS_P0_MASK : 0,
  1149. DP_SCR_EN_DP_TRANS_P0_MASK);
  1150. }
  1151. static void mtk_dp_video_mute(struct mtk_dp *mtk_dp, bool enable)
  1152. {
  1153. struct arm_smccc_res res;
  1154. u32 val = VIDEO_MUTE_SEL_DP_ENC0_P0 |
  1155. (enable ? VIDEO_MUTE_SW_DP_ENC0_P0 : 0);
  1156. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC0_P0_3000,
  1157. val,
  1158. VIDEO_MUTE_SEL_DP_ENC0_P0 |
  1159. VIDEO_MUTE_SW_DP_ENC0_P0);
  1160. arm_smccc_smc(MTK_DP_SIP_CONTROL_AARCH32,
  1161. mtk_dp->data->smc_cmd, enable,
  1162. 0, 0, 0, 0, 0, &res);
  1163. dev_dbg(mtk_dp->dev, "smc cmd: 0x%x, p1: %s, ret: 0x%lx-0x%lx\n",
  1164. mtk_dp->data->smc_cmd, enable ? "enable" : "disable", res.a0, res.a1);
  1165. }
  1166. static void mtk_dp_audio_mute(struct mtk_dp *mtk_dp, bool mute)
  1167. {
  1168. u32 val[3];
  1169. if (mute) {
  1170. val[0] = VBID_AUDIO_MUTE_FLAG_SW_DP_ENC0_P0 |
  1171. VBID_AUDIO_MUTE_FLAG_SEL_DP_ENC0_P0;
  1172. val[1] = 0;
  1173. val[2] = 0;
  1174. } else {
  1175. val[0] = 0;
  1176. val[1] = AU_EN_DP_ENC0_P0;
  1177. /* Send one every two frames */
  1178. val[2] = 0x0F;
  1179. }
  1180. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC0_P0_3030,
  1181. val[0],
  1182. VBID_AUDIO_MUTE_FLAG_SW_DP_ENC0_P0 |
  1183. VBID_AUDIO_MUTE_FLAG_SEL_DP_ENC0_P0);
  1184. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC0_P0_3088,
  1185. val[1], AU_EN_DP_ENC0_P0);
  1186. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC0_P0_30A4,
  1187. val[2], AU_TS_CFG_DP_ENC0_P0_MASK);
  1188. }
  1189. static void mtk_dp_aux_panel_poweron(struct mtk_dp *mtk_dp, bool pwron)
  1190. {
  1191. if (pwron) {
  1192. /* power on aux */
  1193. mtk_dp_update_bits(mtk_dp, MTK_DP_TOP_PWR_STATE,
  1194. DP_PWR_STATE_BANDGAP_TPLL_LANE,
  1195. DP_PWR_STATE_MASK);
  1196. /* power on panel */
  1197. drm_dp_dpcd_writeb(&mtk_dp->aux, DP_SET_POWER, DP_SET_POWER_D0);
  1198. usleep_range(2000, 5000);
  1199. } else {
  1200. /* power off panel */
  1201. drm_dp_dpcd_writeb(&mtk_dp->aux, DP_SET_POWER, DP_SET_POWER_D3);
  1202. usleep_range(2000, 3000);
  1203. /* power off aux */
  1204. mtk_dp_update_bits(mtk_dp, MTK_DP_TOP_PWR_STATE,
  1205. DP_PWR_STATE_BANDGAP_TPLL,
  1206. DP_PWR_STATE_MASK);
  1207. }
  1208. }
  1209. static void mtk_dp_power_enable(struct mtk_dp *mtk_dp)
  1210. {
  1211. mtk_dp_update_bits(mtk_dp, MTK_DP_TOP_RESET_AND_PROBE,
  1212. 0, SW_RST_B_PHYD);
  1213. /* Wait for power enable */
  1214. usleep_range(10, 200);
  1215. mtk_dp_update_bits(mtk_dp, MTK_DP_TOP_RESET_AND_PROBE,
  1216. SW_RST_B_PHYD, SW_RST_B_PHYD);
  1217. mtk_dp_update_bits(mtk_dp, MTK_DP_TOP_PWR_STATE,
  1218. DP_PWR_STATE_BANDGAP_TPLL, DP_PWR_STATE_MASK);
  1219. mtk_dp_write(mtk_dp, MTK_DP_1040,
  1220. RG_DPAUX_RX_VALID_DEGLITCH_EN | RG_XTP_GLB_CKDET_EN |
  1221. RG_DPAUX_RX_EN);
  1222. mtk_dp_update_bits(mtk_dp, MTK_DP_0034, 0, DA_CKM_CKTX0_EN_FORCE_EN);
  1223. }
  1224. static void mtk_dp_power_disable(struct mtk_dp *mtk_dp)
  1225. {
  1226. mtk_dp_write(mtk_dp, MTK_DP_TOP_PWR_STATE, 0);
  1227. mtk_dp_update_bits(mtk_dp, MTK_DP_0034,
  1228. DA_CKM_CKTX0_EN_FORCE_EN, DA_CKM_CKTX0_EN_FORCE_EN);
  1229. /* Disable RX */
  1230. mtk_dp_write(mtk_dp, MTK_DP_1040, 0);
  1231. mtk_dp_write(mtk_dp, MTK_DP_TOP_MEM_PD,
  1232. 0x550 | FUSE_SEL | MEM_ISO_EN);
  1233. }
  1234. static void mtk_dp_initialize_priv_data(struct mtk_dp *mtk_dp)
  1235. {
  1236. bool plugged_in = (mtk_dp->bridge.type == DRM_MODE_CONNECTOR_eDP);
  1237. mtk_dp->train_info.link_rate = DP_LINK_BW_5_4;
  1238. mtk_dp->train_info.lane_count = mtk_dp->max_lanes;
  1239. mtk_dp->train_info.cable_plugged_in = plugged_in;
  1240. mtk_dp->info.format = DP_PIXELFORMAT_RGB;
  1241. memset(&mtk_dp->info.vm, 0, sizeof(struct videomode));
  1242. mtk_dp->audio_enable = false;
  1243. }
  1244. static void mtk_dp_sdp_set_down_cnt_init(struct mtk_dp *mtk_dp,
  1245. u32 sram_read_start)
  1246. {
  1247. u32 sdp_down_cnt_init = 0;
  1248. struct drm_display_mode mode;
  1249. struct videomode *vm = &mtk_dp->info.vm;
  1250. drm_display_mode_from_videomode(vm, &mode);
  1251. if (mode.clock > 0)
  1252. sdp_down_cnt_init = sram_read_start *
  1253. mtk_dp->train_info.link_rate * 2700 * 8 /
  1254. (mode.clock * 4);
  1255. switch (mtk_dp->train_info.lane_count) {
  1256. case 1:
  1257. sdp_down_cnt_init = max_t(u32, sdp_down_cnt_init, 0x1A);
  1258. break;
  1259. case 2:
  1260. /* case for LowResolution && High Audio Sample Rate */
  1261. sdp_down_cnt_init = max_t(u32, sdp_down_cnt_init, 0x10);
  1262. sdp_down_cnt_init += mode.vtotal <= 525 ? 4 : 0;
  1263. break;
  1264. case 4:
  1265. default:
  1266. sdp_down_cnt_init = max_t(u32, sdp_down_cnt_init, 6);
  1267. break;
  1268. }
  1269. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC0_P0_3040,
  1270. sdp_down_cnt_init,
  1271. SDP_DOWN_CNT_INIT_DP_ENC0_P0_MASK);
  1272. }
  1273. static void mtk_dp_sdp_set_down_cnt_init_in_hblank(struct mtk_dp *mtk_dp)
  1274. {
  1275. int pix_clk_mhz;
  1276. u32 dc_offset;
  1277. u32 spd_down_cnt_init = 0;
  1278. struct drm_display_mode mode;
  1279. struct videomode *vm = &mtk_dp->info.vm;
  1280. drm_display_mode_from_videomode(vm, &mode);
  1281. pix_clk_mhz = mtk_dp->info.format == DP_PIXELFORMAT_YUV420 ?
  1282. mode.clock / 2000 : mode.clock / 1000;
  1283. switch (mtk_dp->train_info.lane_count) {
  1284. case 1:
  1285. spd_down_cnt_init = 0x20;
  1286. break;
  1287. case 2:
  1288. dc_offset = (mode.vtotal <= 525) ? 0x14 : 0x00;
  1289. spd_down_cnt_init = 0x18 + dc_offset;
  1290. break;
  1291. case 4:
  1292. default:
  1293. dc_offset = (mode.vtotal <= 525) ? 0x08 : 0x00;
  1294. if (pix_clk_mhz > mtk_dp->train_info.link_rate * 27)
  1295. spd_down_cnt_init = 0x8;
  1296. else
  1297. spd_down_cnt_init = 0x10 + dc_offset;
  1298. break;
  1299. }
  1300. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC1_P0_3364, spd_down_cnt_init,
  1301. SDP_DOWN_CNT_INIT_IN_HBLANK_DP_ENC1_P0_MASK);
  1302. }
  1303. static void mtk_dp_audio_sample_arrange_disable(struct mtk_dp *mtk_dp)
  1304. {
  1305. /* arrange audio packets into the Hblanking and Vblanking area */
  1306. if (!mtk_dp->data->audio_pkt_in_hblank_area)
  1307. return;
  1308. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC1_P0_3374, 0,
  1309. SDP_ASP_INSERT_IN_HBLANK_DP_ENC1_P0_MASK);
  1310. mtk_dp_update_bits(mtk_dp, MTK_DP_ENC1_P0_3374, 0,
  1311. SDP_DOWN_ASP_CNT_INIT_DP_ENC1_P0_MASK);
  1312. }
  1313. static void mtk_dp_setup_tu(struct mtk_dp *mtk_dp)
  1314. {
  1315. u32 sram_read_start = min_t(u32, MTK_DP_TBC_BUF_READ_START_ADDR,
  1316. mtk_dp->info.vm.hactive /
  1317. mtk_dp->train_info.lane_count /
  1318. MTK_DP_4P1T / MTK_DP_HDE /
  1319. MTK_DP_PIX_PER_ADDR);
  1320. mtk_dp_set_sram_read_start(mtk_dp, sram_read_start);
  1321. mtk_dp_setup_encoder(mtk_dp);
  1322. mtk_dp_audio_sample_arrange_disable(mtk_dp);
  1323. mtk_dp_sdp_set_down_cnt_init_in_hblank(mtk_dp);
  1324. mtk_dp_sdp_set_down_cnt_init(mtk_dp, sram_read_start);
  1325. }
  1326. static void mtk_dp_set_tx_out(struct mtk_dp *mtk_dp)
  1327. {
  1328. mtk_dp_setup_tu(mtk_dp);
  1329. }
  1330. static void mtk_dp_train_update_swing_pre(struct mtk_dp *mtk_dp, int lanes,
  1331. u8 dpcd_adjust_req[2])
  1332. {
  1333. int lane;
  1334. for (lane = 0; lane < lanes; ++lane) {
  1335. u8 val;
  1336. u8 swing;
  1337. u8 preemphasis;
  1338. int index = lane / 2;
  1339. int shift = lane % 2 ? DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT : 0;
  1340. swing = (dpcd_adjust_req[index] >> shift) &
  1341. DP_ADJUST_VOLTAGE_SWING_LANE0_MASK;
  1342. preemphasis = ((dpcd_adjust_req[index] >> shift) &
  1343. DP_ADJUST_PRE_EMPHASIS_LANE0_MASK) >>
  1344. DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT;
  1345. val = swing << DP_TRAIN_VOLTAGE_SWING_SHIFT |
  1346. preemphasis << DP_TRAIN_PRE_EMPHASIS_SHIFT;
  1347. if (swing == DP_TRAIN_VOLTAGE_SWING_LEVEL_3)
  1348. val |= DP_TRAIN_MAX_SWING_REACHED;
  1349. if (preemphasis == 3)
  1350. val |= DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
  1351. mtk_dp_set_swing_pre_emphasis(mtk_dp, lane, swing, preemphasis);
  1352. drm_dp_dpcd_writeb(&mtk_dp->aux, DP_TRAINING_LANE0_SET + lane,
  1353. val);
  1354. }
  1355. }
  1356. static void mtk_dp_pattern(struct mtk_dp *mtk_dp, bool is_tps1)
  1357. {
  1358. int pattern;
  1359. unsigned int aux_offset;
  1360. if (is_tps1) {
  1361. pattern = 1;
  1362. aux_offset = DP_LINK_SCRAMBLING_DISABLE | DP_TRAINING_PATTERN_1;
  1363. } else {
  1364. aux_offset = mtk_dp->train_info.channel_eq_pattern;
  1365. switch (mtk_dp->train_info.channel_eq_pattern) {
  1366. case DP_TRAINING_PATTERN_4:
  1367. pattern = 4;
  1368. break;
  1369. case DP_TRAINING_PATTERN_3:
  1370. pattern = 3;
  1371. aux_offset |= DP_LINK_SCRAMBLING_DISABLE;
  1372. break;
  1373. case DP_TRAINING_PATTERN_2:
  1374. default:
  1375. pattern = 2;
  1376. aux_offset |= DP_LINK_SCRAMBLING_DISABLE;
  1377. break;
  1378. }
  1379. }
  1380. mtk_dp_train_set_pattern(mtk_dp, pattern);
  1381. drm_dp_dpcd_writeb(&mtk_dp->aux, DP_TRAINING_PATTERN_SET, aux_offset);
  1382. }
  1383. static int mtk_dp_train_setting(struct mtk_dp *mtk_dp, u8 target_link_rate,
  1384. u8 target_lane_count)
  1385. {
  1386. int ret;
  1387. drm_dp_dpcd_writeb(&mtk_dp->aux, DP_LINK_BW_SET, target_link_rate);
  1388. drm_dp_dpcd_writeb(&mtk_dp->aux, DP_LANE_COUNT_SET,
  1389. target_lane_count | DP_LANE_COUNT_ENHANCED_FRAME_EN);
  1390. if (mtk_dp->train_info.sink_ssc)
  1391. drm_dp_dpcd_writeb(&mtk_dp->aux, DP_DOWNSPREAD_CTRL,
  1392. DP_SPREAD_AMP_0_5);
  1393. mtk_dp_set_lanes(mtk_dp, target_lane_count / 2);
  1394. ret = mtk_dp_phy_configure(mtk_dp, target_link_rate, target_lane_count);
  1395. if (ret)
  1396. return ret;
  1397. dev_dbg(mtk_dp->dev,
  1398. "Link train target_link_rate = 0x%x, target_lane_count = 0x%x\n",
  1399. target_link_rate, target_lane_count);
  1400. return 0;
  1401. }
  1402. static int mtk_dp_train_cr(struct mtk_dp *mtk_dp, u8 target_lane_count)
  1403. {
  1404. u8 lane_adjust[2] = {};
  1405. u8 link_status[DP_LINK_STATUS_SIZE] = {};
  1406. u8 prev_lane_adjust = 0xff;
  1407. int train_retries = 0;
  1408. int voltage_retries = 0;
  1409. mtk_dp_pattern(mtk_dp, true);
  1410. /* In DP spec 1.4, the retry count of CR is defined as 10. */
  1411. do {
  1412. train_retries++;
  1413. if (!mtk_dp->train_info.cable_plugged_in) {
  1414. mtk_dp_train_set_pattern(mtk_dp, 0);
  1415. return -ENODEV;
  1416. }
  1417. drm_dp_dpcd_read(&mtk_dp->aux, DP_ADJUST_REQUEST_LANE0_1,
  1418. lane_adjust, sizeof(lane_adjust));
  1419. mtk_dp_train_update_swing_pre(mtk_dp, target_lane_count,
  1420. lane_adjust);
  1421. drm_dp_link_train_clock_recovery_delay(&mtk_dp->aux,
  1422. mtk_dp->rx_cap);
  1423. /* check link status from sink device */
  1424. drm_dp_dpcd_read_link_status(&mtk_dp->aux, link_status);
  1425. if (drm_dp_clock_recovery_ok(link_status,
  1426. target_lane_count)) {
  1427. dev_dbg(mtk_dp->dev, "Link train CR pass\n");
  1428. return 0;
  1429. }
  1430. /*
  1431. * In DP spec 1.4, if current voltage level is the same
  1432. * with previous voltage level, we need to retry 5 times.
  1433. */
  1434. if (prev_lane_adjust == link_status[4]) {
  1435. voltage_retries++;
  1436. /*
  1437. * Condition of CR fail:
  1438. * 1. Failed to pass CR using the same voltage
  1439. * level over five times.
  1440. * 2. Failed to pass CR when the current voltage
  1441. * level is the same with previous voltage
  1442. * level and reach max voltage level (3).
  1443. */
  1444. if (voltage_retries > MTK_DP_TRAIN_VOLTAGE_LEVEL_RETRY ||
  1445. (prev_lane_adjust & DP_ADJUST_VOLTAGE_SWING_LANE0_MASK) == 3) {
  1446. dev_dbg(mtk_dp->dev, "Link train CR fail\n");
  1447. break;
  1448. }
  1449. } else {
  1450. /*
  1451. * If the voltage level is changed, we need to
  1452. * re-calculate this retry count.
  1453. */
  1454. voltage_retries = 0;
  1455. }
  1456. prev_lane_adjust = link_status[4];
  1457. } while (train_retries < MTK_DP_TRAIN_DOWNSCALE_RETRY);
  1458. /* Failed to train CR, and disable pattern. */
  1459. drm_dp_dpcd_writeb(&mtk_dp->aux, DP_TRAINING_PATTERN_SET,
  1460. DP_TRAINING_PATTERN_DISABLE);
  1461. mtk_dp_train_set_pattern(mtk_dp, 0);
  1462. return -ETIMEDOUT;
  1463. }
  1464. static int mtk_dp_train_eq(struct mtk_dp *mtk_dp, u8 target_lane_count)
  1465. {
  1466. u8 lane_adjust[2] = {};
  1467. u8 link_status[DP_LINK_STATUS_SIZE] = {};
  1468. int train_retries = 0;
  1469. mtk_dp_pattern(mtk_dp, false);
  1470. do {
  1471. train_retries++;
  1472. if (!mtk_dp->train_info.cable_plugged_in) {
  1473. mtk_dp_train_set_pattern(mtk_dp, 0);
  1474. return -ENODEV;
  1475. }
  1476. drm_dp_dpcd_read(&mtk_dp->aux, DP_ADJUST_REQUEST_LANE0_1,
  1477. lane_adjust, sizeof(lane_adjust));
  1478. mtk_dp_train_update_swing_pre(mtk_dp, target_lane_count,
  1479. lane_adjust);
  1480. drm_dp_link_train_channel_eq_delay(&mtk_dp->aux,
  1481. mtk_dp->rx_cap);
  1482. /* check link status from sink device */
  1483. drm_dp_dpcd_read_link_status(&mtk_dp->aux, link_status);
  1484. if (drm_dp_channel_eq_ok(link_status, target_lane_count)) {
  1485. dev_dbg(mtk_dp->dev, "Link train EQ pass\n");
  1486. /* Training done, and disable pattern. */
  1487. drm_dp_dpcd_writeb(&mtk_dp->aux, DP_TRAINING_PATTERN_SET,
  1488. DP_TRAINING_PATTERN_DISABLE);
  1489. mtk_dp_train_set_pattern(mtk_dp, 0);
  1490. return 0;
  1491. }
  1492. dev_dbg(mtk_dp->dev, "Link train EQ fail\n");
  1493. } while (train_retries < MTK_DP_TRAIN_DOWNSCALE_RETRY);
  1494. /* Failed to train EQ, and disable pattern. */
  1495. drm_dp_dpcd_writeb(&mtk_dp->aux, DP_TRAINING_PATTERN_SET,
  1496. DP_TRAINING_PATTERN_DISABLE);
  1497. mtk_dp_train_set_pattern(mtk_dp, 0);
  1498. return -ETIMEDOUT;
  1499. }
  1500. static int mtk_dp_parse_capabilities(struct mtk_dp *mtk_dp)
  1501. {
  1502. u8 val;
  1503. ssize_t ret;
  1504. /*
  1505. * If we're eDP and capabilities were already parsed we can skip
  1506. * reading again because eDP panels aren't hotpluggable hence the
  1507. * caps and training information won't ever change in a boot life
  1508. */
  1509. if (mtk_dp->bridge.type == DRM_MODE_CONNECTOR_eDP &&
  1510. mtk_dp->rx_cap[DP_MAX_LINK_RATE] &&
  1511. mtk_dp->train_info.sink_ssc)
  1512. return 0;
  1513. ret = drm_dp_read_dpcd_caps(&mtk_dp->aux, mtk_dp->rx_cap);
  1514. if (ret < 0)
  1515. return ret;
  1516. if (drm_dp_tps4_supported(mtk_dp->rx_cap))
  1517. mtk_dp->train_info.channel_eq_pattern = DP_TRAINING_PATTERN_4;
  1518. else if (drm_dp_tps3_supported(mtk_dp->rx_cap))
  1519. mtk_dp->train_info.channel_eq_pattern = DP_TRAINING_PATTERN_3;
  1520. else
  1521. mtk_dp->train_info.channel_eq_pattern = DP_TRAINING_PATTERN_2;
  1522. mtk_dp->train_info.sink_ssc = drm_dp_max_downspread(mtk_dp->rx_cap);
  1523. ret = drm_dp_dpcd_readb(&mtk_dp->aux, DP_MSTM_CAP, &val);
  1524. if (ret < 1) {
  1525. dev_err(mtk_dp->dev, "Read mstm cap failed: %zd\n", ret);
  1526. return ret == 0 ? -EIO : ret;
  1527. }
  1528. if (val & DP_MST_CAP) {
  1529. /* Clear DP_DEVICE_SERVICE_IRQ_VECTOR_ESI0 */
  1530. ret = drm_dp_dpcd_readb(&mtk_dp->aux,
  1531. DP_DEVICE_SERVICE_IRQ_VECTOR_ESI0,
  1532. &val);
  1533. if (ret < 1) {
  1534. dev_err(mtk_dp->dev, "Read irq vector failed: %zd\n", ret);
  1535. return ret == 0 ? -EIO : ret;
  1536. }
  1537. if (val) {
  1538. ret = drm_dp_dpcd_writeb(&mtk_dp->aux,
  1539. DP_DEVICE_SERVICE_IRQ_VECTOR_ESI0,
  1540. val);
  1541. if (ret < 0)
  1542. return ret;
  1543. }
  1544. }
  1545. return 0;
  1546. }
  1547. static bool mtk_dp_edid_parse_audio_capabilities(struct mtk_dp *mtk_dp,
  1548. struct mtk_dp_audio_cfg *cfg)
  1549. {
  1550. if (!mtk_dp->data->audio_supported)
  1551. return false;
  1552. if (mtk_dp->info.audio_cur_cfg.sad_count <= 0) {
  1553. drm_info(mtk_dp->drm_dev, "The SADs is NULL\n");
  1554. return false;
  1555. }
  1556. return true;
  1557. }
  1558. static void mtk_dp_train_change_mode(struct mtk_dp *mtk_dp)
  1559. {
  1560. phy_reset(mtk_dp->phy);
  1561. mtk_dp_reset_swing_pre_emphasis(mtk_dp);
  1562. }
  1563. static int mtk_dp_training(struct mtk_dp *mtk_dp)
  1564. {
  1565. int ret;
  1566. u8 lane_count, link_rate, train_limit, max_link_rate;
  1567. link_rate = min_t(u8, mtk_dp->max_linkrate,
  1568. mtk_dp->rx_cap[DP_MAX_LINK_RATE]);
  1569. max_link_rate = link_rate;
  1570. lane_count = min_t(u8, mtk_dp->max_lanes,
  1571. drm_dp_max_lane_count(mtk_dp->rx_cap));
  1572. /*
  1573. * TPS are generated by the hardware pattern generator. From the
  1574. * hardware setting we need to disable this scramble setting before
  1575. * use the TPS pattern generator.
  1576. */
  1577. mtk_dp_training_set_scramble(mtk_dp, false);
  1578. for (train_limit = 6; train_limit > 0; train_limit--) {
  1579. mtk_dp_train_change_mode(mtk_dp);
  1580. ret = mtk_dp_train_setting(mtk_dp, link_rate, lane_count);
  1581. if (ret)
  1582. return ret;
  1583. ret = mtk_dp_train_cr(mtk_dp, lane_count);
  1584. if (ret == -ENODEV) {
  1585. return ret;
  1586. } else if (ret) {
  1587. /* reduce link rate */
  1588. switch (link_rate) {
  1589. case DP_LINK_BW_1_62:
  1590. lane_count = lane_count / 2;
  1591. link_rate = max_link_rate;
  1592. if (lane_count == 0)
  1593. return -EIO;
  1594. break;
  1595. case DP_LINK_BW_2_7:
  1596. link_rate = DP_LINK_BW_1_62;
  1597. break;
  1598. case DP_LINK_BW_5_4:
  1599. link_rate = DP_LINK_BW_2_7;
  1600. break;
  1601. case DP_LINK_BW_8_1:
  1602. link_rate = DP_LINK_BW_5_4;
  1603. break;
  1604. default:
  1605. return -EINVAL;
  1606. }
  1607. continue;
  1608. }
  1609. ret = mtk_dp_train_eq(mtk_dp, lane_count);
  1610. if (ret == -ENODEV) {
  1611. return ret;
  1612. } else if (ret) {
  1613. /* reduce lane count */
  1614. if (lane_count == 0)
  1615. return -EIO;
  1616. lane_count /= 2;
  1617. continue;
  1618. }
  1619. /* if we can run to this, training is done. */
  1620. break;
  1621. }
  1622. if (train_limit == 0)
  1623. return -ETIMEDOUT;
  1624. mtk_dp->train_info.link_rate = link_rate;
  1625. mtk_dp->train_info.lane_count = lane_count;
  1626. /*
  1627. * After training done, we need to output normal stream instead of TPS,
  1628. * so we need to enable scramble.
  1629. */
  1630. mtk_dp_training_set_scramble(mtk_dp, true);
  1631. mtk_dp_set_enhanced_frame_mode(mtk_dp);
  1632. return 0;
  1633. }
  1634. static void mtk_dp_video_enable(struct mtk_dp *mtk_dp, bool enable)
  1635. {
  1636. /* the mute sequence is different between enable and disable */
  1637. if (enable) {
  1638. mtk_dp_msa_bypass_enable(mtk_dp, false);
  1639. mtk_dp_pg_enable(mtk_dp, false);
  1640. mtk_dp_set_tx_out(mtk_dp);
  1641. mtk_dp_video_mute(mtk_dp, false);
  1642. } else {
  1643. mtk_dp_video_mute(mtk_dp, true);
  1644. mtk_dp_pg_enable(mtk_dp, true);
  1645. mtk_dp_msa_bypass_enable(mtk_dp, true);
  1646. }
  1647. }
  1648. static void mtk_dp_audio_sdp_setup(struct mtk_dp *mtk_dp,
  1649. struct mtk_dp_audio_cfg *cfg)
  1650. {
  1651. struct dp_sdp sdp;
  1652. struct hdmi_audio_infoframe frame;
  1653. hdmi_audio_infoframe_init(&frame);
  1654. frame.coding_type = HDMI_AUDIO_CODING_TYPE_PCM;
  1655. frame.channels = cfg->channels;
  1656. frame.sample_frequency = cfg->sample_rate;
  1657. switch (cfg->word_length_bits) {
  1658. case 16:
  1659. frame.sample_size = HDMI_AUDIO_SAMPLE_SIZE_16;
  1660. break;
  1661. case 20:
  1662. frame.sample_size = HDMI_AUDIO_SAMPLE_SIZE_20;
  1663. break;
  1664. case 24:
  1665. default:
  1666. frame.sample_size = HDMI_AUDIO_SAMPLE_SIZE_24;
  1667. break;
  1668. }
  1669. hdmi_audio_infoframe_pack_for_dp(&frame, &sdp, MTK_DP_VERSION);
  1670. mtk_dp_audio_sdp_asp_set_channels(mtk_dp, cfg->channels);
  1671. mtk_dp_setup_sdp_aui(mtk_dp, &sdp);
  1672. }
  1673. static void mtk_dp_audio_setup(struct mtk_dp *mtk_dp,
  1674. struct mtk_dp_audio_cfg *cfg)
  1675. {
  1676. mtk_dp_audio_sdp_setup(mtk_dp, cfg);
  1677. mtk_dp_audio_channel_status_set(mtk_dp, cfg);
  1678. mtk_dp_audio_setup_channels(mtk_dp, cfg);
  1679. mtk_dp_audio_set_divider(mtk_dp);
  1680. }
  1681. static int mtk_dp_video_config(struct mtk_dp *mtk_dp)
  1682. {
  1683. mtk_dp_config_mn_mode(mtk_dp);
  1684. mtk_dp_set_msa(mtk_dp);
  1685. mtk_dp_set_color_depth(mtk_dp);
  1686. return mtk_dp_set_color_format(mtk_dp, mtk_dp->info.format);
  1687. }
  1688. static void mtk_dp_init_port(struct mtk_dp *mtk_dp)
  1689. {
  1690. mtk_dp_set_idle_pattern(mtk_dp, true);
  1691. mtk_dp_initialize_priv_data(mtk_dp);
  1692. mtk_dp_initialize_settings(mtk_dp);
  1693. mtk_dp_initialize_aux_settings(mtk_dp);
  1694. mtk_dp_initialize_digital_settings(mtk_dp);
  1695. mtk_dp_initialize_hpd_detect_settings(mtk_dp);
  1696. mtk_dp_digital_sw_reset(mtk_dp);
  1697. }
  1698. static irqreturn_t mtk_dp_hpd_event_thread(int hpd, void *dev)
  1699. {
  1700. struct mtk_dp *mtk_dp = dev;
  1701. unsigned long flags;
  1702. u32 status;
  1703. if (mtk_dp->need_debounce && mtk_dp->train_info.cable_plugged_in)
  1704. msleep(100);
  1705. spin_lock_irqsave(&mtk_dp->irq_thread_lock, flags);
  1706. status = mtk_dp->irq_thread_handle;
  1707. mtk_dp->irq_thread_handle = 0;
  1708. spin_unlock_irqrestore(&mtk_dp->irq_thread_lock, flags);
  1709. if (status & MTK_DP_THREAD_CABLE_STATE_CHG) {
  1710. if (mtk_dp->bridge.dev)
  1711. drm_helper_hpd_irq_event(mtk_dp->bridge.dev);
  1712. if (!mtk_dp->train_info.cable_plugged_in) {
  1713. mtk_dp_disable_sdp_aui(mtk_dp);
  1714. memset(&mtk_dp->info.audio_cur_cfg, 0,
  1715. sizeof(mtk_dp->info.audio_cur_cfg));
  1716. mtk_dp->need_debounce = false;
  1717. mod_timer(&mtk_dp->debounce_timer,
  1718. jiffies + msecs_to_jiffies(100) - 1);
  1719. }
  1720. }
  1721. if (status & MTK_DP_THREAD_HPD_EVENT)
  1722. dev_dbg(mtk_dp->dev, "Receive IRQ from sink devices\n");
  1723. return IRQ_HANDLED;
  1724. }
  1725. static irqreturn_t mtk_dp_hpd_event(int hpd, void *dev)
  1726. {
  1727. struct mtk_dp *mtk_dp = dev;
  1728. bool cable_sta_chg = false;
  1729. unsigned long flags;
  1730. u32 irq_status = mtk_dp_swirq_get_clear(mtk_dp) |
  1731. mtk_dp_hwirq_get_clear(mtk_dp);
  1732. if (!irq_status)
  1733. return IRQ_HANDLED;
  1734. spin_lock_irqsave(&mtk_dp->irq_thread_lock, flags);
  1735. if (irq_status & MTK_DP_HPD_INTERRUPT)
  1736. mtk_dp->irq_thread_handle |= MTK_DP_THREAD_HPD_EVENT;
  1737. /* Cable state is changed. */
  1738. if (irq_status != MTK_DP_HPD_INTERRUPT) {
  1739. mtk_dp->irq_thread_handle |= MTK_DP_THREAD_CABLE_STATE_CHG;
  1740. cable_sta_chg = true;
  1741. }
  1742. spin_unlock_irqrestore(&mtk_dp->irq_thread_lock, flags);
  1743. if (cable_sta_chg) {
  1744. if (!!(mtk_dp_read(mtk_dp, MTK_DP_TRANS_P0_3414) &
  1745. HPD_DB_DP_TRANS_P0_MASK))
  1746. mtk_dp->train_info.cable_plugged_in = true;
  1747. else
  1748. mtk_dp->train_info.cable_plugged_in = false;
  1749. }
  1750. return IRQ_WAKE_THREAD;
  1751. }
  1752. static int mtk_dp_wait_hpd_asserted(struct drm_dp_aux *mtk_aux, unsigned long wait_us)
  1753. {
  1754. struct mtk_dp *mtk_dp = container_of(mtk_aux, struct mtk_dp, aux);
  1755. u32 val;
  1756. int ret;
  1757. ret = regmap_read_poll_timeout(mtk_dp->regs, MTK_DP_TRANS_P0_3414,
  1758. val, !!(val & HPD_DB_DP_TRANS_P0_MASK),
  1759. wait_us / 100, wait_us);
  1760. if (ret) {
  1761. mtk_dp->train_info.cable_plugged_in = false;
  1762. return ret;
  1763. }
  1764. mtk_dp->train_info.cable_plugged_in = true;
  1765. ret = mtk_dp_parse_capabilities(mtk_dp);
  1766. if (ret) {
  1767. dev_err(mtk_dp->dev, "Can't parse capabilities: %d\n", ret);
  1768. return ret;
  1769. }
  1770. return 0;
  1771. }
  1772. static int mtk_dp_dt_parse(struct mtk_dp *mtk_dp,
  1773. struct platform_device *pdev)
  1774. {
  1775. struct device_node *endpoint;
  1776. struct device *dev = &pdev->dev;
  1777. int ret;
  1778. void __iomem *base;
  1779. u32 linkrate;
  1780. int len;
  1781. base = devm_platform_ioremap_resource(pdev, 0);
  1782. if (IS_ERR(base))
  1783. return PTR_ERR(base);
  1784. mtk_dp->regs = devm_regmap_init_mmio(dev, base, &mtk_dp_regmap_config);
  1785. if (IS_ERR(mtk_dp->regs))
  1786. return PTR_ERR(mtk_dp->regs);
  1787. endpoint = of_graph_get_endpoint_by_regs(pdev->dev.of_node, 1, -1);
  1788. len = of_property_count_elems_of_size(endpoint,
  1789. "data-lanes", sizeof(u32));
  1790. if (len < 0 || len > 4 || len == 3) {
  1791. dev_err(dev, "invalid data lane size: %d\n", len);
  1792. return -EINVAL;
  1793. }
  1794. mtk_dp->max_lanes = len;
  1795. ret = device_property_read_u32(dev, "max-linkrate-mhz", &linkrate);
  1796. if (ret) {
  1797. dev_err(dev, "failed to read max linkrate: %d\n", ret);
  1798. return ret;
  1799. }
  1800. mtk_dp->max_linkrate = drm_dp_link_rate_to_bw_code(linkrate * 100);
  1801. return 0;
  1802. }
  1803. static void mtk_dp_update_plugged_status(struct mtk_dp *mtk_dp)
  1804. {
  1805. if (!mtk_dp->data->audio_supported || !mtk_dp->audio_enable)
  1806. return;
  1807. mutex_lock(&mtk_dp->update_plugged_status_lock);
  1808. if (mtk_dp->plugged_cb && mtk_dp->codec_dev)
  1809. mtk_dp->plugged_cb(mtk_dp->codec_dev,
  1810. mtk_dp->enabled &
  1811. mtk_dp->info.audio_cur_cfg.detect_monitor);
  1812. mutex_unlock(&mtk_dp->update_plugged_status_lock);
  1813. }
  1814. static enum drm_connector_status mtk_dp_bdg_detect(struct drm_bridge *bridge)
  1815. {
  1816. struct mtk_dp *mtk_dp = mtk_dp_from_bridge(bridge);
  1817. enum drm_connector_status ret = connector_status_disconnected;
  1818. bool enabled = mtk_dp->enabled;
  1819. if (!mtk_dp->train_info.cable_plugged_in)
  1820. return ret;
  1821. if (!enabled)
  1822. mtk_dp_aux_panel_poweron(mtk_dp, true);
  1823. /*
  1824. * Some dongles still source HPD when they do not connect to any
  1825. * sink device. To avoid this, we need to read the sink count
  1826. * to make sure we do connect to sink devices. After this detect
  1827. * function, we just need to check the HPD connection to check
  1828. * whether we connect to a sink device.
  1829. */
  1830. if (drm_dp_read_sink_count(&mtk_dp->aux) > 0)
  1831. ret = connector_status_connected;
  1832. if (!enabled)
  1833. mtk_dp_aux_panel_poweron(mtk_dp, false);
  1834. return ret;
  1835. }
  1836. static const struct drm_edid *mtk_dp_edid_read(struct drm_bridge *bridge,
  1837. struct drm_connector *connector)
  1838. {
  1839. struct mtk_dp *mtk_dp = mtk_dp_from_bridge(bridge);
  1840. bool enabled = mtk_dp->enabled;
  1841. const struct drm_edid *drm_edid;
  1842. struct mtk_dp_audio_cfg *audio_caps = &mtk_dp->info.audio_cur_cfg;
  1843. if (!enabled) {
  1844. drm_atomic_bridge_chain_pre_enable(bridge, connector->state->state);
  1845. mtk_dp_aux_panel_poweron(mtk_dp, true);
  1846. }
  1847. drm_edid = drm_edid_read_ddc(connector, &mtk_dp->aux.ddc);
  1848. /*
  1849. * Parse capability here to let atomic_get_input_bus_fmts and
  1850. * mode_valid use the capability to calculate sink bitrates.
  1851. */
  1852. if (mtk_dp_parse_capabilities(mtk_dp)) {
  1853. drm_err(mtk_dp->drm_dev, "Can't parse capabilities\n");
  1854. drm_edid_free(drm_edid);
  1855. drm_edid = NULL;
  1856. }
  1857. if (drm_edid) {
  1858. /*
  1859. * FIXME: get rid of drm_edid_raw()
  1860. */
  1861. const struct edid *edid = drm_edid_raw(drm_edid);
  1862. struct cea_sad *sads;
  1863. int ret;
  1864. ret = drm_edid_to_sad(edid, &sads);
  1865. /* Ignore any errors */
  1866. if (ret < 0)
  1867. ret = 0;
  1868. if (ret)
  1869. kfree(sads);
  1870. audio_caps->sad_count = ret;
  1871. /*
  1872. * FIXME: This should use connector->display_info.has_audio from
  1873. * a path that has read the EDID and called
  1874. * drm_edid_connector_update().
  1875. */
  1876. audio_caps->detect_monitor = drm_detect_monitor_audio(edid);
  1877. }
  1878. if (!enabled) {
  1879. mtk_dp_aux_panel_poweron(mtk_dp, false);
  1880. drm_atomic_bridge_chain_post_disable(bridge, connector->state->state);
  1881. }
  1882. return drm_edid;
  1883. }
  1884. static ssize_t mtk_dp_aux_transfer(struct drm_dp_aux *mtk_aux,
  1885. struct drm_dp_aux_msg *msg)
  1886. {
  1887. struct mtk_dp *mtk_dp = container_of(mtk_aux, struct mtk_dp, aux);
  1888. bool is_read;
  1889. u8 request;
  1890. size_t accessed_bytes = 0;
  1891. int ret;
  1892. if (mtk_dp->bridge.type != DRM_MODE_CONNECTOR_eDP &&
  1893. !mtk_dp->train_info.cable_plugged_in) {
  1894. ret = -EIO;
  1895. goto err;
  1896. }
  1897. switch (msg->request) {
  1898. case DP_AUX_I2C_MOT:
  1899. case DP_AUX_I2C_WRITE:
  1900. case DP_AUX_NATIVE_WRITE:
  1901. case DP_AUX_I2C_WRITE_STATUS_UPDATE:
  1902. case DP_AUX_I2C_WRITE_STATUS_UPDATE | DP_AUX_I2C_MOT:
  1903. request = msg->request & ~DP_AUX_I2C_WRITE_STATUS_UPDATE;
  1904. is_read = false;
  1905. break;
  1906. case DP_AUX_I2C_READ:
  1907. case DP_AUX_NATIVE_READ:
  1908. case DP_AUX_I2C_READ | DP_AUX_I2C_MOT:
  1909. request = msg->request;
  1910. is_read = true;
  1911. break;
  1912. default:
  1913. dev_err(mtk_dp->dev, "invalid aux cmd = %d\n",
  1914. msg->request);
  1915. ret = -EINVAL;
  1916. goto err;
  1917. }
  1918. do {
  1919. size_t to_access = min_t(size_t, DP_AUX_MAX_PAYLOAD_BYTES,
  1920. msg->size - accessed_bytes);
  1921. ret = mtk_dp_aux_do_transfer(mtk_dp, is_read, request,
  1922. msg->address + accessed_bytes,
  1923. msg->buffer + accessed_bytes,
  1924. to_access, &msg->reply);
  1925. if (ret) {
  1926. dev_info(mtk_dp->dev,
  1927. "Failed to do AUX transfer: %d\n", ret);
  1928. goto err;
  1929. }
  1930. accessed_bytes += to_access;
  1931. } while (accessed_bytes < msg->size);
  1932. return msg->size;
  1933. err:
  1934. msg->reply = DP_AUX_NATIVE_REPLY_NACK | DP_AUX_I2C_REPLY_NACK;
  1935. return ret;
  1936. }
  1937. static int mtk_dp_poweron(struct mtk_dp *mtk_dp)
  1938. {
  1939. int ret;
  1940. ret = phy_init(mtk_dp->phy);
  1941. if (ret) {
  1942. dev_err(mtk_dp->dev, "Failed to initialize phy: %d\n", ret);
  1943. return ret;
  1944. }
  1945. mtk_dp_init_port(mtk_dp);
  1946. mtk_dp_power_enable(mtk_dp);
  1947. return 0;
  1948. }
  1949. static void mtk_dp_poweroff(struct mtk_dp *mtk_dp)
  1950. {
  1951. mtk_dp_power_disable(mtk_dp);
  1952. phy_exit(mtk_dp->phy);
  1953. }
  1954. static int mtk_dp_bridge_attach(struct drm_bridge *bridge,
  1955. enum drm_bridge_attach_flags flags)
  1956. {
  1957. struct mtk_dp *mtk_dp = mtk_dp_from_bridge(bridge);
  1958. int ret;
  1959. if (!(flags & DRM_BRIDGE_ATTACH_NO_CONNECTOR)) {
  1960. dev_err(mtk_dp->dev, "Driver does not provide a connector!");
  1961. return -EINVAL;
  1962. }
  1963. mtk_dp->aux.drm_dev = bridge->dev;
  1964. ret = drm_dp_aux_register(&mtk_dp->aux);
  1965. if (ret) {
  1966. dev_err(mtk_dp->dev,
  1967. "failed to register DP AUX channel: %d\n", ret);
  1968. return ret;
  1969. }
  1970. ret = mtk_dp_poweron(mtk_dp);
  1971. if (ret)
  1972. goto err_aux_register;
  1973. if (mtk_dp->next_bridge) {
  1974. ret = drm_bridge_attach(bridge->encoder, mtk_dp->next_bridge,
  1975. &mtk_dp->bridge, flags);
  1976. if (ret) {
  1977. drm_warn(mtk_dp->drm_dev,
  1978. "Failed to attach external bridge: %d\n", ret);
  1979. goto err_bridge_attach;
  1980. }
  1981. }
  1982. mtk_dp->drm_dev = bridge->dev;
  1983. if (mtk_dp->bridge.type != DRM_MODE_CONNECTOR_eDP) {
  1984. irq_clear_status_flags(mtk_dp->irq, IRQ_NOAUTOEN);
  1985. enable_irq(mtk_dp->irq);
  1986. mtk_dp_hwirq_enable(mtk_dp, true);
  1987. }
  1988. return 0;
  1989. err_bridge_attach:
  1990. mtk_dp_poweroff(mtk_dp);
  1991. err_aux_register:
  1992. drm_dp_aux_unregister(&mtk_dp->aux);
  1993. return ret;
  1994. }
  1995. static void mtk_dp_bridge_detach(struct drm_bridge *bridge)
  1996. {
  1997. struct mtk_dp *mtk_dp = mtk_dp_from_bridge(bridge);
  1998. if (mtk_dp->bridge.type != DRM_MODE_CONNECTOR_eDP) {
  1999. mtk_dp_hwirq_enable(mtk_dp, false);
  2000. disable_irq(mtk_dp->irq);
  2001. }
  2002. mtk_dp->drm_dev = NULL;
  2003. mtk_dp_poweroff(mtk_dp);
  2004. drm_dp_aux_unregister(&mtk_dp->aux);
  2005. }
  2006. static void mtk_dp_bridge_atomic_enable(struct drm_bridge *bridge,
  2007. struct drm_bridge_state *old_state)
  2008. {
  2009. struct mtk_dp *mtk_dp = mtk_dp_from_bridge(bridge);
  2010. int ret;
  2011. mtk_dp->conn = drm_atomic_get_new_connector_for_encoder(old_state->base.state,
  2012. bridge->encoder);
  2013. if (!mtk_dp->conn) {
  2014. drm_err(mtk_dp->drm_dev,
  2015. "Can't enable bridge as connector is missing\n");
  2016. return;
  2017. }
  2018. mtk_dp_aux_panel_poweron(mtk_dp, true);
  2019. /* Training */
  2020. ret = mtk_dp_training(mtk_dp);
  2021. if (ret) {
  2022. drm_err(mtk_dp->drm_dev, "Training failed, %d\n", ret);
  2023. goto power_off_aux;
  2024. }
  2025. ret = mtk_dp_video_config(mtk_dp);
  2026. if (ret)
  2027. goto power_off_aux;
  2028. mtk_dp_video_enable(mtk_dp, true);
  2029. mtk_dp->audio_enable =
  2030. mtk_dp_edid_parse_audio_capabilities(mtk_dp,
  2031. &mtk_dp->info.audio_cur_cfg);
  2032. if (mtk_dp->audio_enable) {
  2033. mtk_dp_audio_setup(mtk_dp, &mtk_dp->info.audio_cur_cfg);
  2034. mtk_dp_audio_mute(mtk_dp, false);
  2035. } else {
  2036. memset(&mtk_dp->info.audio_cur_cfg, 0,
  2037. sizeof(mtk_dp->info.audio_cur_cfg));
  2038. }
  2039. mtk_dp->enabled = true;
  2040. mtk_dp_update_plugged_status(mtk_dp);
  2041. return;
  2042. power_off_aux:
  2043. mtk_dp_update_bits(mtk_dp, MTK_DP_TOP_PWR_STATE,
  2044. DP_PWR_STATE_BANDGAP_TPLL,
  2045. DP_PWR_STATE_MASK);
  2046. }
  2047. static void mtk_dp_bridge_atomic_disable(struct drm_bridge *bridge,
  2048. struct drm_bridge_state *old_state)
  2049. {
  2050. struct mtk_dp *mtk_dp = mtk_dp_from_bridge(bridge);
  2051. mtk_dp->enabled = false;
  2052. mtk_dp_update_plugged_status(mtk_dp);
  2053. mtk_dp_video_enable(mtk_dp, false);
  2054. mtk_dp_audio_mute(mtk_dp, true);
  2055. if (mtk_dp->train_info.cable_plugged_in) {
  2056. drm_dp_dpcd_writeb(&mtk_dp->aux, DP_SET_POWER, DP_SET_POWER_D3);
  2057. usleep_range(2000, 3000);
  2058. }
  2059. /* power off aux */
  2060. mtk_dp_update_bits(mtk_dp, MTK_DP_TOP_PWR_STATE,
  2061. DP_PWR_STATE_BANDGAP_TPLL,
  2062. DP_PWR_STATE_MASK);
  2063. /* Ensure the sink is muted */
  2064. msleep(20);
  2065. }
  2066. static enum drm_mode_status
  2067. mtk_dp_bridge_mode_valid(struct drm_bridge *bridge,
  2068. const struct drm_display_info *info,
  2069. const struct drm_display_mode *mode)
  2070. {
  2071. struct mtk_dp *mtk_dp = mtk_dp_from_bridge(bridge);
  2072. u32 bpp = info->color_formats & DRM_COLOR_FORMAT_YCBCR422 ? 16 : 24;
  2073. u32 lane_count_min = mtk_dp->train_info.lane_count;
  2074. u32 rate = drm_dp_bw_code_to_link_rate(mtk_dp->train_info.link_rate) *
  2075. lane_count_min;
  2076. /*
  2077. *FEC overhead is approximately 2.4% from DP 1.4a spec 2.2.1.4.2.
  2078. *The down-spread amplitude shall either be disabled (0.0%) or up
  2079. *to 0.5% from 1.4a 3.5.2.6. Add up to approximately 3% total overhead.
  2080. *
  2081. *Because rate is already divided by 10,
  2082. *mode->clock does not need to be multiplied by 10
  2083. */
  2084. if ((rate * 97 / 100) < (mode->clock * bpp / 8))
  2085. return MODE_CLOCK_HIGH;
  2086. return MODE_OK;
  2087. }
  2088. static u32 *mtk_dp_bridge_atomic_get_output_bus_fmts(struct drm_bridge *bridge,
  2089. struct drm_bridge_state *bridge_state,
  2090. struct drm_crtc_state *crtc_state,
  2091. struct drm_connector_state *conn_state,
  2092. unsigned int *num_output_fmts)
  2093. {
  2094. u32 *output_fmts;
  2095. *num_output_fmts = 0;
  2096. output_fmts = kmalloc(sizeof(*output_fmts), GFP_KERNEL);
  2097. if (!output_fmts)
  2098. return NULL;
  2099. *num_output_fmts = 1;
  2100. output_fmts[0] = MEDIA_BUS_FMT_FIXED;
  2101. return output_fmts;
  2102. }
  2103. static const u32 mt8195_input_fmts[] = {
  2104. MEDIA_BUS_FMT_RGB888_1X24,
  2105. MEDIA_BUS_FMT_YUV8_1X24,
  2106. MEDIA_BUS_FMT_YUYV8_1X16,
  2107. };
  2108. static u32 *mtk_dp_bridge_atomic_get_input_bus_fmts(struct drm_bridge *bridge,
  2109. struct drm_bridge_state *bridge_state,
  2110. struct drm_crtc_state *crtc_state,
  2111. struct drm_connector_state *conn_state,
  2112. u32 output_fmt,
  2113. unsigned int *num_input_fmts)
  2114. {
  2115. u32 *input_fmts;
  2116. struct mtk_dp *mtk_dp = mtk_dp_from_bridge(bridge);
  2117. struct drm_display_mode *mode = &crtc_state->adjusted_mode;
  2118. struct drm_display_info *display_info =
  2119. &conn_state->connector->display_info;
  2120. u32 lane_count_min = mtk_dp->train_info.lane_count;
  2121. u32 rate = drm_dp_bw_code_to_link_rate(mtk_dp->train_info.link_rate) *
  2122. lane_count_min;
  2123. *num_input_fmts = 0;
  2124. /*
  2125. * If the linkrate is smaller than datarate of RGB888, larger than
  2126. * datarate of YUV422 and sink device supports YUV422, we output YUV422
  2127. * format. Use this condition, we can support more resolution.
  2128. */
  2129. if (((rate * 97 / 100) < (mode->clock * 24 / 8)) &&
  2130. ((rate * 97 / 100) > (mode->clock * 16 / 8)) &&
  2131. (display_info->color_formats & DRM_COLOR_FORMAT_YCBCR422)) {
  2132. input_fmts = kcalloc(1, sizeof(*input_fmts), GFP_KERNEL);
  2133. if (!input_fmts)
  2134. return NULL;
  2135. *num_input_fmts = 1;
  2136. input_fmts[0] = MEDIA_BUS_FMT_YUYV8_1X16;
  2137. } else {
  2138. input_fmts = kcalloc(ARRAY_SIZE(mt8195_input_fmts),
  2139. sizeof(*input_fmts),
  2140. GFP_KERNEL);
  2141. if (!input_fmts)
  2142. return NULL;
  2143. *num_input_fmts = ARRAY_SIZE(mt8195_input_fmts);
  2144. memcpy(input_fmts, mt8195_input_fmts, sizeof(mt8195_input_fmts));
  2145. }
  2146. return input_fmts;
  2147. }
  2148. static int mtk_dp_bridge_atomic_check(struct drm_bridge *bridge,
  2149. struct drm_bridge_state *bridge_state,
  2150. struct drm_crtc_state *crtc_state,
  2151. struct drm_connector_state *conn_state)
  2152. {
  2153. struct mtk_dp *mtk_dp = mtk_dp_from_bridge(bridge);
  2154. struct drm_crtc *crtc = conn_state->crtc;
  2155. unsigned int input_bus_format;
  2156. input_bus_format = bridge_state->input_bus_cfg.format;
  2157. dev_dbg(mtk_dp->dev, "input format 0x%04x, output format 0x%04x\n",
  2158. bridge_state->input_bus_cfg.format,
  2159. bridge_state->output_bus_cfg.format);
  2160. if (input_bus_format == MEDIA_BUS_FMT_YUYV8_1X16)
  2161. mtk_dp->info.format = DP_PIXELFORMAT_YUV422;
  2162. else
  2163. mtk_dp->info.format = DP_PIXELFORMAT_RGB;
  2164. if (!crtc) {
  2165. drm_err(mtk_dp->drm_dev,
  2166. "Can't enable bridge as connector state doesn't have a crtc\n");
  2167. return -EINVAL;
  2168. }
  2169. drm_display_mode_to_videomode(&crtc_state->adjusted_mode, &mtk_dp->info.vm);
  2170. return 0;
  2171. }
  2172. static const struct drm_bridge_funcs mtk_dp_bridge_funcs = {
  2173. .atomic_check = mtk_dp_bridge_atomic_check,
  2174. .atomic_duplicate_state = drm_atomic_helper_bridge_duplicate_state,
  2175. .atomic_destroy_state = drm_atomic_helper_bridge_destroy_state,
  2176. .atomic_get_output_bus_fmts = mtk_dp_bridge_atomic_get_output_bus_fmts,
  2177. .atomic_get_input_bus_fmts = mtk_dp_bridge_atomic_get_input_bus_fmts,
  2178. .atomic_reset = drm_atomic_helper_bridge_reset,
  2179. .attach = mtk_dp_bridge_attach,
  2180. .detach = mtk_dp_bridge_detach,
  2181. .atomic_enable = mtk_dp_bridge_atomic_enable,
  2182. .atomic_disable = mtk_dp_bridge_atomic_disable,
  2183. .mode_valid = mtk_dp_bridge_mode_valid,
  2184. .edid_read = mtk_dp_edid_read,
  2185. .detect = mtk_dp_bdg_detect,
  2186. };
  2187. static void mtk_dp_debounce_timer(struct timer_list *t)
  2188. {
  2189. struct mtk_dp *mtk_dp = from_timer(mtk_dp, t, debounce_timer);
  2190. mtk_dp->need_debounce = true;
  2191. }
  2192. /*
  2193. * HDMI audio codec callbacks
  2194. */
  2195. static int mtk_dp_audio_hw_params(struct device *dev, void *data,
  2196. struct hdmi_codec_daifmt *daifmt,
  2197. struct hdmi_codec_params *params)
  2198. {
  2199. struct mtk_dp *mtk_dp = dev_get_drvdata(dev);
  2200. if (!mtk_dp->enabled) {
  2201. dev_err(mtk_dp->dev, "%s, DP is not ready!\n", __func__);
  2202. return -ENODEV;
  2203. }
  2204. mtk_dp->info.audio_cur_cfg.channels = params->cea.channels;
  2205. mtk_dp->info.audio_cur_cfg.sample_rate = params->sample_rate;
  2206. mtk_dp_audio_setup(mtk_dp, &mtk_dp->info.audio_cur_cfg);
  2207. return 0;
  2208. }
  2209. static int mtk_dp_audio_startup(struct device *dev, void *data)
  2210. {
  2211. struct mtk_dp *mtk_dp = dev_get_drvdata(dev);
  2212. mtk_dp_audio_mute(mtk_dp, false);
  2213. return 0;
  2214. }
  2215. static void mtk_dp_audio_shutdown(struct device *dev, void *data)
  2216. {
  2217. struct mtk_dp *mtk_dp = dev_get_drvdata(dev);
  2218. mtk_dp_audio_mute(mtk_dp, true);
  2219. }
  2220. static int mtk_dp_audio_get_eld(struct device *dev, void *data, uint8_t *buf,
  2221. size_t len)
  2222. {
  2223. struct mtk_dp *mtk_dp = dev_get_drvdata(dev);
  2224. if (mtk_dp->enabled)
  2225. memcpy(buf, mtk_dp->conn->eld, len);
  2226. else
  2227. memset(buf, 0, len);
  2228. return 0;
  2229. }
  2230. static int mtk_dp_audio_hook_plugged_cb(struct device *dev, void *data,
  2231. hdmi_codec_plugged_cb fn,
  2232. struct device *codec_dev)
  2233. {
  2234. struct mtk_dp *mtk_dp = data;
  2235. mutex_lock(&mtk_dp->update_plugged_status_lock);
  2236. mtk_dp->plugged_cb = fn;
  2237. mtk_dp->codec_dev = codec_dev;
  2238. mutex_unlock(&mtk_dp->update_plugged_status_lock);
  2239. mtk_dp_update_plugged_status(mtk_dp);
  2240. return 0;
  2241. }
  2242. static const struct hdmi_codec_ops mtk_dp_audio_codec_ops = {
  2243. .hw_params = mtk_dp_audio_hw_params,
  2244. .audio_startup = mtk_dp_audio_startup,
  2245. .audio_shutdown = mtk_dp_audio_shutdown,
  2246. .get_eld = mtk_dp_audio_get_eld,
  2247. .hook_plugged_cb = mtk_dp_audio_hook_plugged_cb,
  2248. .no_capture_mute = 1,
  2249. };
  2250. static int mtk_dp_register_audio_driver(struct device *dev)
  2251. {
  2252. struct mtk_dp *mtk_dp = dev_get_drvdata(dev);
  2253. struct hdmi_codec_pdata codec_data = {
  2254. .ops = &mtk_dp_audio_codec_ops,
  2255. .max_i2s_channels = 8,
  2256. .i2s = 1,
  2257. .data = mtk_dp,
  2258. };
  2259. mtk_dp->audio_pdev = platform_device_register_data(dev,
  2260. HDMI_CODEC_DRV_NAME,
  2261. PLATFORM_DEVID_AUTO,
  2262. &codec_data,
  2263. sizeof(codec_data));
  2264. return PTR_ERR_OR_ZERO(mtk_dp->audio_pdev);
  2265. }
  2266. static int mtk_dp_register_phy(struct mtk_dp *mtk_dp)
  2267. {
  2268. struct device *dev = mtk_dp->dev;
  2269. mtk_dp->phy_dev = platform_device_register_data(dev, "mediatek-dp-phy",
  2270. PLATFORM_DEVID_AUTO,
  2271. &mtk_dp->regs,
  2272. sizeof(struct regmap *));
  2273. if (IS_ERR(mtk_dp->phy_dev))
  2274. return dev_err_probe(dev, PTR_ERR(mtk_dp->phy_dev),
  2275. "Failed to create device mediatek-dp-phy\n");
  2276. mtk_dp_get_calibration_data(mtk_dp);
  2277. mtk_dp->phy = devm_phy_get(&mtk_dp->phy_dev->dev, "dp");
  2278. if (IS_ERR(mtk_dp->phy)) {
  2279. platform_device_unregister(mtk_dp->phy_dev);
  2280. return dev_err_probe(dev, PTR_ERR(mtk_dp->phy), "Failed to get phy\n");
  2281. }
  2282. return 0;
  2283. }
  2284. static int mtk_dp_edp_link_panel(struct drm_dp_aux *mtk_aux)
  2285. {
  2286. struct mtk_dp *mtk_dp = container_of(mtk_aux, struct mtk_dp, aux);
  2287. struct device *dev = mtk_aux->dev;
  2288. int ret;
  2289. mtk_dp->next_bridge = devm_drm_of_get_bridge(dev, dev->of_node, 1, 0);
  2290. /* Power off the DP and AUX: either detection is done, or no panel present */
  2291. mtk_dp_update_bits(mtk_dp, MTK_DP_TOP_PWR_STATE,
  2292. DP_PWR_STATE_BANDGAP_TPLL,
  2293. DP_PWR_STATE_MASK);
  2294. mtk_dp_power_disable(mtk_dp);
  2295. if (IS_ERR(mtk_dp->next_bridge)) {
  2296. ret = PTR_ERR(mtk_dp->next_bridge);
  2297. mtk_dp->next_bridge = NULL;
  2298. return ret;
  2299. }
  2300. /* For eDP, we add the bridge only if the panel was found */
  2301. ret = devm_drm_bridge_add(dev, &mtk_dp->bridge);
  2302. if (ret)
  2303. return ret;
  2304. return 0;
  2305. }
  2306. static int mtk_dp_probe(struct platform_device *pdev)
  2307. {
  2308. struct mtk_dp *mtk_dp;
  2309. struct device *dev = &pdev->dev;
  2310. int ret;
  2311. mtk_dp = devm_kzalloc(dev, sizeof(*mtk_dp), GFP_KERNEL);
  2312. if (!mtk_dp)
  2313. return -ENOMEM;
  2314. mtk_dp->dev = dev;
  2315. mtk_dp->data = (struct mtk_dp_data *)of_device_get_match_data(dev);
  2316. ret = mtk_dp_dt_parse(mtk_dp, pdev);
  2317. if (ret)
  2318. return dev_err_probe(dev, ret, "Failed to parse dt\n");
  2319. /*
  2320. * Request the interrupt and install service routine only if we are
  2321. * on full DisplayPort.
  2322. * For eDP, polling the HPD instead is more convenient because we
  2323. * don't expect any (un)plug events during runtime, hence we can
  2324. * avoid some locking.
  2325. */
  2326. if (mtk_dp->data->bridge_type != DRM_MODE_CONNECTOR_eDP) {
  2327. mtk_dp->irq = platform_get_irq(pdev, 0);
  2328. if (mtk_dp->irq < 0)
  2329. return dev_err_probe(dev, mtk_dp->irq,
  2330. "failed to request dp irq resource\n");
  2331. spin_lock_init(&mtk_dp->irq_thread_lock);
  2332. irq_set_status_flags(mtk_dp->irq, IRQ_NOAUTOEN);
  2333. ret = devm_request_threaded_irq(dev, mtk_dp->irq, mtk_dp_hpd_event,
  2334. mtk_dp_hpd_event_thread,
  2335. IRQ_TYPE_LEVEL_HIGH, dev_name(dev),
  2336. mtk_dp);
  2337. if (ret)
  2338. return dev_err_probe(dev, ret,
  2339. "failed to request mediatek dptx irq\n");
  2340. mtk_dp->need_debounce = true;
  2341. timer_setup(&mtk_dp->debounce_timer, mtk_dp_debounce_timer, 0);
  2342. }
  2343. mtk_dp->aux.name = "aux_mtk_dp";
  2344. mtk_dp->aux.dev = dev;
  2345. mtk_dp->aux.transfer = mtk_dp_aux_transfer;
  2346. mtk_dp->aux.wait_hpd_asserted = mtk_dp_wait_hpd_asserted;
  2347. drm_dp_aux_init(&mtk_dp->aux);
  2348. platform_set_drvdata(pdev, mtk_dp);
  2349. if (mtk_dp->data->audio_supported) {
  2350. mutex_init(&mtk_dp->update_plugged_status_lock);
  2351. ret = mtk_dp_register_audio_driver(dev);
  2352. if (ret)
  2353. return dev_err_probe(dev, ret,
  2354. "Failed to register audio driver\n");
  2355. }
  2356. ret = mtk_dp_register_phy(mtk_dp);
  2357. if (ret)
  2358. return ret;
  2359. mtk_dp->bridge.funcs = &mtk_dp_bridge_funcs;
  2360. mtk_dp->bridge.of_node = dev->of_node;
  2361. mtk_dp->bridge.type = mtk_dp->data->bridge_type;
  2362. if (mtk_dp->bridge.type == DRM_MODE_CONNECTOR_eDP) {
  2363. /*
  2364. * Set the data lanes to idle in case the bootloader didn't
  2365. * properly close the eDP port to avoid stalls and then
  2366. * reinitialize, reset and power on the AUX block.
  2367. */
  2368. mtk_dp_set_idle_pattern(mtk_dp, true);
  2369. mtk_dp_initialize_aux_settings(mtk_dp);
  2370. mtk_dp_power_enable(mtk_dp);
  2371. /* Disable HW interrupts: we don't need any for eDP */
  2372. mtk_dp_hwirq_enable(mtk_dp, false);
  2373. /*
  2374. * Power on the AUX to allow reading the EDID from aux-bus:
  2375. * please note that it is necessary to call power off in the
  2376. * .done_probing() callback (mtk_dp_edp_link_panel), as only
  2377. * there we can safely assume that we finished reading EDID.
  2378. */
  2379. mtk_dp_update_bits(mtk_dp, MTK_DP_TOP_PWR_STATE,
  2380. DP_PWR_STATE_BANDGAP_TPLL_LANE,
  2381. DP_PWR_STATE_MASK);
  2382. ret = devm_of_dp_aux_populate_bus(&mtk_dp->aux, mtk_dp_edp_link_panel);
  2383. if (ret) {
  2384. /* -ENODEV this means that the panel is not on the aux-bus */
  2385. if (ret == -ENODEV) {
  2386. ret = mtk_dp_edp_link_panel(&mtk_dp->aux);
  2387. if (ret)
  2388. return ret;
  2389. } else {
  2390. mtk_dp_update_bits(mtk_dp, MTK_DP_TOP_PWR_STATE,
  2391. DP_PWR_STATE_BANDGAP_TPLL,
  2392. DP_PWR_STATE_MASK);
  2393. mtk_dp_power_disable(mtk_dp);
  2394. return ret;
  2395. }
  2396. }
  2397. } else {
  2398. mtk_dp->bridge.ops = DRM_BRIDGE_OP_DETECT |
  2399. DRM_BRIDGE_OP_EDID | DRM_BRIDGE_OP_HPD;
  2400. ret = devm_drm_bridge_add(dev, &mtk_dp->bridge);
  2401. if (ret)
  2402. return dev_err_probe(dev, ret, "Failed to add bridge\n");
  2403. }
  2404. pm_runtime_enable(dev);
  2405. pm_runtime_get_sync(dev);
  2406. return 0;
  2407. }
  2408. static void mtk_dp_remove(struct platform_device *pdev)
  2409. {
  2410. struct mtk_dp *mtk_dp = platform_get_drvdata(pdev);
  2411. pm_runtime_put(&pdev->dev);
  2412. pm_runtime_disable(&pdev->dev);
  2413. if (mtk_dp->data->bridge_type != DRM_MODE_CONNECTOR_eDP)
  2414. del_timer_sync(&mtk_dp->debounce_timer);
  2415. platform_device_unregister(mtk_dp->phy_dev);
  2416. if (mtk_dp->audio_pdev)
  2417. platform_device_unregister(mtk_dp->audio_pdev);
  2418. }
  2419. #ifdef CONFIG_PM_SLEEP
  2420. static int mtk_dp_suspend(struct device *dev)
  2421. {
  2422. struct mtk_dp *mtk_dp = dev_get_drvdata(dev);
  2423. mtk_dp_power_disable(mtk_dp);
  2424. if (mtk_dp->bridge.type != DRM_MODE_CONNECTOR_eDP)
  2425. mtk_dp_hwirq_enable(mtk_dp, false);
  2426. pm_runtime_put_sync(dev);
  2427. return 0;
  2428. }
  2429. static int mtk_dp_resume(struct device *dev)
  2430. {
  2431. struct mtk_dp *mtk_dp = dev_get_drvdata(dev);
  2432. pm_runtime_get_sync(dev);
  2433. mtk_dp_init_port(mtk_dp);
  2434. if (mtk_dp->bridge.type != DRM_MODE_CONNECTOR_eDP)
  2435. mtk_dp_hwirq_enable(mtk_dp, true);
  2436. mtk_dp_power_enable(mtk_dp);
  2437. return 0;
  2438. }
  2439. #endif
  2440. static SIMPLE_DEV_PM_OPS(mtk_dp_pm_ops, mtk_dp_suspend, mtk_dp_resume);
  2441. static const struct mtk_dp_data mt8188_dp_data = {
  2442. .bridge_type = DRM_MODE_CONNECTOR_DisplayPort,
  2443. .smc_cmd = MTK_DP_SIP_ATF_VIDEO_UNMUTE,
  2444. .efuse_fmt = mt8188_dp_efuse_fmt,
  2445. .audio_supported = true,
  2446. .audio_pkt_in_hblank_area = true,
  2447. .audio_m_div2_bit = MT8188_AUDIO_M_CODE_MULT_DIV_SEL_DP_ENC0_P0_DIV_2,
  2448. };
  2449. static const struct mtk_dp_data mt8195_edp_data = {
  2450. .bridge_type = DRM_MODE_CONNECTOR_eDP,
  2451. .smc_cmd = MTK_DP_SIP_ATF_EDP_VIDEO_UNMUTE,
  2452. .efuse_fmt = mt8195_edp_efuse_fmt,
  2453. .audio_supported = false,
  2454. .audio_m_div2_bit = MT8195_AUDIO_M_CODE_MULT_DIV_SEL_DP_ENC0_P0_DIV_2,
  2455. };
  2456. static const struct mtk_dp_data mt8195_dp_data = {
  2457. .bridge_type = DRM_MODE_CONNECTOR_DisplayPort,
  2458. .smc_cmd = MTK_DP_SIP_ATF_VIDEO_UNMUTE,
  2459. .efuse_fmt = mt8195_dp_efuse_fmt,
  2460. .audio_supported = true,
  2461. .audio_m_div2_bit = MT8195_AUDIO_M_CODE_MULT_DIV_SEL_DP_ENC0_P0_DIV_2,
  2462. };
  2463. static const struct of_device_id mtk_dp_of_match[] = {
  2464. {
  2465. .compatible = "mediatek,mt8188-edp-tx",
  2466. .data = &mt8195_edp_data,
  2467. },
  2468. {
  2469. .compatible = "mediatek,mt8188-dp-tx",
  2470. .data = &mt8188_dp_data,
  2471. },
  2472. {
  2473. .compatible = "mediatek,mt8195-edp-tx",
  2474. .data = &mt8195_edp_data,
  2475. },
  2476. {
  2477. .compatible = "mediatek,mt8195-dp-tx",
  2478. .data = &mt8195_dp_data,
  2479. },
  2480. {},
  2481. };
  2482. MODULE_DEVICE_TABLE(of, mtk_dp_of_match);
  2483. static struct platform_driver mtk_dp_driver = {
  2484. .probe = mtk_dp_probe,
  2485. .remove_new = mtk_dp_remove,
  2486. .driver = {
  2487. .name = "mediatek-drm-dp",
  2488. .of_match_table = mtk_dp_of_match,
  2489. .pm = &mtk_dp_pm_ops,
  2490. },
  2491. };
  2492. module_platform_driver(mtk_dp_driver);
  2493. MODULE_AUTHOR("Jitao Shi <jitao.shi@mediatek.com>");
  2494. MODULE_AUTHOR("Markus Schneider-Pargmann <msp@baylibre.com>");
  2495. MODULE_AUTHOR("Bo-Chen Chen <rex-bc.chen@mediatek.com>");
  2496. MODULE_DESCRIPTION("MediaTek DisplayPort Driver");
  2497. MODULE_LICENSE("GPL");
  2498. MODULE_SOFTDEP("pre: phy_mtk_dp");