mtk_hdmi_ddc.c 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2014 MediaTek Inc.
  4. * Author: Jie Qiu <jie.qiu@mediatek.com>
  5. */
  6. #include <linux/kernel.h>
  7. #include <linux/module.h>
  8. #include <linux/i2c.h>
  9. #include <linux/time.h>
  10. #include <linux/delay.h>
  11. #include <linux/errno.h>
  12. #include <linux/err.h>
  13. #include <linux/platform_device.h>
  14. #include <linux/clk.h>
  15. #include <linux/slab.h>
  16. #include <linux/io.h>
  17. #include <linux/iopoll.h>
  18. #include <linux/of_address.h>
  19. #include <linux/of_irq.h>
  20. #include <linux/of_platform.h>
  21. #include "mtk_drm_drv.h"
  22. #include "mtk_hdmi.h"
  23. #define SIF1_CLOK (288)
  24. #define DDC_DDCMCTL0 (0x0)
  25. #define DDCM_ODRAIN BIT(31)
  26. #define DDCM_CLK_DIV_OFFSET (16)
  27. #define DDCM_CLK_DIV_MASK (0xfff << 16)
  28. #define DDCM_CS_STATUS BIT(4)
  29. #define DDCM_SCL_STATE BIT(3)
  30. #define DDCM_SDA_STATE BIT(2)
  31. #define DDCM_SM0EN BIT(1)
  32. #define DDCM_SCL_STRECH BIT(0)
  33. #define DDC_DDCMCTL1 (0x4)
  34. #define DDCM_ACK_OFFSET (16)
  35. #define DDCM_ACK_MASK (0xff << 16)
  36. #define DDCM_PGLEN_OFFSET (8)
  37. #define DDCM_PGLEN_MASK (0x7 << 8)
  38. #define DDCM_SIF_MODE_OFFSET (4)
  39. #define DDCM_SIF_MODE_MASK (0x7 << 4)
  40. #define DDCM_START (0x1)
  41. #define DDCM_WRITE_DATA (0x2)
  42. #define DDCM_STOP (0x3)
  43. #define DDCM_READ_DATA_NO_ACK (0x4)
  44. #define DDCM_READ_DATA_ACK (0x5)
  45. #define DDCM_TRI BIT(0)
  46. #define DDC_DDCMD0 (0x8)
  47. #define DDCM_DATA3 (0xff << 24)
  48. #define DDCM_DATA2 (0xff << 16)
  49. #define DDCM_DATA1 (0xff << 8)
  50. #define DDCM_DATA0 (0xff << 0)
  51. #define DDC_DDCMD1 (0xc)
  52. #define DDCM_DATA7 (0xff << 24)
  53. #define DDCM_DATA6 (0xff << 16)
  54. #define DDCM_DATA5 (0xff << 8)
  55. #define DDCM_DATA4 (0xff << 0)
  56. struct mtk_hdmi_ddc {
  57. struct i2c_adapter adap;
  58. struct clk *clk;
  59. void __iomem *regs;
  60. };
  61. static inline void sif_set_bit(struct mtk_hdmi_ddc *ddc, unsigned int offset,
  62. unsigned int val)
  63. {
  64. writel(readl(ddc->regs + offset) | val, ddc->regs + offset);
  65. }
  66. static inline void sif_clr_bit(struct mtk_hdmi_ddc *ddc, unsigned int offset,
  67. unsigned int val)
  68. {
  69. writel(readl(ddc->regs + offset) & ~val, ddc->regs + offset);
  70. }
  71. static inline bool sif_bit_is_set(struct mtk_hdmi_ddc *ddc, unsigned int offset,
  72. unsigned int val)
  73. {
  74. return (readl(ddc->regs + offset) & val) == val;
  75. }
  76. static inline void sif_write_mask(struct mtk_hdmi_ddc *ddc, unsigned int offset,
  77. unsigned int mask, unsigned int shift,
  78. unsigned int val)
  79. {
  80. unsigned int tmp;
  81. tmp = readl(ddc->regs + offset);
  82. tmp &= ~mask;
  83. tmp |= (val << shift) & mask;
  84. writel(tmp, ddc->regs + offset);
  85. }
  86. static inline unsigned int sif_read_mask(struct mtk_hdmi_ddc *ddc,
  87. unsigned int offset, unsigned int mask,
  88. unsigned int shift)
  89. {
  90. return (readl(ddc->regs + offset) & mask) >> shift;
  91. }
  92. static void ddcm_trigger_mode(struct mtk_hdmi_ddc *ddc, int mode)
  93. {
  94. u32 val;
  95. sif_write_mask(ddc, DDC_DDCMCTL1, DDCM_SIF_MODE_MASK,
  96. DDCM_SIF_MODE_OFFSET, mode);
  97. sif_set_bit(ddc, DDC_DDCMCTL1, DDCM_TRI);
  98. readl_poll_timeout(ddc->regs + DDC_DDCMCTL1, val,
  99. (val & DDCM_TRI) != DDCM_TRI, 4, 20000);
  100. }
  101. static int mtk_hdmi_ddc_read_msg(struct mtk_hdmi_ddc *ddc, struct i2c_msg *msg)
  102. {
  103. struct device *dev = ddc->adap.dev.parent;
  104. u32 remain_count, ack_count, ack_final, read_count, temp_count;
  105. u32 index = 0;
  106. u32 ack;
  107. int i;
  108. ddcm_trigger_mode(ddc, DDCM_START);
  109. sif_write_mask(ddc, DDC_DDCMD0, 0xff, 0, (msg->addr << 1) | 0x01);
  110. sif_write_mask(ddc, DDC_DDCMCTL1, DDCM_PGLEN_MASK, DDCM_PGLEN_OFFSET,
  111. 0x00);
  112. ddcm_trigger_mode(ddc, DDCM_WRITE_DATA);
  113. ack = sif_read_mask(ddc, DDC_DDCMCTL1, DDCM_ACK_MASK, DDCM_ACK_OFFSET);
  114. dev_dbg(dev, "ack = 0x%x\n", ack);
  115. if (ack != 0x01) {
  116. dev_err(dev, "i2c ack err!\n");
  117. return -ENXIO;
  118. }
  119. remain_count = msg->len;
  120. ack_count = (msg->len - 1) / 8;
  121. ack_final = 0;
  122. while (remain_count > 0) {
  123. if (ack_count > 0) {
  124. read_count = 8;
  125. ack_final = 0;
  126. ack_count--;
  127. } else {
  128. read_count = remain_count;
  129. ack_final = 1;
  130. }
  131. sif_write_mask(ddc, DDC_DDCMCTL1, DDCM_PGLEN_MASK,
  132. DDCM_PGLEN_OFFSET, read_count - 1);
  133. ddcm_trigger_mode(ddc, (ack_final == 1) ?
  134. DDCM_READ_DATA_NO_ACK :
  135. DDCM_READ_DATA_ACK);
  136. ack = sif_read_mask(ddc, DDC_DDCMCTL1, DDCM_ACK_MASK,
  137. DDCM_ACK_OFFSET);
  138. temp_count = 0;
  139. while (((ack & (1 << temp_count)) != 0) && (temp_count < 8))
  140. temp_count++;
  141. if (((ack_final == 1) && (temp_count != (read_count - 1))) ||
  142. ((ack_final == 0) && (temp_count != read_count))) {
  143. dev_err(dev, "Address NACK! ACK(0x%x)\n", ack);
  144. break;
  145. }
  146. for (i = read_count; i >= 1; i--) {
  147. int shift;
  148. int offset;
  149. if (i > 4) {
  150. offset = DDC_DDCMD1;
  151. shift = (i - 5) * 8;
  152. } else {
  153. offset = DDC_DDCMD0;
  154. shift = (i - 1) * 8;
  155. }
  156. msg->buf[index + i - 1] = sif_read_mask(ddc, offset,
  157. 0xff << shift,
  158. shift);
  159. }
  160. remain_count -= read_count;
  161. index += read_count;
  162. }
  163. return 0;
  164. }
  165. static int mtk_hdmi_ddc_write_msg(struct mtk_hdmi_ddc *ddc, struct i2c_msg *msg)
  166. {
  167. struct device *dev = ddc->adap.dev.parent;
  168. u32 ack;
  169. ddcm_trigger_mode(ddc, DDCM_START);
  170. sif_write_mask(ddc, DDC_DDCMD0, DDCM_DATA0, 0, msg->addr << 1);
  171. sif_write_mask(ddc, DDC_DDCMD0, DDCM_DATA1, 8, msg->buf[0]);
  172. sif_write_mask(ddc, DDC_DDCMCTL1, DDCM_PGLEN_MASK, DDCM_PGLEN_OFFSET,
  173. 0x1);
  174. ddcm_trigger_mode(ddc, DDCM_WRITE_DATA);
  175. ack = sif_read_mask(ddc, DDC_DDCMCTL1, DDCM_ACK_MASK, DDCM_ACK_OFFSET);
  176. dev_dbg(dev, "ack = %d\n", ack);
  177. if (ack != 0x03) {
  178. dev_err(dev, "i2c ack err!\n");
  179. return -EIO;
  180. }
  181. return 0;
  182. }
  183. static int mtk_hdmi_ddc_xfer(struct i2c_adapter *adapter,
  184. struct i2c_msg *msgs, int num)
  185. {
  186. struct mtk_hdmi_ddc *ddc = adapter->algo_data;
  187. struct device *dev = adapter->dev.parent;
  188. int ret;
  189. int i;
  190. if (!ddc) {
  191. dev_err(dev, "invalid arguments\n");
  192. return -EINVAL;
  193. }
  194. sif_set_bit(ddc, DDC_DDCMCTL0, DDCM_SCL_STRECH);
  195. sif_set_bit(ddc, DDC_DDCMCTL0, DDCM_SM0EN);
  196. sif_clr_bit(ddc, DDC_DDCMCTL0, DDCM_ODRAIN);
  197. if (sif_bit_is_set(ddc, DDC_DDCMCTL1, DDCM_TRI)) {
  198. dev_err(dev, "ddc line is busy!\n");
  199. return -EBUSY;
  200. }
  201. sif_write_mask(ddc, DDC_DDCMCTL0, DDCM_CLK_DIV_MASK,
  202. DDCM_CLK_DIV_OFFSET, SIF1_CLOK);
  203. for (i = 0; i < num; i++) {
  204. struct i2c_msg *msg = &msgs[i];
  205. dev_dbg(dev, "i2c msg, adr:0x%x, flags:%d, len :0x%x\n",
  206. msg->addr, msg->flags, msg->len);
  207. if (msg->flags & I2C_M_RD)
  208. ret = mtk_hdmi_ddc_read_msg(ddc, msg);
  209. else
  210. ret = mtk_hdmi_ddc_write_msg(ddc, msg);
  211. if (ret < 0)
  212. goto xfer_end;
  213. }
  214. ddcm_trigger_mode(ddc, DDCM_STOP);
  215. return i;
  216. xfer_end:
  217. ddcm_trigger_mode(ddc, DDCM_STOP);
  218. dev_err(dev, "ddc failed!\n");
  219. return ret;
  220. }
  221. static u32 mtk_hdmi_ddc_func(struct i2c_adapter *adapter)
  222. {
  223. return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
  224. }
  225. static const struct i2c_algorithm mtk_hdmi_ddc_algorithm = {
  226. .master_xfer = mtk_hdmi_ddc_xfer,
  227. .functionality = mtk_hdmi_ddc_func,
  228. };
  229. static int mtk_hdmi_ddc_probe(struct platform_device *pdev)
  230. {
  231. struct device *dev = &pdev->dev;
  232. struct mtk_hdmi_ddc *ddc;
  233. struct resource *mem;
  234. int ret;
  235. ddc = devm_kzalloc(dev, sizeof(struct mtk_hdmi_ddc), GFP_KERNEL);
  236. if (!ddc)
  237. return -ENOMEM;
  238. ddc->clk = devm_clk_get(dev, "ddc-i2c");
  239. if (IS_ERR(ddc->clk))
  240. return dev_err_probe(dev, PTR_ERR(ddc->clk),
  241. "get ddc_clk failed\n");
  242. ddc->regs = devm_platform_get_and_ioremap_resource(pdev, 0, &mem);
  243. if (IS_ERR(ddc->regs))
  244. return PTR_ERR(ddc->regs);
  245. ret = clk_prepare_enable(ddc->clk);
  246. if (ret)
  247. return dev_err_probe(dev, ret, "enable ddc clk failed!\n");
  248. strscpy(ddc->adap.name, "mediatek-hdmi-ddc", sizeof(ddc->adap.name));
  249. ddc->adap.owner = THIS_MODULE;
  250. ddc->adap.algo = &mtk_hdmi_ddc_algorithm;
  251. ddc->adap.retries = 3;
  252. ddc->adap.dev.of_node = dev->of_node;
  253. ddc->adap.algo_data = ddc;
  254. ddc->adap.dev.parent = &pdev->dev;
  255. ret = i2c_add_adapter(&ddc->adap);
  256. if (ret < 0) {
  257. clk_disable_unprepare(ddc->clk);
  258. return dev_err_probe(dev, ret, "failed to add bus to i2c core\n");
  259. }
  260. platform_set_drvdata(pdev, ddc);
  261. dev_dbg(dev, "ddc->adap: %p\n", &ddc->adap);
  262. dev_dbg(dev, "ddc->clk: %p\n", ddc->clk);
  263. dev_dbg(dev, "physical adr: %pa, end: %pa\n", &mem->start,
  264. &mem->end);
  265. return 0;
  266. }
  267. static void mtk_hdmi_ddc_remove(struct platform_device *pdev)
  268. {
  269. struct mtk_hdmi_ddc *ddc = platform_get_drvdata(pdev);
  270. i2c_del_adapter(&ddc->adap);
  271. clk_disable_unprepare(ddc->clk);
  272. }
  273. static const struct of_device_id mtk_hdmi_ddc_match[] = {
  274. { .compatible = "mediatek,mt8173-hdmi-ddc", },
  275. {},
  276. };
  277. MODULE_DEVICE_TABLE(of, mtk_hdmi_ddc_match);
  278. struct platform_driver mtk_hdmi_ddc_driver = {
  279. .probe = mtk_hdmi_ddc_probe,
  280. .remove_new = mtk_hdmi_ddc_remove,
  281. .driver = {
  282. .name = "mediatek-hdmi-ddc",
  283. .of_match_table = mtk_hdmi_ddc_match,
  284. },
  285. };
  286. MODULE_AUTHOR("Jie Qiu <jie.qiu@mediatek.com>");
  287. MODULE_DESCRIPTION("MediaTek HDMI DDC Driver");
  288. MODULE_LICENSE("GPL v2");