mgag200_g200ev.c 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. #include <linux/delay.h>
  3. #include <linux/pci.h>
  4. #include <drm/drm_atomic.h>
  5. #include <drm/drm_atomic_helper.h>
  6. #include <drm/drm_drv.h>
  7. #include <drm/drm_gem_atomic_helper.h>
  8. #include <drm/drm_probe_helper.h>
  9. #include "mgag200_drv.h"
  10. static void mgag200_g200ev_init_registers(struct mga_device *mdev)
  11. {
  12. static const u8 dacvalue[] = {
  13. MGAG200_DAC_DEFAULT(0x00,
  14. MGA1064_PIX_CLK_CTL_SEL_PLL,
  15. MGA1064_MISC_CTL_VGA8 | MGA1064_MISC_CTL_DAC_RAM_CS,
  16. 0x00, 0x00, 0x00)
  17. };
  18. size_t i;
  19. for (i = 0; i < ARRAY_SIZE(dacvalue); i++) {
  20. if ((i <= 0x17) ||
  21. (i == 0x1b) ||
  22. (i == 0x1c) ||
  23. ((i >= 0x1f) && (i <= 0x29)) ||
  24. ((i >= 0x30) && (i <= 0x37)) ||
  25. ((i >= 0x44) && (i <= 0x4e)))
  26. continue;
  27. WREG_DAC(i, dacvalue[i]);
  28. }
  29. mgag200_init_registers(mdev);
  30. }
  31. static void mgag200_g200ev_set_hiprilvl(struct mga_device *mdev)
  32. {
  33. WREG_ECRT(0x06, 0x00);
  34. }
  35. /*
  36. * PIXPLLC
  37. */
  38. static int mgag200_g200ev_pixpllc_atomic_check(struct drm_crtc *crtc,
  39. struct drm_atomic_state *new_state)
  40. {
  41. static const unsigned int vcomax = 550000;
  42. static const unsigned int vcomin = 150000;
  43. static const unsigned int pllreffreq = 50000;
  44. struct drm_crtc_state *new_crtc_state = drm_atomic_get_new_crtc_state(new_state, crtc);
  45. struct mgag200_crtc_state *new_mgag200_crtc_state = to_mgag200_crtc_state(new_crtc_state);
  46. long clock = new_crtc_state->mode.clock;
  47. struct mgag200_pll_values *pixpllc = &new_mgag200_crtc_state->pixpllc;
  48. unsigned int delta, tmpdelta;
  49. unsigned int testp, testm, testn;
  50. unsigned int p, m, n, s;
  51. unsigned int computed;
  52. m = n = p = s = 0;
  53. delta = 0xffffffff;
  54. for (testp = 16; testp > 0; testp--) {
  55. if (clock * testp > vcomax)
  56. continue;
  57. if (clock * testp < vcomin)
  58. continue;
  59. for (testn = 1; testn < 257; testn++) {
  60. for (testm = 1; testm < 17; testm++) {
  61. computed = (pllreffreq * testn) /
  62. (testm * testp);
  63. if (computed > clock)
  64. tmpdelta = computed - clock;
  65. else
  66. tmpdelta = clock - computed;
  67. if (tmpdelta < delta) {
  68. delta = tmpdelta;
  69. n = testn;
  70. m = testm;
  71. p = testp;
  72. }
  73. }
  74. }
  75. }
  76. pixpllc->m = m;
  77. pixpllc->n = n;
  78. pixpllc->p = p;
  79. pixpllc->s = s;
  80. return 0;
  81. }
  82. static void mgag200_g200ev_pixpllc_atomic_update(struct drm_crtc *crtc,
  83. struct drm_atomic_state *old_state)
  84. {
  85. struct drm_device *dev = crtc->dev;
  86. struct mga_device *mdev = to_mga_device(dev);
  87. struct drm_crtc_state *crtc_state = crtc->state;
  88. struct mgag200_crtc_state *mgag200_crtc_state = to_mgag200_crtc_state(crtc_state);
  89. struct mgag200_pll_values *pixpllc = &mgag200_crtc_state->pixpllc;
  90. unsigned int pixpllcm, pixpllcn, pixpllcp, pixpllcs;
  91. u8 xpixpllcm, xpixpllcn, xpixpllcp, tmp;
  92. pixpllcm = pixpllc->m - 1;
  93. pixpllcn = pixpllc->n - 1;
  94. pixpllcp = pixpllc->p - 1;
  95. pixpllcs = pixpllc->s;
  96. xpixpllcm = pixpllcm;
  97. xpixpllcn = pixpllcn;
  98. xpixpllcp = (pixpllcs << 3) | pixpllcp;
  99. WREG_MISC_MASKED(MGAREG_MISC_CLKSEL_MGA, MGAREG_MISC_CLKSEL_MASK);
  100. WREG8(DAC_INDEX, MGA1064_PIX_CLK_CTL);
  101. tmp = RREG8(DAC_DATA);
  102. tmp |= MGA1064_PIX_CLK_CTL_CLK_DIS;
  103. WREG8(DAC_DATA, tmp);
  104. tmp = RREG8(MGAREG_MEM_MISC_READ);
  105. tmp |= 0x3 << 2;
  106. WREG8(MGAREG_MEM_MISC_WRITE, tmp);
  107. WREG8(DAC_INDEX, MGA1064_PIX_PLL_STAT);
  108. tmp = RREG8(DAC_DATA);
  109. WREG8(DAC_DATA, tmp & ~0x40);
  110. WREG8(DAC_INDEX, MGA1064_PIX_CLK_CTL);
  111. tmp = RREG8(DAC_DATA);
  112. tmp |= MGA1064_PIX_CLK_CTL_CLK_POW_DOWN;
  113. WREG8(DAC_DATA, tmp);
  114. WREG_DAC(MGA1064_EV_PIX_PLLC_M, xpixpllcm);
  115. WREG_DAC(MGA1064_EV_PIX_PLLC_N, xpixpllcn);
  116. WREG_DAC(MGA1064_EV_PIX_PLLC_P, xpixpllcp);
  117. udelay(50);
  118. WREG8(DAC_INDEX, MGA1064_PIX_CLK_CTL);
  119. tmp = RREG8(DAC_DATA);
  120. tmp &= ~MGA1064_PIX_CLK_CTL_CLK_POW_DOWN;
  121. WREG8(DAC_DATA, tmp);
  122. udelay(500);
  123. WREG8(DAC_INDEX, MGA1064_PIX_CLK_CTL);
  124. tmp = RREG8(DAC_DATA);
  125. tmp &= ~MGA1064_PIX_CLK_CTL_SEL_MSK;
  126. tmp |= MGA1064_PIX_CLK_CTL_SEL_PLL;
  127. WREG8(DAC_DATA, tmp);
  128. WREG8(DAC_INDEX, MGA1064_PIX_PLL_STAT);
  129. tmp = RREG8(DAC_DATA);
  130. WREG8(DAC_DATA, tmp | 0x40);
  131. tmp = RREG8(MGAREG_MEM_MISC_READ);
  132. tmp |= (0x3 << 2);
  133. WREG8(MGAREG_MEM_MISC_WRITE, tmp);
  134. WREG8(DAC_INDEX, MGA1064_PIX_CLK_CTL);
  135. tmp = RREG8(DAC_DATA);
  136. tmp &= ~MGA1064_PIX_CLK_CTL_CLK_DIS;
  137. WREG8(DAC_DATA, tmp);
  138. }
  139. /*
  140. * Mode-setting pipeline
  141. */
  142. static const struct drm_plane_helper_funcs mgag200_g200ev_primary_plane_helper_funcs = {
  143. MGAG200_PRIMARY_PLANE_HELPER_FUNCS,
  144. };
  145. static const struct drm_plane_funcs mgag200_g200ev_primary_plane_funcs = {
  146. MGAG200_PRIMARY_PLANE_FUNCS,
  147. };
  148. static void mgag200_g200ev_crtc_helper_atomic_enable(struct drm_crtc *crtc,
  149. struct drm_atomic_state *old_state)
  150. {
  151. struct drm_device *dev = crtc->dev;
  152. struct mga_device *mdev = to_mga_device(dev);
  153. const struct mgag200_device_funcs *funcs = mdev->funcs;
  154. struct drm_crtc_state *crtc_state = crtc->state;
  155. struct drm_display_mode *adjusted_mode = &crtc_state->adjusted_mode;
  156. struct mgag200_crtc_state *mgag200_crtc_state = to_mgag200_crtc_state(crtc_state);
  157. const struct drm_format_info *format = mgag200_crtc_state->format;
  158. mgag200_set_format_regs(mdev, format);
  159. mgag200_set_mode_regs(mdev, adjusted_mode, mgag200_crtc_state->set_vidrst);
  160. if (funcs->pixpllc_atomic_update)
  161. funcs->pixpllc_atomic_update(crtc, old_state);
  162. mgag200_g200ev_set_hiprilvl(mdev);
  163. if (crtc_state->gamma_lut)
  164. mgag200_crtc_set_gamma(mdev, format, crtc_state->gamma_lut->data);
  165. else
  166. mgag200_crtc_set_gamma_linear(mdev, format);
  167. mgag200_enable_display(mdev);
  168. }
  169. static const struct drm_crtc_helper_funcs mgag200_g200ev_crtc_helper_funcs = {
  170. .mode_valid = mgag200_crtc_helper_mode_valid,
  171. .atomic_check = mgag200_crtc_helper_atomic_check,
  172. .atomic_flush = mgag200_crtc_helper_atomic_flush,
  173. .atomic_enable = mgag200_g200ev_crtc_helper_atomic_enable,
  174. .atomic_disable = mgag200_crtc_helper_atomic_disable
  175. };
  176. static const struct drm_crtc_funcs mgag200_g200ev_crtc_funcs = {
  177. MGAG200_CRTC_FUNCS,
  178. };
  179. static int mgag200_g200ev_pipeline_init(struct mga_device *mdev)
  180. {
  181. struct drm_device *dev = &mdev->base;
  182. struct drm_plane *primary_plane = &mdev->primary_plane;
  183. struct drm_crtc *crtc = &mdev->crtc;
  184. int ret;
  185. ret = drm_universal_plane_init(dev, primary_plane, 0,
  186. &mgag200_g200ev_primary_plane_funcs,
  187. mgag200_primary_plane_formats,
  188. mgag200_primary_plane_formats_size,
  189. mgag200_primary_plane_fmtmods,
  190. DRM_PLANE_TYPE_PRIMARY, NULL);
  191. if (ret) {
  192. drm_err(dev, "drm_universal_plane_init() failed: %d\n", ret);
  193. return ret;
  194. }
  195. drm_plane_helper_add(primary_plane, &mgag200_g200ev_primary_plane_helper_funcs);
  196. drm_plane_enable_fb_damage_clips(primary_plane);
  197. ret = drm_crtc_init_with_planes(dev, crtc, primary_plane, NULL,
  198. &mgag200_g200ev_crtc_funcs, NULL);
  199. if (ret) {
  200. drm_err(dev, "drm_crtc_init_with_planes() failed: %d\n", ret);
  201. return ret;
  202. }
  203. drm_crtc_helper_add(crtc, &mgag200_g200ev_crtc_helper_funcs);
  204. /* FIXME: legacy gamma tables, but atomic gamma doesn't work without */
  205. drm_mode_crtc_set_gamma_size(crtc, MGAG200_LUT_SIZE);
  206. drm_crtc_enable_color_mgmt(crtc, 0, false, MGAG200_LUT_SIZE);
  207. ret = mgag200_vga_bmc_output_init(mdev);
  208. if (ret)
  209. return ret;
  210. return 0;
  211. }
  212. /*
  213. * DRM device
  214. */
  215. static const struct mgag200_device_info mgag200_g200ev_device_info =
  216. MGAG200_DEVICE_INFO_INIT(2048, 2048, 32700, false, 0, 1, false);
  217. static const struct mgag200_device_funcs mgag200_g200ev_device_funcs = {
  218. .pixpllc_atomic_check = mgag200_g200ev_pixpllc_atomic_check,
  219. .pixpllc_atomic_update = mgag200_g200ev_pixpllc_atomic_update,
  220. };
  221. struct mga_device *mgag200_g200ev_device_create(struct pci_dev *pdev, const struct drm_driver *drv)
  222. {
  223. struct mga_device *mdev;
  224. struct drm_device *dev;
  225. resource_size_t vram_available;
  226. int ret;
  227. mdev = devm_drm_dev_alloc(&pdev->dev, drv, struct mga_device, base);
  228. if (IS_ERR(mdev))
  229. return mdev;
  230. dev = &mdev->base;
  231. pci_set_drvdata(pdev, dev);
  232. ret = mgag200_init_pci_options(pdev, 0x00000120, 0x0000b000);
  233. if (ret)
  234. return ERR_PTR(ret);
  235. ret = mgag200_device_preinit(mdev);
  236. if (ret)
  237. return ERR_PTR(ret);
  238. ret = mgag200_device_init(mdev, &mgag200_g200ev_device_info,
  239. &mgag200_g200ev_device_funcs);
  240. if (ret)
  241. return ERR_PTR(ret);
  242. mgag200_g200ev_init_registers(mdev);
  243. vram_available = mgag200_device_probe_vram(mdev);
  244. ret = mgag200_mode_config_init(mdev, vram_available);
  245. if (ret)
  246. return ERR_PTR(ret);
  247. ret = mgag200_g200ev_pipeline_init(mdev);
  248. if (ret)
  249. return ERR_PTR(ret);
  250. drm_mode_config_reset(dev);
  251. drm_kms_helper_poll_init(dev);
  252. return mdev;
  253. }