panel-newvision-nv3051d.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * NV3051D MIPI-DSI panel driver for Anbernic RG353x
  4. * Copyright (C) 2022 Chris Morgan
  5. *
  6. * based on
  7. *
  8. * Elida kd35t133 3.5" MIPI-DSI panel driver
  9. * Copyright (C) Theobroma Systems 2020
  10. */
  11. #include <linux/delay.h>
  12. #include <linux/gpio/consumer.h>
  13. #include <linux/media-bus-format.h>
  14. #include <linux/module.h>
  15. #include <linux/of.h>
  16. #include <linux/regulator/consumer.h>
  17. #include <video/display_timing.h>
  18. #include <video/mipi_display.h>
  19. #include <drm/drm_mipi_dsi.h>
  20. #include <drm/drm_modes.h>
  21. #include <drm/drm_panel.h>
  22. struct nv3051d_panel_info {
  23. const struct drm_display_mode *display_modes;
  24. unsigned int num_modes;
  25. u16 width_mm, height_mm;
  26. u32 bus_flags;
  27. u32 mode_flags;
  28. };
  29. struct panel_nv3051d {
  30. struct device *dev;
  31. struct drm_panel panel;
  32. struct gpio_desc *reset_gpio;
  33. const struct nv3051d_panel_info *panel_info;
  34. struct regulator *vdd;
  35. };
  36. static inline struct panel_nv3051d *panel_to_panelnv3051d(struct drm_panel *panel)
  37. {
  38. return container_of(panel, struct panel_nv3051d, panel);
  39. }
  40. static int panel_nv3051d_init_sequence(struct panel_nv3051d *ctx)
  41. {
  42. struct mipi_dsi_device *dsi = to_mipi_dsi_device(ctx->dev);
  43. struct mipi_dsi_multi_context dsi_ctx = {.dsi = dsi};
  44. /*
  45. * Init sequence was supplied by device vendor with no
  46. * documentation.
  47. */
  48. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xFF, 0x30);
  49. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xFF, 0x52);
  50. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xFF, 0x01);
  51. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xE3, 0x00);
  52. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x03, 0x40);
  53. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x04, 0x00);
  54. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x05, 0x03);
  55. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x24, 0x12);
  56. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x25, 0x1E);
  57. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x26, 0x28);
  58. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x27, 0x52);
  59. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x28, 0x57);
  60. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x29, 0x01);
  61. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x2A, 0xDF);
  62. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x38, 0x9C);
  63. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x39, 0xA7);
  64. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x3A, 0x53);
  65. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x44, 0x00);
  66. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x49, 0x3C);
  67. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x59, 0xFE);
  68. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x5C, 0x00);
  69. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x91, 0x77);
  70. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x92, 0x77);
  71. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xA0, 0x55);
  72. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xA1, 0x50);
  73. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xA4, 0x9C);
  74. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xA7, 0x02);
  75. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xA8, 0x01);
  76. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xA9, 0x01);
  77. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xAA, 0xFC);
  78. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xAB, 0x28);
  79. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xAC, 0x06);
  80. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xAD, 0x06);
  81. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xAE, 0x06);
  82. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xAF, 0x03);
  83. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xB0, 0x08);
  84. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xB1, 0x26);
  85. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xB2, 0x28);
  86. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xB3, 0x28);
  87. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xB4, 0x33);
  88. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xB5, 0x08);
  89. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xB6, 0x26);
  90. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xB7, 0x08);
  91. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xB8, 0x26);
  92. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xFF, 0x30);
  93. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xFF, 0x52);
  94. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xFF, 0x02);
  95. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xB1, 0x0E);
  96. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xD1, 0x0E);
  97. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xB4, 0x29);
  98. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xD4, 0x2B);
  99. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xB2, 0x0C);
  100. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xD2, 0x0A);
  101. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xB3, 0x28);
  102. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xD3, 0x28);
  103. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xB6, 0x11);
  104. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xD6, 0x0D);
  105. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xB7, 0x32);
  106. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xD7, 0x30);
  107. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xC1, 0x04);
  108. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xE1, 0x06);
  109. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xB8, 0x0A);
  110. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xD8, 0x0A);
  111. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xB9, 0x01);
  112. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xD9, 0x01);
  113. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xBD, 0x13);
  114. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xDD, 0x13);
  115. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xBC, 0x11);
  116. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xDC, 0x11);
  117. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xBB, 0x0F);
  118. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xDB, 0x0F);
  119. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xBA, 0x0F);
  120. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xDA, 0x0F);
  121. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xBE, 0x18);
  122. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xDE, 0x18);
  123. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xBF, 0x0F);
  124. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xDF, 0x0F);
  125. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xC0, 0x17);
  126. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xE0, 0x17);
  127. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xB5, 0x3B);
  128. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xD5, 0x3C);
  129. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xB0, 0x0B);
  130. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xD0, 0x0C);
  131. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xFF, 0x30);
  132. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xFF, 0x52);
  133. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xFF, 0x03);
  134. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x00, 0x2A);
  135. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x01, 0x2A);
  136. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x02, 0x2A);
  137. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x03, 0x2A);
  138. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x04, 0x61);
  139. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x05, 0x80);
  140. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x06, 0xC7);
  141. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x07, 0x01);
  142. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x08, 0x82);
  143. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x09, 0x83);
  144. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x30, 0x2A);
  145. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x31, 0x2A);
  146. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x32, 0x2A);
  147. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x33, 0x2A);
  148. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x34, 0x61);
  149. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x35, 0xC5);
  150. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x36, 0x80);
  151. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x37, 0x23);
  152. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x40, 0x82);
  153. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x41, 0x83);
  154. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x42, 0x80);
  155. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x43, 0x81);
  156. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x44, 0x11);
  157. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x45, 0xF2);
  158. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x46, 0xF1);
  159. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x47, 0x11);
  160. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x48, 0xF4);
  161. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x49, 0xF3);
  162. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x50, 0x02);
  163. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x51, 0x01);
  164. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x52, 0x04);
  165. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x53, 0x03);
  166. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x54, 0x11);
  167. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x55, 0xF6);
  168. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x56, 0xF5);
  169. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x57, 0x11);
  170. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x58, 0xF8);
  171. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x59, 0xF7);
  172. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x7E, 0x02);
  173. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x7F, 0x80);
  174. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xE0, 0x5A);
  175. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xB1, 0x00);
  176. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xB4, 0x0E);
  177. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xB5, 0x0F);
  178. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xB6, 0x04);
  179. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xB7, 0x07);
  180. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xB8, 0x06);
  181. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xB9, 0x05);
  182. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xBA, 0x0F);
  183. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xC7, 0x00);
  184. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xCA, 0x0E);
  185. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xCB, 0x0F);
  186. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xCC, 0x04);
  187. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xCD, 0x07);
  188. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xCE, 0x06);
  189. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xCF, 0x05);
  190. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xD0, 0x0F);
  191. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x81, 0x0F);
  192. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x84, 0x0E);
  193. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x85, 0x0F);
  194. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x86, 0x07);
  195. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x87, 0x04);
  196. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x88, 0x05);
  197. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x89, 0x06);
  198. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x8A, 0x00);
  199. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x97, 0x0F);
  200. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x9A, 0x0E);
  201. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x9B, 0x0F);
  202. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x9C, 0x07);
  203. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x9D, 0x04);
  204. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x9E, 0x05);
  205. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x9F, 0x06);
  206. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xA0, 0x00);
  207. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xFF, 0x30);
  208. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xFF, 0x52);
  209. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xFF, 0x02);
  210. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x01, 0x01);
  211. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x02, 0xDA);
  212. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x03, 0xBA);
  213. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x04, 0xA8);
  214. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x05, 0x9A);
  215. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x06, 0x70);
  216. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x07, 0xFF);
  217. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x08, 0x91);
  218. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x09, 0x90);
  219. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x0A, 0xFF);
  220. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x0B, 0x8F);
  221. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x0C, 0x60);
  222. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x0D, 0x58);
  223. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x0E, 0x48);
  224. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x0F, 0x38);
  225. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x10, 0x2B);
  226. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xFF, 0x30);
  227. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xFF, 0x52);
  228. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0xFF, 0x00);
  229. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x36, 0x02);
  230. mipi_dsi_dcs_write_seq_multi(&dsi_ctx, 0x3A, 0x70);
  231. dev_dbg(ctx->dev, "Panel init sequence done\n");
  232. return 0;
  233. }
  234. static int panel_nv3051d_unprepare(struct drm_panel *panel)
  235. {
  236. struct panel_nv3051d *ctx = panel_to_panelnv3051d(panel);
  237. struct mipi_dsi_device *dsi = to_mipi_dsi_device(ctx->dev);
  238. int ret;
  239. ret = mipi_dsi_dcs_set_display_off(dsi);
  240. if (ret < 0)
  241. dev_err(ctx->dev, "failed to set display off: %d\n", ret);
  242. msleep(20);
  243. ret = mipi_dsi_dcs_enter_sleep_mode(dsi);
  244. if (ret < 0) {
  245. dev_err(ctx->dev, "failed to enter sleep mode: %d\n", ret);
  246. return ret;
  247. }
  248. usleep_range(10000, 15000);
  249. gpiod_set_value_cansleep(ctx->reset_gpio, 1);
  250. regulator_disable(ctx->vdd);
  251. return 0;
  252. }
  253. static int panel_nv3051d_prepare(struct drm_panel *panel)
  254. {
  255. struct panel_nv3051d *ctx = panel_to_panelnv3051d(panel);
  256. struct mipi_dsi_device *dsi = to_mipi_dsi_device(ctx->dev);
  257. int ret;
  258. dev_dbg(ctx->dev, "Resetting the panel\n");
  259. ret = regulator_enable(ctx->vdd);
  260. if (ret < 0) {
  261. dev_err(ctx->dev, "Failed to enable vdd supply: %d\n", ret);
  262. return ret;
  263. }
  264. usleep_range(2000, 3000);
  265. gpiod_set_value_cansleep(ctx->reset_gpio, 1);
  266. msleep(150);
  267. gpiod_set_value_cansleep(ctx->reset_gpio, 0);
  268. msleep(20);
  269. ret = panel_nv3051d_init_sequence(ctx);
  270. if (ret < 0) {
  271. dev_err(ctx->dev, "Panel init sequence failed: %d\n", ret);
  272. goto disable_vdd;
  273. }
  274. ret = mipi_dsi_dcs_exit_sleep_mode(dsi);
  275. if (ret < 0) {
  276. dev_err(ctx->dev, "Failed to exit sleep mode: %d\n", ret);
  277. goto disable_vdd;
  278. }
  279. msleep(200);
  280. ret = mipi_dsi_dcs_set_display_on(dsi);
  281. if (ret < 0) {
  282. dev_err(ctx->dev, "Failed to set display on: %d\n", ret);
  283. goto disable_vdd;
  284. }
  285. usleep_range(10000, 15000);
  286. return 0;
  287. disable_vdd:
  288. regulator_disable(ctx->vdd);
  289. return ret;
  290. }
  291. static int panel_nv3051d_get_modes(struct drm_panel *panel,
  292. struct drm_connector *connector)
  293. {
  294. struct panel_nv3051d *ctx = panel_to_panelnv3051d(panel);
  295. const struct nv3051d_panel_info *panel_info = ctx->panel_info;
  296. struct drm_display_mode *mode;
  297. unsigned int i;
  298. for (i = 0; i < panel_info->num_modes; i++) {
  299. mode = drm_mode_duplicate(connector->dev,
  300. &panel_info->display_modes[i]);
  301. if (!mode)
  302. return -ENOMEM;
  303. drm_mode_set_name(mode);
  304. mode->type = DRM_MODE_TYPE_DRIVER;
  305. if (panel_info->num_modes == 1)
  306. mode->type |= DRM_MODE_TYPE_PREFERRED;
  307. drm_mode_probed_add(connector, mode);
  308. }
  309. connector->display_info.bpc = 8;
  310. connector->display_info.width_mm = panel_info->width_mm;
  311. connector->display_info.height_mm = panel_info->height_mm;
  312. connector->display_info.bus_flags = panel_info->bus_flags;
  313. return panel_info->num_modes;
  314. }
  315. static const struct drm_panel_funcs panel_nv3051d_funcs = {
  316. .unprepare = panel_nv3051d_unprepare,
  317. .prepare = panel_nv3051d_prepare,
  318. .get_modes = panel_nv3051d_get_modes,
  319. };
  320. static int panel_nv3051d_probe(struct mipi_dsi_device *dsi)
  321. {
  322. struct device *dev = &dsi->dev;
  323. struct panel_nv3051d *ctx;
  324. int ret;
  325. ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
  326. if (!ctx)
  327. return -ENOMEM;
  328. ctx->dev = dev;
  329. ctx->panel_info = of_device_get_match_data(dev);
  330. if (!ctx->panel_info)
  331. return -EINVAL;
  332. ctx->reset_gpio = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_HIGH);
  333. if (IS_ERR(ctx->reset_gpio)) {
  334. dev_err(dev, "cannot get reset gpio\n");
  335. return PTR_ERR(ctx->reset_gpio);
  336. }
  337. ctx->vdd = devm_regulator_get(dev, "vdd");
  338. if (IS_ERR(ctx->vdd)) {
  339. ret = PTR_ERR(ctx->vdd);
  340. if (ret != -EPROBE_DEFER)
  341. dev_err(dev, "Failed to request vdd regulator: %d\n", ret);
  342. return ret;
  343. }
  344. mipi_dsi_set_drvdata(dsi, ctx);
  345. dsi->lanes = 4;
  346. dsi->format = MIPI_DSI_FMT_RGB888;
  347. dsi->mode_flags = ctx->panel_info->mode_flags;
  348. drm_panel_init(&ctx->panel, &dsi->dev, &panel_nv3051d_funcs,
  349. DRM_MODE_CONNECTOR_DSI);
  350. ret = drm_panel_of_backlight(&ctx->panel);
  351. if (ret)
  352. return ret;
  353. drm_panel_add(&ctx->panel);
  354. ret = mipi_dsi_attach(dsi);
  355. if (ret < 0) {
  356. dev_err(dev, "mipi_dsi_attach failed: %d\n", ret);
  357. drm_panel_remove(&ctx->panel);
  358. return ret;
  359. }
  360. return 0;
  361. }
  362. static void panel_nv3051d_shutdown(struct mipi_dsi_device *dsi)
  363. {
  364. struct panel_nv3051d *ctx = mipi_dsi_get_drvdata(dsi);
  365. int ret;
  366. ret = drm_panel_unprepare(&ctx->panel);
  367. if (ret < 0)
  368. dev_err(&dsi->dev, "Failed to unprepare panel: %d\n", ret);
  369. ret = drm_panel_disable(&ctx->panel);
  370. if (ret < 0)
  371. dev_err(&dsi->dev, "Failed to disable panel: %d\n", ret);
  372. }
  373. static void panel_nv3051d_remove(struct mipi_dsi_device *dsi)
  374. {
  375. struct panel_nv3051d *ctx = mipi_dsi_get_drvdata(dsi);
  376. int ret;
  377. panel_nv3051d_shutdown(dsi);
  378. ret = mipi_dsi_detach(dsi);
  379. if (ret < 0)
  380. dev_err(&dsi->dev, "Failed to detach from DSI host: %d\n", ret);
  381. drm_panel_remove(&ctx->panel);
  382. }
  383. static const struct drm_display_mode nv3051d_rgxx3_modes[] = {
  384. { /* 120hz */
  385. .hdisplay = 640,
  386. .hsync_start = 640 + 40,
  387. .hsync_end = 640 + 40 + 2,
  388. .htotal = 640 + 40 + 2 + 80,
  389. .vdisplay = 480,
  390. .vsync_start = 480 + 18,
  391. .vsync_end = 480 + 18 + 2,
  392. .vtotal = 480 + 18 + 2 + 28,
  393. .clock = 48300,
  394. .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
  395. },
  396. { /* 100hz */
  397. .hdisplay = 640,
  398. .hsync_start = 640 + 40,
  399. .hsync_end = 640 + 40 + 2,
  400. .htotal = 640 + 40 + 2 + 80,
  401. .vdisplay = 480,
  402. .vsync_start = 480 + 18,
  403. .vsync_end = 480 + 18 + 2,
  404. .vtotal = 480 + 18 + 2 + 28,
  405. .clock = 40250,
  406. .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
  407. },
  408. { /* 60hz */
  409. .hdisplay = 640,
  410. .hsync_start = 640 + 40,
  411. .hsync_end = 640 + 40 + 2,
  412. .htotal = 640 + 40 + 2 + 80,
  413. .vdisplay = 480,
  414. .vsync_start = 480 + 18,
  415. .vsync_end = 480 + 18 + 2,
  416. .vtotal = 480 + 18 + 2 + 28,
  417. .clock = 24150,
  418. .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
  419. },
  420. };
  421. static const struct drm_display_mode nv3051d_rk2023_modes[] = {
  422. {
  423. .hdisplay = 640,
  424. .hsync_start = 640 + 40,
  425. .hsync_end = 640 + 40 + 2,
  426. .htotal = 640 + 40 + 2 + 80,
  427. .vdisplay = 480,
  428. .vsync_start = 480 + 18,
  429. .vsync_end = 480 + 18 + 2,
  430. .vtotal = 480 + 18 + 2 + 4,
  431. .clock = 24150,
  432. .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
  433. },
  434. };
  435. static const struct nv3051d_panel_info nv3051d_rg351v_info = {
  436. .display_modes = nv3051d_rgxx3_modes,
  437. .num_modes = ARRAY_SIZE(nv3051d_rgxx3_modes),
  438. .width_mm = 70,
  439. .height_mm = 57,
  440. .bus_flags = DRM_BUS_FLAG_DE_LOW | DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE,
  441. .mode_flags = MIPI_DSI_MODE_VIDEO | MIPI_DSI_MODE_VIDEO_BURST |
  442. MIPI_DSI_MODE_LPM | MIPI_DSI_MODE_NO_EOT_PACKET |
  443. MIPI_DSI_CLOCK_NON_CONTINUOUS,
  444. };
  445. static const struct nv3051d_panel_info nv3051d_rg353p_info = {
  446. .display_modes = nv3051d_rgxx3_modes,
  447. .num_modes = ARRAY_SIZE(nv3051d_rgxx3_modes),
  448. .width_mm = 70,
  449. .height_mm = 57,
  450. .bus_flags = DRM_BUS_FLAG_DE_LOW | DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE,
  451. .mode_flags = MIPI_DSI_MODE_VIDEO | MIPI_DSI_MODE_VIDEO_BURST |
  452. MIPI_DSI_MODE_LPM | MIPI_DSI_MODE_NO_EOT_PACKET,
  453. };
  454. static const struct nv3051d_panel_info nv3051d_rk2023_info = {
  455. .display_modes = nv3051d_rk2023_modes,
  456. .num_modes = ARRAY_SIZE(nv3051d_rk2023_modes),
  457. .width_mm = 70,
  458. .height_mm = 57,
  459. .bus_flags = DRM_BUS_FLAG_DE_LOW | DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE,
  460. .mode_flags = MIPI_DSI_MODE_VIDEO | MIPI_DSI_MODE_VIDEO_BURST |
  461. MIPI_DSI_MODE_LPM | MIPI_DSI_MODE_NO_EOT_PACKET,
  462. };
  463. static const struct of_device_id newvision_nv3051d_of_match[] = {
  464. { .compatible = "anbernic,rg351v-panel", .data = &nv3051d_rg351v_info },
  465. { .compatible = "anbernic,rg353p-panel", .data = &nv3051d_rg353p_info },
  466. { .compatible = "powkiddy,rk2023-panel", .data = &nv3051d_rk2023_info },
  467. { /* sentinel */ }
  468. };
  469. MODULE_DEVICE_TABLE(of, newvision_nv3051d_of_match);
  470. static struct mipi_dsi_driver newvision_nv3051d_driver = {
  471. .driver = {
  472. .name = "panel-newvision-nv3051d",
  473. .of_match_table = newvision_nv3051d_of_match,
  474. },
  475. .probe = panel_nv3051d_probe,
  476. .remove = panel_nv3051d_remove,
  477. .shutdown = panel_nv3051d_shutdown,
  478. };
  479. module_mipi_dsi_driver(newvision_nv3051d_driver);
  480. MODULE_AUTHOR("Chris Morgan <macromorgan@hotmail.com>");
  481. MODULE_DESCRIPTION("DRM driver for Newvision NV3051D based MIPI DSI panels");
  482. MODULE_LICENSE("GPL");