panel-sitronix-st7701.c 44 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2019, Amarula Solutions.
  4. * Author: Jagan Teki <jagan@amarulasolutions.com>
  5. */
  6. #include <drm/drm_mipi_dbi.h>
  7. #include <drm/drm_mipi_dsi.h>
  8. #include <drm/drm_modes.h>
  9. #include <drm/drm_panel.h>
  10. #include <linux/bitfield.h>
  11. #include <linux/gpio/consumer.h>
  12. #include <linux/delay.h>
  13. #include <linux/module.h>
  14. #include <linux/of.h>
  15. #include <linux/regulator/consumer.h>
  16. #include <linux/spi/spi.h>
  17. #include <video/mipi_display.h>
  18. /* Command2 BKx selection command */
  19. #define ST7701_CMD2BKX_SEL 0xFF
  20. #define ST7701_CMD1 0
  21. #define ST7701_CMD2 BIT(4)
  22. #define ST7701_CMD2BK_MASK GENMASK(3, 0)
  23. /* Command2, BK0 commands */
  24. #define ST7701_CMD2_BK0_PVGAMCTRL 0xB0 /* Positive Voltage Gamma Control */
  25. #define ST7701_CMD2_BK0_NVGAMCTRL 0xB1 /* Negative Voltage Gamma Control */
  26. #define ST7701_CMD2_BK0_LNESET 0xC0 /* Display Line setting */
  27. #define ST7701_CMD2_BK0_PORCTRL 0xC1 /* Porch control */
  28. #define ST7701_CMD2_BK0_INVSEL 0xC2 /* Inversion selection, Frame Rate Control */
  29. /* Command2, BK1 commands */
  30. #define ST7701_CMD2_BK1_VRHS 0xB0 /* Vop amplitude setting */
  31. #define ST7701_CMD2_BK1_VCOM 0xB1 /* VCOM amplitude setting */
  32. #define ST7701_CMD2_BK1_VGHSS 0xB2 /* VGH Voltage setting */
  33. #define ST7701_CMD2_BK1_TESTCMD 0xB3 /* TEST Command Setting */
  34. #define ST7701_CMD2_BK1_VGLS 0xB5 /* VGL Voltage setting */
  35. #define ST7701_CMD2_BK1_PWCTLR1 0xB7 /* Power Control 1 */
  36. #define ST7701_CMD2_BK1_PWCTLR2 0xB8 /* Power Control 2 */
  37. #define ST7701_CMD2_BK1_SPD1 0xC1 /* Source pre_drive timing set1 */
  38. #define ST7701_CMD2_BK1_SPD2 0xC2 /* Source EQ2 Setting */
  39. #define ST7701_CMD2_BK1_MIPISET1 0xD0 /* MIPI Setting 1 */
  40. /* Command2, BK0 bytes */
  41. #define ST7701_CMD2_BK0_GAMCTRL_AJ_MASK GENMASK(7, 6)
  42. #define ST7701_CMD2_BK0_GAMCTRL_VC0_MASK GENMASK(3, 0)
  43. #define ST7701_CMD2_BK0_GAMCTRL_VC4_MASK GENMASK(5, 0)
  44. #define ST7701_CMD2_BK0_GAMCTRL_VC8_MASK GENMASK(5, 0)
  45. #define ST7701_CMD2_BK0_GAMCTRL_VC16_MASK GENMASK(4, 0)
  46. #define ST7701_CMD2_BK0_GAMCTRL_VC24_MASK GENMASK(4, 0)
  47. #define ST7701_CMD2_BK0_GAMCTRL_VC52_MASK GENMASK(3, 0)
  48. #define ST7701_CMD2_BK0_GAMCTRL_VC80_MASK GENMASK(5, 0)
  49. #define ST7701_CMD2_BK0_GAMCTRL_VC108_MASK GENMASK(3, 0)
  50. #define ST7701_CMD2_BK0_GAMCTRL_VC147_MASK GENMASK(3, 0)
  51. #define ST7701_CMD2_BK0_GAMCTRL_VC175_MASK GENMASK(5, 0)
  52. #define ST7701_CMD2_BK0_GAMCTRL_VC203_MASK GENMASK(3, 0)
  53. #define ST7701_CMD2_BK0_GAMCTRL_VC231_MASK GENMASK(4, 0)
  54. #define ST7701_CMD2_BK0_GAMCTRL_VC239_MASK GENMASK(4, 0)
  55. #define ST7701_CMD2_BK0_GAMCTRL_VC247_MASK GENMASK(5, 0)
  56. #define ST7701_CMD2_BK0_GAMCTRL_VC251_MASK GENMASK(5, 0)
  57. #define ST7701_CMD2_BK0_GAMCTRL_VC255_MASK GENMASK(4, 0)
  58. #define ST7701_CMD2_BK0_LNESET_LINE_MASK GENMASK(6, 0)
  59. #define ST7701_CMD2_BK0_LNESET_LDE_EN BIT(7)
  60. #define ST7701_CMD2_BK0_LNESET_LINEDELTA GENMASK(1, 0)
  61. #define ST7701_CMD2_BK0_PORCTRL_VBP_MASK GENMASK(7, 0)
  62. #define ST7701_CMD2_BK0_PORCTRL_VFP_MASK GENMASK(7, 0)
  63. #define ST7701_CMD2_BK0_INVSEL_ONES_MASK GENMASK(5, 4)
  64. #define ST7701_CMD2_BK0_INVSEL_NLINV_MASK GENMASK(2, 0)
  65. #define ST7701_CMD2_BK0_INVSEL_RTNI_MASK GENMASK(4, 0)
  66. /* Command2, BK1 bytes */
  67. #define ST7701_CMD2_BK1_VRHA_MASK GENMASK(7, 0)
  68. #define ST7701_CMD2_BK1_VCOM_MASK GENMASK(7, 0)
  69. #define ST7701_CMD2_BK1_VGHSS_MASK GENMASK(3, 0)
  70. #define ST7701_CMD2_BK1_TESTCMD_VAL BIT(7)
  71. #define ST7701_CMD2_BK1_VGLS_ONES BIT(6)
  72. #define ST7701_CMD2_BK1_VGLS_MASK GENMASK(3, 0)
  73. #define ST7701_CMD2_BK1_PWRCTRL1_AP_MASK GENMASK(7, 6)
  74. #define ST7701_CMD2_BK1_PWRCTRL1_APIS_MASK GENMASK(3, 2)
  75. #define ST7701_CMD2_BK1_PWRCTRL1_APOS_MASK GENMASK(1, 0)
  76. #define ST7701_CMD2_BK1_PWRCTRL2_AVDD_MASK GENMASK(5, 4)
  77. #define ST7701_CMD2_BK1_PWRCTRL2_AVCL_MASK GENMASK(1, 0)
  78. #define ST7701_CMD2_BK1_SPD1_ONES_MASK GENMASK(6, 4)
  79. #define ST7701_CMD2_BK1_SPD1_T2D_MASK GENMASK(3, 0)
  80. #define ST7701_CMD2_BK1_SPD2_ONES_MASK GENMASK(6, 4)
  81. #define ST7701_CMD2_BK1_SPD2_T3D_MASK GENMASK(3, 0)
  82. #define ST7701_CMD2_BK1_MIPISET1_ONES BIT(7)
  83. #define ST7701_CMD2_BK1_MIPISET1_EOT_EN BIT(3)
  84. #define CFIELD_PREP(_mask, _val) \
  85. (((typeof(_mask))(_val) << (__builtin_ffsll(_mask) - 1)) & (_mask))
  86. enum op_bias {
  87. OP_BIAS_OFF = 0,
  88. OP_BIAS_MIN,
  89. OP_BIAS_MIDDLE,
  90. OP_BIAS_MAX
  91. };
  92. struct st7701;
  93. struct st7701_panel_desc {
  94. const struct drm_display_mode *mode;
  95. unsigned int lanes;
  96. enum mipi_dsi_pixel_format format;
  97. unsigned int panel_sleep_delay;
  98. /* TFT matrix driver configuration, panel specific. */
  99. const u8 pv_gamma[16]; /* Positive voltage gamma control */
  100. const u8 nv_gamma[16]; /* Negative voltage gamma control */
  101. const u8 nlinv; /* Inversion selection */
  102. const u32 vop_uv; /* Vop in uV */
  103. const u32 vcom_uv; /* Vcom in uV */
  104. const u16 vgh_mv; /* Vgh in mV */
  105. const s16 vgl_mv; /* Vgl in mV */
  106. const u16 avdd_mv; /* Avdd in mV */
  107. const s16 avcl_mv; /* Avcl in mV */
  108. const enum op_bias gamma_op_bias;
  109. const enum op_bias input_op_bias;
  110. const enum op_bias output_op_bias;
  111. const u16 t2d_ns; /* T2D in ns */
  112. const u16 t3d_ns; /* T3D in ns */
  113. const bool eot_en;
  114. /* GIP sequence, fully custom and undocumented. */
  115. void (*gip_sequence)(struct st7701 *st7701);
  116. };
  117. struct st7701 {
  118. struct drm_panel panel;
  119. struct mipi_dsi_device *dsi;
  120. struct mipi_dbi dbi;
  121. const struct st7701_panel_desc *desc;
  122. struct regulator_bulk_data supplies[2];
  123. struct gpio_desc *reset;
  124. unsigned int sleep_delay;
  125. enum drm_panel_orientation orientation;
  126. int (*write_command)(struct st7701 *st7701, u8 cmd, const u8 *seq,
  127. size_t len);
  128. };
  129. static inline struct st7701 *panel_to_st7701(struct drm_panel *panel)
  130. {
  131. return container_of(panel, struct st7701, panel);
  132. }
  133. static int st7701_dsi_write(struct st7701 *st7701, u8 cmd, const u8 *seq,
  134. size_t len)
  135. {
  136. return mipi_dsi_dcs_write(st7701->dsi, cmd, seq, len);
  137. }
  138. static int st7701_dbi_write(struct st7701 *st7701, u8 cmd, const u8 *seq,
  139. size_t len)
  140. {
  141. return mipi_dbi_command_stackbuf(&st7701->dbi, cmd, seq, len);
  142. }
  143. #define ST7701_WRITE(st7701, cmd, seq...) \
  144. { \
  145. const u8 d[] = { seq }; \
  146. st7701->write_command(st7701, cmd, d, ARRAY_SIZE(d)); \
  147. }
  148. static u8 st7701_vgls_map(struct st7701 *st7701)
  149. {
  150. const struct st7701_panel_desc *desc = st7701->desc;
  151. struct {
  152. s32 vgl;
  153. u8 val;
  154. } map[16] = {
  155. { -7060, 0x0 }, { -7470, 0x1 },
  156. { -7910, 0x2 }, { -8140, 0x3 },
  157. { -8650, 0x4 }, { -8920, 0x5 },
  158. { -9210, 0x6 }, { -9510, 0x7 },
  159. { -9830, 0x8 }, { -10170, 0x9 },
  160. { -10530, 0xa }, { -10910, 0xb },
  161. { -11310, 0xc }, { -11730, 0xd },
  162. { -12200, 0xe }, { -12690, 0xf }
  163. };
  164. int i;
  165. for (i = 0; i < ARRAY_SIZE(map); i++)
  166. if (desc->vgl_mv == map[i].vgl)
  167. return map[i].val;
  168. return 0;
  169. }
  170. static void st7701_switch_cmd_bkx(struct st7701 *st7701, bool cmd2, u8 bkx)
  171. {
  172. u8 val;
  173. if (cmd2)
  174. val = ST7701_CMD2 | FIELD_PREP(ST7701_CMD2BK_MASK, bkx);
  175. else
  176. val = ST7701_CMD1;
  177. ST7701_WRITE(st7701, ST7701_CMD2BKX_SEL, 0x77, 0x01, 0x00, 0x00, val);
  178. }
  179. static void st7701_init_sequence(struct st7701 *st7701)
  180. {
  181. const struct st7701_panel_desc *desc = st7701->desc;
  182. const struct drm_display_mode *mode = desc->mode;
  183. const u8 linecount8 = mode->vdisplay / 8;
  184. const u8 linecountrem2 = (mode->vdisplay % 8) / 2;
  185. ST7701_WRITE(st7701, MIPI_DCS_SOFT_RESET, 0x00);
  186. /* We need to wait 5ms before sending new commands */
  187. msleep(5);
  188. ST7701_WRITE(st7701, MIPI_DCS_EXIT_SLEEP_MODE, 0x00);
  189. msleep(st7701->sleep_delay);
  190. /* Command2, BK0 */
  191. st7701_switch_cmd_bkx(st7701, true, 0);
  192. st7701->write_command(st7701, ST7701_CMD2_BK0_PVGAMCTRL, desc->pv_gamma,
  193. ARRAY_SIZE(desc->pv_gamma));
  194. st7701->write_command(st7701, ST7701_CMD2_BK0_NVGAMCTRL, desc->nv_gamma,
  195. ARRAY_SIZE(desc->nv_gamma));
  196. /*
  197. * Vertical line count configuration:
  198. * Line[6:0]: select number of vertical lines of the TFT matrix in
  199. * multiples of 8 lines
  200. * LDE_EN: enable sub-8-line granularity line count
  201. * Line_delta[1:0]: add 0/2/4/6 extra lines to line count selected
  202. * using Line[6:0]
  203. *
  204. * Total number of vertical lines:
  205. * LN = ((Line[6:0] + 1) * 8) + (LDE_EN ? Line_delta[1:0] * 2 : 0)
  206. */
  207. ST7701_WRITE(st7701, ST7701_CMD2_BK0_LNESET,
  208. FIELD_PREP(ST7701_CMD2_BK0_LNESET_LINE_MASK, linecount8 - 1) |
  209. (linecountrem2 ? ST7701_CMD2_BK0_LNESET_LDE_EN : 0),
  210. FIELD_PREP(ST7701_CMD2_BK0_LNESET_LINEDELTA, linecountrem2));
  211. ST7701_WRITE(st7701, ST7701_CMD2_BK0_PORCTRL,
  212. FIELD_PREP(ST7701_CMD2_BK0_PORCTRL_VBP_MASK,
  213. mode->vtotal - mode->vsync_end),
  214. FIELD_PREP(ST7701_CMD2_BK0_PORCTRL_VFP_MASK,
  215. mode->vsync_start - mode->vdisplay));
  216. /*
  217. * Horizontal pixel count configuration:
  218. * PCLK = 512 + (RTNI[4:0] * 16)
  219. * The PCLK is number of pixel clock per line, which matches
  220. * mode htotal. The minimum is 512 PCLK.
  221. */
  222. ST7701_WRITE(st7701, ST7701_CMD2_BK0_INVSEL,
  223. ST7701_CMD2_BK0_INVSEL_ONES_MASK |
  224. FIELD_PREP(ST7701_CMD2_BK0_INVSEL_NLINV_MASK, desc->nlinv),
  225. FIELD_PREP(ST7701_CMD2_BK0_INVSEL_RTNI_MASK,
  226. (clamp((u32)mode->htotal, 512U, 1008U) - 512) / 16));
  227. /* Command2, BK1 */
  228. st7701_switch_cmd_bkx(st7701, true, 1);
  229. /* Vop = 3.5375V + (VRHA[7:0] * 0.0125V) */
  230. ST7701_WRITE(st7701, ST7701_CMD2_BK1_VRHS,
  231. FIELD_PREP(ST7701_CMD2_BK1_VRHA_MASK,
  232. DIV_ROUND_CLOSEST(desc->vop_uv - 3537500, 12500)));
  233. /* Vcom = 0.1V + (VCOM[7:0] * 0.0125V) */
  234. ST7701_WRITE(st7701, ST7701_CMD2_BK1_VCOM,
  235. FIELD_PREP(ST7701_CMD2_BK1_VCOM_MASK,
  236. DIV_ROUND_CLOSEST(desc->vcom_uv - 100000, 12500)));
  237. /* Vgh = 11.5V + (VGHSS[7:0] * 0.5V) */
  238. ST7701_WRITE(st7701, ST7701_CMD2_BK1_VGHSS,
  239. FIELD_PREP(ST7701_CMD2_BK1_VGHSS_MASK,
  240. DIV_ROUND_CLOSEST(clamp(desc->vgh_mv,
  241. (u16)11500,
  242. (u16)17000) - 11500,
  243. 500)));
  244. ST7701_WRITE(st7701, ST7701_CMD2_BK1_TESTCMD, ST7701_CMD2_BK1_TESTCMD_VAL);
  245. /* Vgl is non-linear */
  246. ST7701_WRITE(st7701, ST7701_CMD2_BK1_VGLS,
  247. ST7701_CMD2_BK1_VGLS_ONES |
  248. FIELD_PREP(ST7701_CMD2_BK1_VGLS_MASK, st7701_vgls_map(st7701)));
  249. ST7701_WRITE(st7701, ST7701_CMD2_BK1_PWCTLR1,
  250. FIELD_PREP(ST7701_CMD2_BK1_PWRCTRL1_AP_MASK,
  251. desc->gamma_op_bias) |
  252. FIELD_PREP(ST7701_CMD2_BK1_PWRCTRL1_APIS_MASK,
  253. desc->input_op_bias) |
  254. FIELD_PREP(ST7701_CMD2_BK1_PWRCTRL1_APOS_MASK,
  255. desc->output_op_bias));
  256. /* Avdd = 6.2V + (AVDD[1:0] * 0.2V) , Avcl = -4.4V - (AVCL[1:0] * 0.2V) */
  257. ST7701_WRITE(st7701, ST7701_CMD2_BK1_PWCTLR2,
  258. FIELD_PREP(ST7701_CMD2_BK1_PWRCTRL2_AVDD_MASK,
  259. DIV_ROUND_CLOSEST(desc->avdd_mv - 6200, 200)) |
  260. FIELD_PREP(ST7701_CMD2_BK1_PWRCTRL2_AVCL_MASK,
  261. DIV_ROUND_CLOSEST(-4400 - desc->avcl_mv, 200)));
  262. /* T2D = 0.2us * T2D[3:0] */
  263. ST7701_WRITE(st7701, ST7701_CMD2_BK1_SPD1,
  264. ST7701_CMD2_BK1_SPD1_ONES_MASK |
  265. FIELD_PREP(ST7701_CMD2_BK1_SPD1_T2D_MASK,
  266. DIV_ROUND_CLOSEST(desc->t2d_ns, 200)));
  267. /* T3D = 4us + (0.8us * T3D[3:0]) */
  268. ST7701_WRITE(st7701, ST7701_CMD2_BK1_SPD2,
  269. ST7701_CMD2_BK1_SPD2_ONES_MASK |
  270. FIELD_PREP(ST7701_CMD2_BK1_SPD2_T3D_MASK,
  271. DIV_ROUND_CLOSEST(desc->t3d_ns - 4000, 800)));
  272. ST7701_WRITE(st7701, ST7701_CMD2_BK1_MIPISET1,
  273. ST7701_CMD2_BK1_MIPISET1_ONES |
  274. (desc->eot_en ? ST7701_CMD2_BK1_MIPISET1_EOT_EN : 0));
  275. }
  276. static void ts8550b_gip_sequence(struct st7701 *st7701)
  277. {
  278. /**
  279. * ST7701_SPEC_V1.2 is unable to provide enough information above this
  280. * specific command sequence, so grab the same from vendor BSP driver.
  281. */
  282. ST7701_WRITE(st7701, 0xE0, 0x00, 0x00, 0x02);
  283. ST7701_WRITE(st7701, 0xE1, 0x0B, 0x00, 0x0D, 0x00, 0x0C, 0x00, 0x0E,
  284. 0x00, 0x00, 0x44, 0x44);
  285. ST7701_WRITE(st7701, 0xE2, 0x33, 0x33, 0x44, 0x44, 0x64, 0x00, 0x66,
  286. 0x00, 0x65, 0x00, 0x67, 0x00, 0x00);
  287. ST7701_WRITE(st7701, 0xE3, 0x00, 0x00, 0x33, 0x33);
  288. ST7701_WRITE(st7701, 0xE4, 0x44, 0x44);
  289. ST7701_WRITE(st7701, 0xE5, 0x0C, 0x78, 0x3C, 0xA0, 0x0E, 0x78, 0x3C,
  290. 0xA0, 0x10, 0x78, 0x3C, 0xA0, 0x12, 0x78, 0x3C, 0xA0);
  291. ST7701_WRITE(st7701, 0xE6, 0x00, 0x00, 0x33, 0x33);
  292. ST7701_WRITE(st7701, 0xE7, 0x44, 0x44);
  293. ST7701_WRITE(st7701, 0xE8, 0x0D, 0x78, 0x3C, 0xA0, 0x0F, 0x78, 0x3C,
  294. 0xA0, 0x11, 0x78, 0x3C, 0xA0, 0x13, 0x78, 0x3C, 0xA0);
  295. ST7701_WRITE(st7701, 0xEB, 0x02, 0x02, 0x39, 0x39, 0xEE, 0x44, 0x00);
  296. ST7701_WRITE(st7701, 0xEC, 0x00, 0x00);
  297. ST7701_WRITE(st7701, 0xED, 0xFF, 0xF1, 0x04, 0x56, 0x72, 0x3F, 0xFF,
  298. 0xFF, 0xFF, 0xFF, 0xF3, 0x27, 0x65, 0x40, 0x1F, 0xFF);
  299. }
  300. static void dmt028vghmcmi_1a_gip_sequence(struct st7701 *st7701)
  301. {
  302. ST7701_WRITE(st7701, 0xEE, 0x42);
  303. ST7701_WRITE(st7701, 0xE0, 0x00, 0x00, 0x02);
  304. ST7701_WRITE(st7701, 0xE1,
  305. 0x04, 0xA0, 0x06, 0xA0,
  306. 0x05, 0xA0, 0x07, 0xA0,
  307. 0x00, 0x44, 0x44);
  308. ST7701_WRITE(st7701, 0xE2,
  309. 0x00, 0x00, 0x00, 0x00,
  310. 0x00, 0x00, 0x00, 0x00,
  311. 0x00, 0x00, 0x00, 0x00);
  312. ST7701_WRITE(st7701, 0xE3,
  313. 0x00, 0x00, 0x22, 0x22);
  314. ST7701_WRITE(st7701, 0xE4, 0x44, 0x44);
  315. ST7701_WRITE(st7701, 0xE5,
  316. 0x0C, 0x90, 0xA0, 0xA0,
  317. 0x0E, 0x92, 0xA0, 0xA0,
  318. 0x08, 0x8C, 0xA0, 0xA0,
  319. 0x0A, 0x8E, 0xA0, 0xA0);
  320. ST7701_WRITE(st7701, 0xE6,
  321. 0x00, 0x00, 0x22, 0x22);
  322. ST7701_WRITE(st7701, 0xE7, 0x44, 0x44);
  323. ST7701_WRITE(st7701, 0xE8,
  324. 0x0D, 0x91, 0xA0, 0xA0,
  325. 0x0F, 0x93, 0xA0, 0xA0,
  326. 0x09, 0x8D, 0xA0, 0xA0,
  327. 0x0B, 0x8F, 0xA0, 0xA0);
  328. ST7701_WRITE(st7701, 0xEB,
  329. 0x00, 0x00, 0xE4, 0xE4,
  330. 0x44, 0x00, 0x00);
  331. ST7701_WRITE(st7701, 0xED,
  332. 0xFF, 0xF5, 0x47, 0x6F,
  333. 0x0B, 0xA1, 0xAB, 0xFF,
  334. 0xFF, 0xBA, 0x1A, 0xB0,
  335. 0xF6, 0x74, 0x5F, 0xFF);
  336. ST7701_WRITE(st7701, 0xEF,
  337. 0x08, 0x08, 0x08, 0x40,
  338. 0x3F, 0x64);
  339. st7701_switch_cmd_bkx(st7701, false, 0);
  340. st7701_switch_cmd_bkx(st7701, true, 3);
  341. ST7701_WRITE(st7701, 0xE6, 0x7C);
  342. ST7701_WRITE(st7701, 0xE8, 0x00, 0x0E);
  343. st7701_switch_cmd_bkx(st7701, false, 0);
  344. ST7701_WRITE(st7701, 0x11);
  345. msleep(120);
  346. st7701_switch_cmd_bkx(st7701, true, 3);
  347. ST7701_WRITE(st7701, 0xE8, 0x00, 0x0C);
  348. msleep(10);
  349. ST7701_WRITE(st7701, 0xE8, 0x00, 0x00);
  350. st7701_switch_cmd_bkx(st7701, false, 0);
  351. ST7701_WRITE(st7701, 0x11);
  352. msleep(120);
  353. ST7701_WRITE(st7701, 0xE8, 0x00, 0x00);
  354. st7701_switch_cmd_bkx(st7701, false, 0);
  355. ST7701_WRITE(st7701, 0x3A, 0x70);
  356. }
  357. static void kd50t048a_gip_sequence(struct st7701 *st7701)
  358. {
  359. /**
  360. * ST7701_SPEC_V1.2 is unable to provide enough information above this
  361. * specific command sequence, so grab the same from vendor BSP driver.
  362. */
  363. ST7701_WRITE(st7701, 0xE0, 0x00, 0x00, 0x02);
  364. ST7701_WRITE(st7701, 0xE1, 0x08, 0x00, 0x0A, 0x00, 0x07, 0x00, 0x09,
  365. 0x00, 0x00, 0x33, 0x33);
  366. ST7701_WRITE(st7701, 0xE2, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  367. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00);
  368. ST7701_WRITE(st7701, 0xE3, 0x00, 0x00, 0x33, 0x33);
  369. ST7701_WRITE(st7701, 0xE4, 0x44, 0x44);
  370. ST7701_WRITE(st7701, 0xE5, 0x0E, 0x60, 0xA0, 0xA0, 0x10, 0x60, 0xA0,
  371. 0xA0, 0x0A, 0x60, 0xA0, 0xA0, 0x0C, 0x60, 0xA0, 0xA0);
  372. ST7701_WRITE(st7701, 0xE6, 0x00, 0x00, 0x33, 0x33);
  373. ST7701_WRITE(st7701, 0xE7, 0x44, 0x44);
  374. ST7701_WRITE(st7701, 0xE8, 0x0D, 0x60, 0xA0, 0xA0, 0x0F, 0x60, 0xA0,
  375. 0xA0, 0x09, 0x60, 0xA0, 0xA0, 0x0B, 0x60, 0xA0, 0xA0);
  376. ST7701_WRITE(st7701, 0xEB, 0x02, 0x01, 0xE4, 0xE4, 0x44, 0x00, 0x40);
  377. ST7701_WRITE(st7701, 0xEC, 0x02, 0x01);
  378. ST7701_WRITE(st7701, 0xED, 0xAB, 0x89, 0x76, 0x54, 0x01, 0xFF, 0xFF,
  379. 0xFF, 0xFF, 0xFF, 0xFF, 0x10, 0x45, 0x67, 0x98, 0xBA);
  380. }
  381. static void rg_arc_gip_sequence(struct st7701 *st7701)
  382. {
  383. st7701_switch_cmd_bkx(st7701, true, 3);
  384. ST7701_WRITE(st7701, 0xEF, 0x08);
  385. st7701_switch_cmd_bkx(st7701, true, 0);
  386. ST7701_WRITE(st7701, 0xC7, 0x04);
  387. ST7701_WRITE(st7701, 0xCC, 0x38);
  388. st7701_switch_cmd_bkx(st7701, true, 1);
  389. ST7701_WRITE(st7701, 0xB9, 0x10);
  390. ST7701_WRITE(st7701, 0xBC, 0x03);
  391. ST7701_WRITE(st7701, 0xC0, 0x89);
  392. ST7701_WRITE(st7701, 0xE0, 0x00, 0x00, 0x02);
  393. ST7701_WRITE(st7701, 0xE1, 0x04, 0x00, 0x00, 0x00, 0x05, 0x00, 0x00,
  394. 0x00, 0x00, 0x20, 0x20);
  395. ST7701_WRITE(st7701, 0xE2, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  396. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00);
  397. ST7701_WRITE(st7701, 0xE3, 0x00, 0x00, 0x33, 0x00);
  398. ST7701_WRITE(st7701, 0xE4, 0x22, 0x00);
  399. ST7701_WRITE(st7701, 0xE5, 0x04, 0x5C, 0xA0, 0xA0, 0x06, 0x5C, 0xA0,
  400. 0xA0, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00);
  401. ST7701_WRITE(st7701, 0xE6, 0x00, 0x00, 0x33, 0x00);
  402. ST7701_WRITE(st7701, 0xE7, 0x22, 0x00);
  403. ST7701_WRITE(st7701, 0xE8, 0x05, 0x5C, 0xA0, 0xA0, 0x07, 0x5C, 0xA0,
  404. 0xA0, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00);
  405. ST7701_WRITE(st7701, 0xEB, 0x02, 0x00, 0x40, 0x40, 0x00, 0x00, 0x00);
  406. ST7701_WRITE(st7701, 0xEC, 0x00, 0x00);
  407. ST7701_WRITE(st7701, 0xED, 0xFA, 0x45, 0x0B, 0xFF, 0xFF, 0xFF, 0xFF,
  408. 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xB0, 0x54, 0xAF);
  409. ST7701_WRITE(st7701, 0xEF, 0x08, 0x08, 0x08, 0x45, 0x3F, 0x54);
  410. st7701_switch_cmd_bkx(st7701, false, 0);
  411. ST7701_WRITE(st7701, MIPI_DCS_SET_ADDRESS_MODE, 0x17);
  412. ST7701_WRITE(st7701, MIPI_DCS_SET_PIXEL_FORMAT, 0x77);
  413. ST7701_WRITE(st7701, MIPI_DCS_EXIT_SLEEP_MODE, 0x00);
  414. msleep(120);
  415. }
  416. static void rg28xx_gip_sequence(struct st7701 *st7701)
  417. {
  418. st7701_switch_cmd_bkx(st7701, true, 3);
  419. ST7701_WRITE(st7701, 0xEF, 0x08);
  420. st7701_switch_cmd_bkx(st7701, true, 0);
  421. ST7701_WRITE(st7701, 0xC3, 0x02, 0x10, 0x02);
  422. ST7701_WRITE(st7701, 0xC7, 0x04);
  423. ST7701_WRITE(st7701, 0xCC, 0x10);
  424. st7701_switch_cmd_bkx(st7701, true, 1);
  425. ST7701_WRITE(st7701, 0xEE, 0x42);
  426. ST7701_WRITE(st7701, 0xE0, 0x00, 0x00, 0x02);
  427. ST7701_WRITE(st7701, 0xE1, 0x04, 0xA0, 0x06, 0xA0, 0x05, 0xA0, 0x07, 0xA0,
  428. 0x00, 0x44, 0x44);
  429. ST7701_WRITE(st7701, 0xE2, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  430. 0x00, 0x00, 0x00, 0x00);
  431. ST7701_WRITE(st7701, 0xE3, 0x00, 0x00, 0x22, 0x22);
  432. ST7701_WRITE(st7701, 0xE4, 0x44, 0x44);
  433. ST7701_WRITE(st7701, 0xE5, 0x0C, 0x90, 0xA0, 0xA0, 0x0E, 0x92, 0xA0, 0xA0,
  434. 0x08, 0x8C, 0xA0, 0xA0, 0x0A, 0x8E, 0xA0, 0xA0);
  435. ST7701_WRITE(st7701, 0xE6, 0x00, 0x00, 0x22, 0x22);
  436. ST7701_WRITE(st7701, 0xE7, 0x44, 0x44);
  437. ST7701_WRITE(st7701, 0xE8, 0x0D, 0x91, 0xA0, 0xA0, 0x0F, 0x93, 0xA0, 0xA0,
  438. 0x09, 0x8D, 0xA0, 0xA0, 0x0B, 0x8F, 0xA0, 0xA0);
  439. ST7701_WRITE(st7701, 0xEB, 0x00, 0x00, 0xE4, 0xE4, 0x44, 0x00, 0x40);
  440. ST7701_WRITE(st7701, 0xED, 0xFF, 0xF5, 0x47, 0x6F, 0x0B, 0xA1, 0xBA, 0xFF,
  441. 0xFF, 0xAB, 0x1A, 0xB0, 0xF6, 0x74, 0x5F, 0xFF);
  442. ST7701_WRITE(st7701, 0xEF, 0x08, 0x08, 0x08, 0x45, 0x3F, 0x54);
  443. st7701_switch_cmd_bkx(st7701, false, 0);
  444. st7701_switch_cmd_bkx(st7701, true, 3);
  445. ST7701_WRITE(st7701, 0xE6, 0x16);
  446. ST7701_WRITE(st7701, 0xE8, 0x00, 0x0E);
  447. st7701_switch_cmd_bkx(st7701, false, 0);
  448. ST7701_WRITE(st7701, MIPI_DCS_SET_ADDRESS_MODE, 0x10);
  449. ST7701_WRITE(st7701, MIPI_DCS_EXIT_SLEEP_MODE);
  450. msleep(120);
  451. st7701_switch_cmd_bkx(st7701, true, 3);
  452. ST7701_WRITE(st7701, 0xE8, 0x00, 0x0C);
  453. msleep(10);
  454. ST7701_WRITE(st7701, 0xE8, 0x00, 0x00);
  455. st7701_switch_cmd_bkx(st7701, false, 0);
  456. }
  457. static int st7701_prepare(struct drm_panel *panel)
  458. {
  459. struct st7701 *st7701 = panel_to_st7701(panel);
  460. int ret;
  461. gpiod_set_value(st7701->reset, 0);
  462. ret = regulator_bulk_enable(ARRAY_SIZE(st7701->supplies),
  463. st7701->supplies);
  464. if (ret < 0)
  465. return ret;
  466. msleep(20);
  467. gpiod_set_value(st7701->reset, 1);
  468. msleep(150);
  469. st7701_init_sequence(st7701);
  470. if (st7701->desc->gip_sequence)
  471. st7701->desc->gip_sequence(st7701);
  472. /* Disable Command2 */
  473. st7701_switch_cmd_bkx(st7701, false, 0);
  474. return 0;
  475. }
  476. static int st7701_enable(struct drm_panel *panel)
  477. {
  478. struct st7701 *st7701 = panel_to_st7701(panel);
  479. ST7701_WRITE(st7701, MIPI_DCS_SET_DISPLAY_ON, 0x00);
  480. return 0;
  481. }
  482. static int st7701_disable(struct drm_panel *panel)
  483. {
  484. struct st7701 *st7701 = panel_to_st7701(panel);
  485. ST7701_WRITE(st7701, MIPI_DCS_SET_DISPLAY_OFF, 0x00);
  486. return 0;
  487. }
  488. static int st7701_unprepare(struct drm_panel *panel)
  489. {
  490. struct st7701 *st7701 = panel_to_st7701(panel);
  491. ST7701_WRITE(st7701, MIPI_DCS_ENTER_SLEEP_MODE, 0x00);
  492. msleep(st7701->sleep_delay);
  493. gpiod_set_value(st7701->reset, 0);
  494. /**
  495. * During the Resetting period, the display will be blanked
  496. * (The display is entering blanking sequence, which maximum
  497. * time is 120 ms, when Reset Starts in Sleep Out –mode. The
  498. * display remains the blank state in Sleep In –mode.) and
  499. * then return to Default condition for Hardware Reset.
  500. *
  501. * So we need wait sleep_delay time to make sure reset completed.
  502. */
  503. msleep(st7701->sleep_delay);
  504. regulator_bulk_disable(ARRAY_SIZE(st7701->supplies), st7701->supplies);
  505. return 0;
  506. }
  507. static int st7701_get_modes(struct drm_panel *panel,
  508. struct drm_connector *connector)
  509. {
  510. struct st7701 *st7701 = panel_to_st7701(panel);
  511. const struct drm_display_mode *desc_mode = st7701->desc->mode;
  512. struct drm_display_mode *mode;
  513. mode = drm_mode_duplicate(connector->dev, desc_mode);
  514. if (!mode) {
  515. dev_err(panel->dev, "failed to add mode %ux%u@%u\n",
  516. desc_mode->hdisplay, desc_mode->vdisplay,
  517. drm_mode_vrefresh(desc_mode));
  518. return -ENOMEM;
  519. }
  520. drm_mode_set_name(mode);
  521. drm_mode_probed_add(connector, mode);
  522. connector->display_info.width_mm = desc_mode->width_mm;
  523. connector->display_info.height_mm = desc_mode->height_mm;
  524. /*
  525. * TODO: Remove once all drm drivers call
  526. * drm_connector_set_orientation_from_panel()
  527. */
  528. drm_connector_set_panel_orientation(connector, st7701->orientation);
  529. return 1;
  530. }
  531. static enum drm_panel_orientation st7701_get_orientation(struct drm_panel *panel)
  532. {
  533. struct st7701 *st7701 = panel_to_st7701(panel);
  534. return st7701->orientation;
  535. }
  536. static const struct drm_panel_funcs st7701_funcs = {
  537. .disable = st7701_disable,
  538. .unprepare = st7701_unprepare,
  539. .prepare = st7701_prepare,
  540. .enable = st7701_enable,
  541. .get_modes = st7701_get_modes,
  542. .get_orientation = st7701_get_orientation,
  543. };
  544. static const struct drm_display_mode ts8550b_mode = {
  545. .clock = 27500,
  546. .hdisplay = 480,
  547. .hsync_start = 480 + 38,
  548. .hsync_end = 480 + 38 + 12,
  549. .htotal = 480 + 38 + 12 + 12,
  550. .vdisplay = 854,
  551. .vsync_start = 854 + 18,
  552. .vsync_end = 854 + 18 + 8,
  553. .vtotal = 854 + 18 + 8 + 4,
  554. .width_mm = 69,
  555. .height_mm = 139,
  556. .type = DRM_MODE_TYPE_DRIVER | DRM_MODE_TYPE_PREFERRED,
  557. };
  558. static const struct st7701_panel_desc ts8550b_desc = {
  559. .mode = &ts8550b_mode,
  560. .lanes = 2,
  561. .format = MIPI_DSI_FMT_RGB888,
  562. .panel_sleep_delay = 80, /* panel need extra 80ms for sleep out cmd */
  563. .pv_gamma = {
  564. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  565. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC0_MASK, 0),
  566. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  567. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC4_MASK, 0xe),
  568. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  569. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC8_MASK, 0x15),
  570. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC16_MASK, 0xf),
  571. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  572. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC24_MASK, 0x11),
  573. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC52_MASK, 0x8),
  574. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC80_MASK, 0x8),
  575. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC108_MASK, 0x8),
  576. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC147_MASK, 0x8),
  577. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC175_MASK, 0x23),
  578. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC203_MASK, 0x4),
  579. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  580. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC231_MASK, 0x13),
  581. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC239_MASK, 0x12),
  582. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  583. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC247_MASK, 0x2b),
  584. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  585. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC251_MASK, 0x34),
  586. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  587. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC255_MASK, 0x1f)
  588. },
  589. .nv_gamma = {
  590. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  591. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC0_MASK, 0),
  592. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  593. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC4_MASK, 0xe),
  594. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0x2) |
  595. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC8_MASK, 0x15),
  596. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC16_MASK, 0xf),
  597. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  598. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC24_MASK, 0x13),
  599. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC52_MASK, 0x7),
  600. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC80_MASK, 0x9),
  601. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC108_MASK, 0x8),
  602. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC147_MASK, 0x8),
  603. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC175_MASK, 0x22),
  604. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC203_MASK, 0x4),
  605. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  606. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC231_MASK, 0x10),
  607. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC239_MASK, 0xe),
  608. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  609. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC247_MASK, 0x2c),
  610. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  611. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC251_MASK, 0x34),
  612. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  613. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC255_MASK, 0x1f)
  614. },
  615. .nlinv = 7,
  616. .vop_uv = 4400000,
  617. .vcom_uv = 337500,
  618. .vgh_mv = 15000,
  619. .vgl_mv = -9510,
  620. .avdd_mv = 6600,
  621. .avcl_mv = -4400,
  622. .gamma_op_bias = OP_BIAS_MAX,
  623. .input_op_bias = OP_BIAS_MIN,
  624. .output_op_bias = OP_BIAS_MIN,
  625. .t2d_ns = 1600,
  626. .t3d_ns = 10400,
  627. .eot_en = true,
  628. .gip_sequence = ts8550b_gip_sequence,
  629. };
  630. static const struct drm_display_mode dmt028vghmcmi_1a_mode = {
  631. .clock = 22325,
  632. .hdisplay = 480,
  633. .hsync_start = 480 + 40,
  634. .hsync_end = 480 + 40 + 4,
  635. .htotal = 480 + 40 + 4 + 20,
  636. .vdisplay = 640,
  637. .vsync_start = 640 + 2,
  638. .vsync_end = 640 + 2 + 40,
  639. .vtotal = 640 + 2 + 40 + 16,
  640. .width_mm = 56,
  641. .height_mm = 78,
  642. .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
  643. .type = DRM_MODE_TYPE_DRIVER | DRM_MODE_TYPE_PREFERRED,
  644. };
  645. static const struct st7701_panel_desc dmt028vghmcmi_1a_desc = {
  646. .mode = &dmt028vghmcmi_1a_mode,
  647. .lanes = 2,
  648. .format = MIPI_DSI_FMT_RGB888,
  649. .panel_sleep_delay = 5, /* panel need extra 5ms for sleep out cmd */
  650. .pv_gamma = {
  651. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  652. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC0_MASK, 0),
  653. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  654. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC4_MASK, 0x10),
  655. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  656. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC8_MASK, 0x17),
  657. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC16_MASK, 0xd),
  658. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  659. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC24_MASK, 0x11),
  660. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC52_MASK, 0x6),
  661. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC80_MASK, 0x5),
  662. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC108_MASK, 0x8),
  663. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC147_MASK, 0x7),
  664. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC175_MASK, 0x1f),
  665. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC203_MASK, 0x4),
  666. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  667. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC231_MASK, 0x11),
  668. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC239_MASK, 0xe),
  669. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  670. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC247_MASK, 0x29),
  671. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  672. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC251_MASK, 0x30),
  673. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  674. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC255_MASK, 0x1f)
  675. },
  676. .nv_gamma = {
  677. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  678. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC0_MASK, 0),
  679. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  680. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC4_MASK, 0xd),
  681. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  682. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC8_MASK, 0x14),
  683. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC16_MASK, 0xe),
  684. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  685. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC24_MASK, 0x11),
  686. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC52_MASK, 0x6),
  687. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC80_MASK, 0x4),
  688. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC108_MASK, 0x8),
  689. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC147_MASK, 0x8),
  690. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC175_MASK, 0x20),
  691. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC203_MASK, 0x5),
  692. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  693. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC231_MASK, 0x13),
  694. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC239_MASK, 0x13),
  695. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  696. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC247_MASK, 0x26),
  697. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  698. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC251_MASK, 0x30),
  699. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  700. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC255_MASK, 0x1f)
  701. },
  702. .nlinv = 1,
  703. .vop_uv = 4800000,
  704. .vcom_uv = 1650000,
  705. .vgh_mv = 15000,
  706. .vgl_mv = -10170,
  707. .avdd_mv = 6600,
  708. .avcl_mv = -4400,
  709. .gamma_op_bias = OP_BIAS_MIDDLE,
  710. .input_op_bias = OP_BIAS_MIN,
  711. .output_op_bias = OP_BIAS_MIN,
  712. .t2d_ns = 1600,
  713. .t3d_ns = 10400,
  714. .eot_en = true,
  715. .gip_sequence = dmt028vghmcmi_1a_gip_sequence,
  716. };
  717. static const struct drm_display_mode kd50t048a_mode = {
  718. .clock = 27500,
  719. .hdisplay = 480,
  720. .hsync_start = 480 + 2,
  721. .hsync_end = 480 + 2 + 10,
  722. .htotal = 480 + 2 + 10 + 2,
  723. .vdisplay = 854,
  724. .vsync_start = 854 + 2,
  725. .vsync_end = 854 + 2 + 2,
  726. .vtotal = 854 + 2 + 2 + 17,
  727. .width_mm = 69,
  728. .height_mm = 139,
  729. .type = DRM_MODE_TYPE_DRIVER | DRM_MODE_TYPE_PREFERRED,
  730. };
  731. static const struct st7701_panel_desc kd50t048a_desc = {
  732. .mode = &kd50t048a_mode,
  733. .lanes = 2,
  734. .format = MIPI_DSI_FMT_RGB888,
  735. .panel_sleep_delay = 0,
  736. .pv_gamma = {
  737. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  738. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC0_MASK, 0),
  739. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  740. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC4_MASK, 0xd),
  741. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  742. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC8_MASK, 0x14),
  743. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC16_MASK, 0xd),
  744. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  745. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC24_MASK, 0x10),
  746. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC52_MASK, 0x5),
  747. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC80_MASK, 0x2),
  748. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC108_MASK, 0x8),
  749. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC147_MASK, 0x8),
  750. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC175_MASK, 0x1e),
  751. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC203_MASK, 0x5),
  752. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  753. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC231_MASK, 0x13),
  754. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC239_MASK, 0x11),
  755. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 2) |
  756. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC247_MASK, 0x23),
  757. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  758. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC251_MASK, 0x29),
  759. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  760. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC255_MASK, 0x18)
  761. },
  762. .nv_gamma = {
  763. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  764. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC0_MASK, 0),
  765. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  766. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC4_MASK, 0xc),
  767. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  768. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC8_MASK, 0x14),
  769. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC16_MASK, 0xc),
  770. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  771. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC24_MASK, 0x10),
  772. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC52_MASK, 0x5),
  773. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC80_MASK, 0x3),
  774. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC108_MASK, 0x8),
  775. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC147_MASK, 0x7),
  776. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC175_MASK, 0x20),
  777. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC203_MASK, 0x5),
  778. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  779. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC231_MASK, 0x13),
  780. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC239_MASK, 0x11),
  781. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 2) |
  782. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC247_MASK, 0x24),
  783. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  784. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC251_MASK, 0x29),
  785. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  786. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC255_MASK, 0x18)
  787. },
  788. .nlinv = 1,
  789. .vop_uv = 4887500,
  790. .vcom_uv = 937500,
  791. .vgh_mv = 15000,
  792. .vgl_mv = -9510,
  793. .avdd_mv = 6600,
  794. .avcl_mv = -4400,
  795. .gamma_op_bias = OP_BIAS_MIDDLE,
  796. .input_op_bias = OP_BIAS_MIN,
  797. .output_op_bias = OP_BIAS_MIN,
  798. .t2d_ns = 1600,
  799. .t3d_ns = 10400,
  800. .eot_en = true,
  801. .gip_sequence = kd50t048a_gip_sequence,
  802. };
  803. static const struct drm_display_mode rg_arc_mode = {
  804. .clock = 25600,
  805. .hdisplay = 480,
  806. .hsync_start = 480 + 60,
  807. .hsync_end = 480 + 60 + 42,
  808. .htotal = 480 + 60 + 42 + 60,
  809. .vdisplay = 640,
  810. .vsync_start = 640 + 10,
  811. .vsync_end = 640 + 10 + 4,
  812. .vtotal = 640 + 10 + 4 + 16,
  813. .width_mm = 63,
  814. .height_mm = 84,
  815. .type = DRM_MODE_TYPE_DRIVER | DRM_MODE_TYPE_PREFERRED,
  816. };
  817. static const struct st7701_panel_desc rg_arc_desc = {
  818. .mode = &rg_arc_mode,
  819. .lanes = 2,
  820. .format = MIPI_DSI_FMT_RGB888,
  821. .panel_sleep_delay = 80,
  822. .pv_gamma = {
  823. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0x01) |
  824. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC0_MASK, 0),
  825. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  826. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC4_MASK, 0x16),
  827. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  828. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC8_MASK, 0x1d),
  829. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC16_MASK, 0x0e),
  830. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  831. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC24_MASK, 0x12),
  832. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC52_MASK, 0x06),
  833. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC80_MASK, 0x0c),
  834. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC108_MASK, 0x0a),
  835. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC147_MASK, 0x09),
  836. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC175_MASK, 0x25),
  837. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC203_MASK, 0x00),
  838. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  839. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC231_MASK, 0x03),
  840. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC239_MASK, 0x00),
  841. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  842. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC247_MASK, 0x3f),
  843. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  844. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC251_MASK, 0x3f),
  845. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  846. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC255_MASK, 0x1c)
  847. },
  848. .nv_gamma = {
  849. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0x01) |
  850. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC0_MASK, 0),
  851. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  852. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC4_MASK, 0x16),
  853. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  854. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC8_MASK, 0x1e),
  855. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC16_MASK, 0x0e),
  856. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  857. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC24_MASK, 0x11),
  858. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC52_MASK, 0x06),
  859. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC80_MASK, 0x0c),
  860. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC108_MASK, 0x08),
  861. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC147_MASK, 0x09),
  862. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC175_MASK, 0x26),
  863. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC203_MASK, 0x00),
  864. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  865. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC231_MASK, 0x15),
  866. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC239_MASK, 0x00),
  867. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  868. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC247_MASK, 0x3f),
  869. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  870. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC251_MASK, 0x3f),
  871. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  872. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC255_MASK, 0x1c)
  873. },
  874. .nlinv = 0,
  875. .vop_uv = 4500000,
  876. .vcom_uv = 762500,
  877. .vgh_mv = 15000,
  878. .vgl_mv = -9510,
  879. .avdd_mv = 6600,
  880. .avcl_mv = -4400,
  881. .gamma_op_bias = OP_BIAS_MIDDLE,
  882. .input_op_bias = OP_BIAS_MIN,
  883. .output_op_bias = OP_BIAS_MIN,
  884. .t2d_ns = 1600,
  885. .t3d_ns = 10400,
  886. .eot_en = true,
  887. .gip_sequence = rg_arc_gip_sequence,
  888. };
  889. static const struct drm_display_mode rg28xx_mode = {
  890. .clock = 22325,
  891. .hdisplay = 480,
  892. .hsync_start = 480 + 40,
  893. .hsync_end = 480 + 40 + 4,
  894. .htotal = 480 + 40 + 4 + 20,
  895. .vdisplay = 640,
  896. .vsync_start = 640 + 2,
  897. .vsync_end = 640 + 2 + 40,
  898. .vtotal = 640 + 2 + 40 + 16,
  899. .width_mm = 44,
  900. .height_mm = 58,
  901. .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
  902. .type = DRM_MODE_TYPE_DRIVER | DRM_MODE_TYPE_PREFERRED,
  903. };
  904. static const struct st7701_panel_desc rg28xx_desc = {
  905. .mode = &rg28xx_mode,
  906. .panel_sleep_delay = 80,
  907. .pv_gamma = {
  908. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  909. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC0_MASK, 0),
  910. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  911. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC4_MASK, 0x10),
  912. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  913. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC8_MASK, 0x17),
  914. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC16_MASK, 0xd),
  915. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  916. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC24_MASK, 0x11),
  917. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC52_MASK, 0x6),
  918. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC80_MASK, 0x5),
  919. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC108_MASK, 0x8),
  920. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC147_MASK, 0x7),
  921. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC175_MASK, 0x1f),
  922. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC203_MASK, 0x4),
  923. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  924. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC231_MASK, 0x11),
  925. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC239_MASK, 0xe),
  926. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  927. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC247_MASK, 0x29),
  928. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  929. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC251_MASK, 0x30),
  930. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  931. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC255_MASK, 0x1f)
  932. },
  933. .nv_gamma = {
  934. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  935. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC0_MASK, 0),
  936. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  937. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC4_MASK, 0xd),
  938. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  939. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC8_MASK, 0x14),
  940. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC16_MASK, 0xe),
  941. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  942. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC24_MASK, 0x11),
  943. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC52_MASK, 0x6),
  944. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC80_MASK, 0x4),
  945. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC108_MASK, 0x8),
  946. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC147_MASK, 0x8),
  947. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC175_MASK, 0x20),
  948. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC203_MASK, 0x5),
  949. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  950. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC231_MASK, 0x13),
  951. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC239_MASK, 0x13),
  952. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  953. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC247_MASK, 0x26),
  954. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  955. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC251_MASK, 0x30),
  956. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_AJ_MASK, 0) |
  957. CFIELD_PREP(ST7701_CMD2_BK0_GAMCTRL_VC255_MASK, 0x1f)
  958. },
  959. .nlinv = 7,
  960. .vop_uv = 4800000,
  961. .vcom_uv = 1512500,
  962. .vgh_mv = 15000,
  963. .vgl_mv = -11730,
  964. .avdd_mv = 6600,
  965. .avcl_mv = -4400,
  966. .gamma_op_bias = OP_BIAS_MIDDLE,
  967. .input_op_bias = OP_BIAS_MIN,
  968. .output_op_bias = OP_BIAS_MIN,
  969. .t2d_ns = 1600,
  970. .t3d_ns = 10400,
  971. .eot_en = true,
  972. .gip_sequence = rg28xx_gip_sequence,
  973. };
  974. static void st7701_cleanup(void *data)
  975. {
  976. struct st7701 *st7701 = (struct st7701 *)data;
  977. drm_panel_remove(&st7701->panel);
  978. drm_panel_disable(&st7701->panel);
  979. drm_panel_unprepare(&st7701->panel);
  980. }
  981. static int st7701_probe(struct device *dev, int connector_type)
  982. {
  983. const struct st7701_panel_desc *desc;
  984. struct st7701 *st7701;
  985. int ret;
  986. st7701 = devm_kzalloc(dev, sizeof(*st7701), GFP_KERNEL);
  987. if (!st7701)
  988. return -ENOMEM;
  989. desc = of_device_get_match_data(dev);
  990. if (!desc)
  991. return -ENODEV;
  992. st7701->supplies[0].supply = "VCC";
  993. st7701->supplies[1].supply = "IOVCC";
  994. ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(st7701->supplies),
  995. st7701->supplies);
  996. if (ret < 0)
  997. return ret;
  998. st7701->reset = devm_gpiod_get(dev, "reset", GPIOD_OUT_LOW);
  999. if (IS_ERR(st7701->reset)) {
  1000. dev_err(dev, "Couldn't get our reset GPIO\n");
  1001. return PTR_ERR(st7701->reset);
  1002. }
  1003. ret = of_drm_get_panel_orientation(dev->of_node, &st7701->orientation);
  1004. if (ret < 0)
  1005. return dev_err_probe(dev, ret, "Failed to get orientation\n");
  1006. drm_panel_init(&st7701->panel, dev, &st7701_funcs, connector_type);
  1007. st7701->panel.prepare_prev_first = true;
  1008. /**
  1009. * Once sleep out has been issued, ST7701 IC required to wait 120ms
  1010. * before initiating new commands.
  1011. *
  1012. * On top of that some panels might need an extra delay to wait, so
  1013. * add panel specific delay for those cases. As now this panel specific
  1014. * delay information is referenced from those panel BSP driver, example
  1015. * ts8550b and there is no valid documentation for that.
  1016. */
  1017. st7701->sleep_delay = 120 + desc->panel_sleep_delay;
  1018. ret = drm_panel_of_backlight(&st7701->panel);
  1019. if (ret)
  1020. return ret;
  1021. drm_panel_add(&st7701->panel);
  1022. dev_set_drvdata(dev, st7701);
  1023. st7701->desc = desc;
  1024. return devm_add_action_or_reset(dev, st7701_cleanup, st7701);
  1025. }
  1026. static int st7701_dsi_probe(struct mipi_dsi_device *dsi)
  1027. {
  1028. struct st7701 *st7701;
  1029. int err;
  1030. err = st7701_probe(&dsi->dev, DRM_MODE_CONNECTOR_DSI);
  1031. if (err)
  1032. return err;
  1033. st7701 = dev_get_drvdata(&dsi->dev);
  1034. st7701->dsi = dsi;
  1035. st7701->write_command = st7701_dsi_write;
  1036. if (!st7701->desc->lanes)
  1037. return dev_err_probe(&dsi->dev, -EINVAL, "This panel is not for MIPI DSI\n");
  1038. dsi->mode_flags = MIPI_DSI_MODE_VIDEO | MIPI_DSI_MODE_VIDEO_BURST |
  1039. MIPI_DSI_MODE_LPM | MIPI_DSI_CLOCK_NON_CONTINUOUS;
  1040. dsi->format = st7701->desc->format;
  1041. dsi->lanes = st7701->desc->lanes;
  1042. err = mipi_dsi_attach(dsi);
  1043. if (err)
  1044. return dev_err_probe(&dsi->dev, err, "Failed to init MIPI DSI\n");
  1045. return 0;
  1046. }
  1047. static int st7701_spi_probe(struct spi_device *spi)
  1048. {
  1049. struct st7701 *st7701;
  1050. struct gpio_desc *dc;
  1051. int err;
  1052. err = st7701_probe(&spi->dev, DRM_MODE_CONNECTOR_DPI);
  1053. if (err)
  1054. return err;
  1055. st7701 = dev_get_drvdata(&spi->dev);
  1056. st7701->write_command = st7701_dbi_write;
  1057. dc = devm_gpiod_get_optional(&spi->dev, "dc", GPIOD_OUT_LOW);
  1058. if (IS_ERR(dc))
  1059. return dev_err_probe(&spi->dev, PTR_ERR(dc), "Failed to get GPIO for D/CX\n");
  1060. err = mipi_dbi_spi_init(spi, &st7701->dbi, dc);
  1061. if (err)
  1062. return dev_err_probe(&spi->dev, err, "Failed to init MIPI DBI\n");
  1063. st7701->dbi.read_commands = NULL;
  1064. return 0;
  1065. }
  1066. static void st7701_dsi_remove(struct mipi_dsi_device *dsi)
  1067. {
  1068. mipi_dsi_detach(dsi);
  1069. }
  1070. static const struct of_device_id st7701_dsi_of_match[] = {
  1071. { .compatible = "anbernic,rg-arc-panel", .data = &rg_arc_desc },
  1072. { .compatible = "densitron,dmt028vghmcmi-1a", .data = &dmt028vghmcmi_1a_desc },
  1073. { .compatible = "elida,kd50t048a", .data = &kd50t048a_desc },
  1074. { .compatible = "techstar,ts8550b", .data = &ts8550b_desc },
  1075. { }
  1076. };
  1077. MODULE_DEVICE_TABLE(of, st7701_dsi_of_match);
  1078. static const struct of_device_id st7701_spi_of_match[] = {
  1079. { .compatible = "anbernic,rg28xx-panel", .data = &rg28xx_desc },
  1080. { /* sentinel */ }
  1081. };
  1082. MODULE_DEVICE_TABLE(of, st7701_spi_of_match);
  1083. static const struct spi_device_id st7701_spi_ids[] = {
  1084. { "rg28xx-panel" },
  1085. { /* sentinel */ }
  1086. };
  1087. MODULE_DEVICE_TABLE(spi, st7701_spi_ids);
  1088. static struct mipi_dsi_driver st7701_dsi_driver = {
  1089. .probe = st7701_dsi_probe,
  1090. .remove = st7701_dsi_remove,
  1091. .driver = {
  1092. .name = "st7701",
  1093. .of_match_table = st7701_dsi_of_match,
  1094. },
  1095. };
  1096. static struct spi_driver st7701_spi_driver = {
  1097. .probe = st7701_spi_probe,
  1098. .id_table = st7701_spi_ids,
  1099. .driver = {
  1100. .name = "st7701",
  1101. .of_match_table = st7701_spi_of_match,
  1102. },
  1103. };
  1104. static int __init st7701_driver_init(void)
  1105. {
  1106. int err;
  1107. if (IS_ENABLED(CONFIG_SPI)) {
  1108. err = spi_register_driver(&st7701_spi_driver);
  1109. if (err)
  1110. return err;
  1111. }
  1112. if (IS_ENABLED(CONFIG_DRM_MIPI_DSI)) {
  1113. err = mipi_dsi_driver_register(&st7701_dsi_driver);
  1114. if (err) {
  1115. if (IS_ENABLED(CONFIG_SPI))
  1116. spi_unregister_driver(&st7701_spi_driver);
  1117. return err;
  1118. }
  1119. }
  1120. return 0;
  1121. }
  1122. module_init(st7701_driver_init);
  1123. static void __exit st7701_driver_exit(void)
  1124. {
  1125. if (IS_ENABLED(CONFIG_DRM_MIPI_DSI))
  1126. mipi_dsi_driver_unregister(&st7701_dsi_driver);
  1127. if (IS_ENABLED(CONFIG_SPI))
  1128. spi_unregister_driver(&st7701_spi_driver);
  1129. }
  1130. module_exit(st7701_driver_exit);
  1131. MODULE_AUTHOR("Jagan Teki <jagan@amarulasolutions.com>");
  1132. MODULE_AUTHOR("Hironori KIKUCHI <kikuchan98@gmail.com>");
  1133. MODULE_DESCRIPTION("Sitronix ST7701 LCD Panel Driver");
  1134. MODULE_LICENSE("GPL");