sprd_dpu.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (C) 2020 Unisoc Inc.
  4. */
  5. #include <linux/component.h>
  6. #include <linux/delay.h>
  7. #include <linux/dma-buf.h>
  8. #include <linux/io.h>
  9. #include <linux/module.h>
  10. #include <linux/of.h>
  11. #include <linux/of_graph.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/wait.h>
  14. #include <linux/workqueue.h>
  15. #include <drm/drm_atomic_helper.h>
  16. #include <drm/drm_blend.h>
  17. #include <drm/drm_fb_dma_helper.h>
  18. #include <drm/drm_framebuffer.h>
  19. #include <drm/drm_gem_dma_helper.h>
  20. #include <drm/drm_gem_framebuffer_helper.h>
  21. #include "sprd_drm.h"
  22. #include "sprd_dpu.h"
  23. #include "sprd_dsi.h"
  24. /* Global control registers */
  25. #define REG_DPU_CTRL 0x04
  26. #define REG_DPU_CFG0 0x08
  27. #define REG_PANEL_SIZE 0x20
  28. #define REG_BLEND_SIZE 0x24
  29. #define REG_BG_COLOR 0x2C
  30. /* Layer0 control registers */
  31. #define REG_LAY_BASE_ADDR0 0x30
  32. #define REG_LAY_BASE_ADDR1 0x34
  33. #define REG_LAY_BASE_ADDR2 0x38
  34. #define REG_LAY_CTRL 0x40
  35. #define REG_LAY_SIZE 0x44
  36. #define REG_LAY_PITCH 0x48
  37. #define REG_LAY_POS 0x4C
  38. #define REG_LAY_ALPHA 0x50
  39. #define REG_LAY_CROP_START 0x5C
  40. /* Interrupt control registers */
  41. #define REG_DPU_INT_EN 0x1E0
  42. #define REG_DPU_INT_CLR 0x1E4
  43. #define REG_DPU_INT_STS 0x1E8
  44. /* DPI control registers */
  45. #define REG_DPI_CTRL 0x1F0
  46. #define REG_DPI_H_TIMING 0x1F4
  47. #define REG_DPI_V_TIMING 0x1F8
  48. /* MMU control registers */
  49. #define REG_MMU_EN 0x800
  50. #define REG_MMU_VPN_RANGE 0x80C
  51. #define REG_MMU_PPN1 0x83C
  52. #define REG_MMU_RANGE1 0x840
  53. #define REG_MMU_PPN2 0x844
  54. #define REG_MMU_RANGE2 0x848
  55. /* Global control bits */
  56. #define BIT_DPU_RUN BIT(0)
  57. #define BIT_DPU_STOP BIT(1)
  58. #define BIT_DPU_REG_UPDATE BIT(2)
  59. #define BIT_DPU_IF_EDPI BIT(0)
  60. /* Layer control bits */
  61. #define BIT_DPU_LAY_EN BIT(0)
  62. #define BIT_DPU_LAY_LAYER_ALPHA (0x01 << 2)
  63. #define BIT_DPU_LAY_COMBO_ALPHA (0x02 << 2)
  64. #define BIT_DPU_LAY_FORMAT_YUV422_2PLANE (0x00 << 4)
  65. #define BIT_DPU_LAY_FORMAT_YUV420_2PLANE (0x01 << 4)
  66. #define BIT_DPU_LAY_FORMAT_YUV420_3PLANE (0x02 << 4)
  67. #define BIT_DPU_LAY_FORMAT_ARGB8888 (0x03 << 4)
  68. #define BIT_DPU_LAY_FORMAT_RGB565 (0x04 << 4)
  69. #define BIT_DPU_LAY_DATA_ENDIAN_B0B1B2B3 (0x00 << 8)
  70. #define BIT_DPU_LAY_DATA_ENDIAN_B3B2B1B0 (0x01 << 8)
  71. #define BIT_DPU_LAY_NO_SWITCH (0x00 << 10)
  72. #define BIT_DPU_LAY_RB_OR_UV_SWITCH (0x01 << 10)
  73. #define BIT_DPU_LAY_MODE_BLEND_NORMAL (0x00 << 16)
  74. #define BIT_DPU_LAY_MODE_BLEND_PREMULT (0x01 << 16)
  75. #define BIT_DPU_LAY_ROTATION_0 (0x00 << 20)
  76. #define BIT_DPU_LAY_ROTATION_90 (0x01 << 20)
  77. #define BIT_DPU_LAY_ROTATION_180 (0x02 << 20)
  78. #define BIT_DPU_LAY_ROTATION_270 (0x03 << 20)
  79. #define BIT_DPU_LAY_ROTATION_0_M (0x04 << 20)
  80. #define BIT_DPU_LAY_ROTATION_90_M (0x05 << 20)
  81. #define BIT_DPU_LAY_ROTATION_180_M (0x06 << 20)
  82. #define BIT_DPU_LAY_ROTATION_270_M (0x07 << 20)
  83. /* Interrupt control & status bits */
  84. #define BIT_DPU_INT_DONE BIT(0)
  85. #define BIT_DPU_INT_TE BIT(1)
  86. #define BIT_DPU_INT_ERR BIT(2)
  87. #define BIT_DPU_INT_UPDATE_DONE BIT(4)
  88. #define BIT_DPU_INT_VSYNC BIT(5)
  89. /* DPI control bits */
  90. #define BIT_DPU_EDPI_TE_EN BIT(8)
  91. #define BIT_DPU_EDPI_FROM_EXTERNAL_PAD BIT(10)
  92. #define BIT_DPU_DPI_HALT_EN BIT(16)
  93. static const u32 layer_fmts[] = {
  94. DRM_FORMAT_XRGB8888,
  95. DRM_FORMAT_XBGR8888,
  96. DRM_FORMAT_ARGB8888,
  97. DRM_FORMAT_ABGR8888,
  98. DRM_FORMAT_RGBA8888,
  99. DRM_FORMAT_BGRA8888,
  100. DRM_FORMAT_RGBX8888,
  101. DRM_FORMAT_RGB565,
  102. DRM_FORMAT_BGR565,
  103. DRM_FORMAT_NV12,
  104. DRM_FORMAT_NV21,
  105. DRM_FORMAT_NV16,
  106. DRM_FORMAT_NV61,
  107. DRM_FORMAT_YUV420,
  108. DRM_FORMAT_YVU420,
  109. };
  110. struct sprd_plane {
  111. struct drm_plane base;
  112. };
  113. static int dpu_wait_stop_done(struct sprd_dpu *dpu)
  114. {
  115. struct dpu_context *ctx = &dpu->ctx;
  116. int rc;
  117. if (ctx->stopped)
  118. return 0;
  119. rc = wait_event_interruptible_timeout(ctx->wait_queue, ctx->evt_stop,
  120. msecs_to_jiffies(500));
  121. ctx->evt_stop = false;
  122. ctx->stopped = true;
  123. if (!rc) {
  124. drm_err(dpu->drm, "dpu wait for stop done time out!\n");
  125. return -ETIMEDOUT;
  126. }
  127. return 0;
  128. }
  129. static int dpu_wait_update_done(struct sprd_dpu *dpu)
  130. {
  131. struct dpu_context *ctx = &dpu->ctx;
  132. int rc;
  133. ctx->evt_update = false;
  134. rc = wait_event_interruptible_timeout(ctx->wait_queue, ctx->evt_update,
  135. msecs_to_jiffies(500));
  136. if (!rc) {
  137. drm_err(dpu->drm, "dpu wait for reg update done time out!\n");
  138. return -ETIMEDOUT;
  139. }
  140. return 0;
  141. }
  142. static u32 drm_format_to_dpu(struct drm_framebuffer *fb)
  143. {
  144. u32 format = 0;
  145. switch (fb->format->format) {
  146. case DRM_FORMAT_BGRA8888:
  147. /* BGRA8888 -> ARGB8888 */
  148. format |= BIT_DPU_LAY_DATA_ENDIAN_B3B2B1B0;
  149. format |= BIT_DPU_LAY_FORMAT_ARGB8888;
  150. break;
  151. case DRM_FORMAT_RGBX8888:
  152. case DRM_FORMAT_RGBA8888:
  153. /* RGBA8888 -> ABGR8888 */
  154. format |= BIT_DPU_LAY_DATA_ENDIAN_B3B2B1B0;
  155. fallthrough;
  156. case DRM_FORMAT_ABGR8888:
  157. /* RB switch */
  158. format |= BIT_DPU_LAY_RB_OR_UV_SWITCH;
  159. fallthrough;
  160. case DRM_FORMAT_ARGB8888:
  161. format |= BIT_DPU_LAY_FORMAT_ARGB8888;
  162. break;
  163. case DRM_FORMAT_XBGR8888:
  164. /* RB switch */
  165. format |= BIT_DPU_LAY_RB_OR_UV_SWITCH;
  166. fallthrough;
  167. case DRM_FORMAT_XRGB8888:
  168. format |= BIT_DPU_LAY_FORMAT_ARGB8888;
  169. break;
  170. case DRM_FORMAT_BGR565:
  171. /* RB switch */
  172. format |= BIT_DPU_LAY_RB_OR_UV_SWITCH;
  173. fallthrough;
  174. case DRM_FORMAT_RGB565:
  175. format |= BIT_DPU_LAY_FORMAT_RGB565;
  176. break;
  177. case DRM_FORMAT_NV12:
  178. /* 2-Lane: Yuv420 */
  179. format |= BIT_DPU_LAY_FORMAT_YUV420_2PLANE;
  180. /* Y endian */
  181. format |= BIT_DPU_LAY_DATA_ENDIAN_B0B1B2B3;
  182. /* UV endian */
  183. format |= BIT_DPU_LAY_NO_SWITCH;
  184. break;
  185. case DRM_FORMAT_NV21:
  186. /* 2-Lane: Yuv420 */
  187. format |= BIT_DPU_LAY_FORMAT_YUV420_2PLANE;
  188. /* Y endian */
  189. format |= BIT_DPU_LAY_DATA_ENDIAN_B0B1B2B3;
  190. /* UV endian */
  191. format |= BIT_DPU_LAY_RB_OR_UV_SWITCH;
  192. break;
  193. case DRM_FORMAT_NV16:
  194. /* 2-Lane: Yuv422 */
  195. format |= BIT_DPU_LAY_FORMAT_YUV422_2PLANE;
  196. /* Y endian */
  197. format |= BIT_DPU_LAY_DATA_ENDIAN_B3B2B1B0;
  198. /* UV endian */
  199. format |= BIT_DPU_LAY_RB_OR_UV_SWITCH;
  200. break;
  201. case DRM_FORMAT_NV61:
  202. /* 2-Lane: Yuv422 */
  203. format |= BIT_DPU_LAY_FORMAT_YUV422_2PLANE;
  204. /* Y endian */
  205. format |= BIT_DPU_LAY_DATA_ENDIAN_B0B1B2B3;
  206. /* UV endian */
  207. format |= BIT_DPU_LAY_NO_SWITCH;
  208. break;
  209. case DRM_FORMAT_YUV420:
  210. format |= BIT_DPU_LAY_FORMAT_YUV420_3PLANE;
  211. /* Y endian */
  212. format |= BIT_DPU_LAY_DATA_ENDIAN_B0B1B2B3;
  213. /* UV endian */
  214. format |= BIT_DPU_LAY_NO_SWITCH;
  215. break;
  216. case DRM_FORMAT_YVU420:
  217. format |= BIT_DPU_LAY_FORMAT_YUV420_3PLANE;
  218. /* Y endian */
  219. format |= BIT_DPU_LAY_DATA_ENDIAN_B0B1B2B3;
  220. /* UV endian */
  221. format |= BIT_DPU_LAY_RB_OR_UV_SWITCH;
  222. break;
  223. default:
  224. break;
  225. }
  226. return format;
  227. }
  228. static u32 drm_rotation_to_dpu(struct drm_plane_state *state)
  229. {
  230. u32 rotation = 0;
  231. switch (state->rotation) {
  232. default:
  233. case DRM_MODE_ROTATE_0:
  234. rotation = BIT_DPU_LAY_ROTATION_0;
  235. break;
  236. case DRM_MODE_ROTATE_90:
  237. rotation = BIT_DPU_LAY_ROTATION_90;
  238. break;
  239. case DRM_MODE_ROTATE_180:
  240. rotation = BIT_DPU_LAY_ROTATION_180;
  241. break;
  242. case DRM_MODE_ROTATE_270:
  243. rotation = BIT_DPU_LAY_ROTATION_270;
  244. break;
  245. case DRM_MODE_REFLECT_Y:
  246. rotation = BIT_DPU_LAY_ROTATION_180_M;
  247. break;
  248. case (DRM_MODE_REFLECT_Y | DRM_MODE_ROTATE_90):
  249. rotation = BIT_DPU_LAY_ROTATION_90_M;
  250. break;
  251. case DRM_MODE_REFLECT_X:
  252. rotation = BIT_DPU_LAY_ROTATION_0_M;
  253. break;
  254. case (DRM_MODE_REFLECT_X | DRM_MODE_ROTATE_90):
  255. rotation = BIT_DPU_LAY_ROTATION_270_M;
  256. break;
  257. }
  258. return rotation;
  259. }
  260. static u32 drm_blend_to_dpu(struct drm_plane_state *state)
  261. {
  262. u32 blend = 0;
  263. switch (state->pixel_blend_mode) {
  264. case DRM_MODE_BLEND_COVERAGE:
  265. /* alpha mode select - combo alpha */
  266. blend |= BIT_DPU_LAY_COMBO_ALPHA;
  267. /* Normal mode */
  268. blend |= BIT_DPU_LAY_MODE_BLEND_NORMAL;
  269. break;
  270. case DRM_MODE_BLEND_PREMULTI:
  271. /* alpha mode select - combo alpha */
  272. blend |= BIT_DPU_LAY_COMBO_ALPHA;
  273. /* Pre-mult mode */
  274. blend |= BIT_DPU_LAY_MODE_BLEND_PREMULT;
  275. break;
  276. case DRM_MODE_BLEND_PIXEL_NONE:
  277. default:
  278. /* don't do blending, maybe RGBX */
  279. /* alpha mode select - layer alpha */
  280. blend |= BIT_DPU_LAY_LAYER_ALPHA;
  281. break;
  282. }
  283. return blend;
  284. }
  285. static void sprd_dpu_layer(struct sprd_dpu *dpu, struct drm_plane_state *state)
  286. {
  287. struct dpu_context *ctx = &dpu->ctx;
  288. struct drm_gem_dma_object *dma_obj;
  289. struct drm_framebuffer *fb = state->fb;
  290. u32 addr, size, offset, pitch, blend, format, rotation;
  291. u32 src_x = state->src_x >> 16;
  292. u32 src_y = state->src_y >> 16;
  293. u32 src_w = state->src_w >> 16;
  294. u32 src_h = state->src_h >> 16;
  295. u32 dst_x = state->crtc_x;
  296. u32 dst_y = state->crtc_y;
  297. u32 alpha = state->alpha;
  298. u32 index = state->zpos;
  299. int i;
  300. offset = (dst_x & 0xffff) | (dst_y << 16);
  301. size = (src_w & 0xffff) | (src_h << 16);
  302. for (i = 0; i < fb->format->num_planes; i++) {
  303. dma_obj = drm_fb_dma_get_gem_obj(fb, i);
  304. addr = dma_obj->dma_addr + fb->offsets[i];
  305. if (i == 0)
  306. layer_reg_wr(ctx, REG_LAY_BASE_ADDR0, addr, index);
  307. else if (i == 1)
  308. layer_reg_wr(ctx, REG_LAY_BASE_ADDR1, addr, index);
  309. else
  310. layer_reg_wr(ctx, REG_LAY_BASE_ADDR2, addr, index);
  311. }
  312. if (fb->format->num_planes == 3) {
  313. /* UV pitch is 1/2 of Y pitch */
  314. pitch = (fb->pitches[0] / fb->format->cpp[0]) |
  315. (fb->pitches[0] / fb->format->cpp[0] << 15);
  316. } else {
  317. pitch = fb->pitches[0] / fb->format->cpp[0];
  318. }
  319. layer_reg_wr(ctx, REG_LAY_POS, offset, index);
  320. layer_reg_wr(ctx, REG_LAY_SIZE, size, index);
  321. layer_reg_wr(ctx, REG_LAY_CROP_START,
  322. src_y << 16 | src_x, index);
  323. layer_reg_wr(ctx, REG_LAY_ALPHA, alpha, index);
  324. layer_reg_wr(ctx, REG_LAY_PITCH, pitch, index);
  325. format = drm_format_to_dpu(fb);
  326. blend = drm_blend_to_dpu(state);
  327. rotation = drm_rotation_to_dpu(state);
  328. layer_reg_wr(ctx, REG_LAY_CTRL, BIT_DPU_LAY_EN |
  329. format |
  330. blend |
  331. rotation,
  332. index);
  333. }
  334. static void sprd_dpu_flip(struct sprd_dpu *dpu)
  335. {
  336. struct dpu_context *ctx = &dpu->ctx;
  337. /*
  338. * Make sure the dpu is in stop status. DPU has no shadow
  339. * registers in EDPI mode. So the config registers can only be
  340. * updated in the rising edge of DPU_RUN bit.
  341. */
  342. if (ctx->if_type == SPRD_DPU_IF_EDPI)
  343. dpu_wait_stop_done(dpu);
  344. /* update trigger and wait */
  345. if (ctx->if_type == SPRD_DPU_IF_DPI) {
  346. if (!ctx->stopped) {
  347. dpu_reg_set(ctx, REG_DPU_CTRL, BIT_DPU_REG_UPDATE);
  348. dpu_wait_update_done(dpu);
  349. }
  350. dpu_reg_set(ctx, REG_DPU_INT_EN, BIT_DPU_INT_ERR);
  351. } else if (ctx->if_type == SPRD_DPU_IF_EDPI) {
  352. dpu_reg_set(ctx, REG_DPU_CTRL, BIT_DPU_RUN);
  353. ctx->stopped = false;
  354. }
  355. }
  356. static void sprd_dpu_init(struct sprd_dpu *dpu)
  357. {
  358. struct dpu_context *ctx = &dpu->ctx;
  359. u32 int_mask = 0;
  360. writel(0x00, ctx->base + REG_BG_COLOR);
  361. writel(0x00, ctx->base + REG_MMU_EN);
  362. writel(0x00, ctx->base + REG_MMU_PPN1);
  363. writel(0xffff, ctx->base + REG_MMU_RANGE1);
  364. writel(0x00, ctx->base + REG_MMU_PPN2);
  365. writel(0xffff, ctx->base + REG_MMU_RANGE2);
  366. writel(0x1ffff, ctx->base + REG_MMU_VPN_RANGE);
  367. if (ctx->if_type == SPRD_DPU_IF_DPI) {
  368. /* use dpi as interface */
  369. dpu_reg_clr(ctx, REG_DPU_CFG0, BIT_DPU_IF_EDPI);
  370. /* disable Halt function for SPRD DSI */
  371. dpu_reg_clr(ctx, REG_DPI_CTRL, BIT_DPU_DPI_HALT_EN);
  372. /* select te from external pad */
  373. dpu_reg_set(ctx, REG_DPI_CTRL, BIT_DPU_EDPI_FROM_EXTERNAL_PAD);
  374. /* enable dpu update done INT */
  375. int_mask |= BIT_DPU_INT_UPDATE_DONE;
  376. /* enable dpu done INT */
  377. int_mask |= BIT_DPU_INT_DONE;
  378. /* enable dpu dpi vsync */
  379. int_mask |= BIT_DPU_INT_VSYNC;
  380. /* enable dpu TE INT */
  381. int_mask |= BIT_DPU_INT_TE;
  382. /* enable underflow err INT */
  383. int_mask |= BIT_DPU_INT_ERR;
  384. } else if (ctx->if_type == SPRD_DPU_IF_EDPI) {
  385. /* use edpi as interface */
  386. dpu_reg_set(ctx, REG_DPU_CFG0, BIT_DPU_IF_EDPI);
  387. /* use external te */
  388. dpu_reg_set(ctx, REG_DPI_CTRL, BIT_DPU_EDPI_FROM_EXTERNAL_PAD);
  389. /* enable te */
  390. dpu_reg_set(ctx, REG_DPI_CTRL, BIT_DPU_EDPI_TE_EN);
  391. /* enable stop done INT */
  392. int_mask |= BIT_DPU_INT_DONE;
  393. /* enable TE INT */
  394. int_mask |= BIT_DPU_INT_TE;
  395. }
  396. writel(int_mask, ctx->base + REG_DPU_INT_EN);
  397. }
  398. static void sprd_dpu_fini(struct sprd_dpu *dpu)
  399. {
  400. struct dpu_context *ctx = &dpu->ctx;
  401. writel(0x00, ctx->base + REG_DPU_INT_EN);
  402. writel(0xff, ctx->base + REG_DPU_INT_CLR);
  403. }
  404. static void sprd_dpi_init(struct sprd_dpu *dpu)
  405. {
  406. struct dpu_context *ctx = &dpu->ctx;
  407. u32 reg_val;
  408. u32 size;
  409. size = (ctx->vm.vactive << 16) | ctx->vm.hactive;
  410. writel(size, ctx->base + REG_PANEL_SIZE);
  411. writel(size, ctx->base + REG_BLEND_SIZE);
  412. if (ctx->if_type == SPRD_DPU_IF_DPI) {
  413. /* set dpi timing */
  414. reg_val = ctx->vm.hsync_len << 0 |
  415. ctx->vm.hback_porch << 8 |
  416. ctx->vm.hfront_porch << 20;
  417. writel(reg_val, ctx->base + REG_DPI_H_TIMING);
  418. reg_val = ctx->vm.vsync_len << 0 |
  419. ctx->vm.vback_porch << 8 |
  420. ctx->vm.vfront_porch << 20;
  421. writel(reg_val, ctx->base + REG_DPI_V_TIMING);
  422. }
  423. }
  424. void sprd_dpu_run(struct sprd_dpu *dpu)
  425. {
  426. struct dpu_context *ctx = &dpu->ctx;
  427. dpu_reg_set(ctx, REG_DPU_CTRL, BIT_DPU_RUN);
  428. ctx->stopped = false;
  429. }
  430. void sprd_dpu_stop(struct sprd_dpu *dpu)
  431. {
  432. struct dpu_context *ctx = &dpu->ctx;
  433. if (ctx->if_type == SPRD_DPU_IF_DPI)
  434. dpu_reg_set(ctx, REG_DPU_CTRL, BIT_DPU_STOP);
  435. dpu_wait_stop_done(dpu);
  436. }
  437. static int sprd_plane_atomic_check(struct drm_plane *plane,
  438. struct drm_atomic_state *state)
  439. {
  440. struct drm_plane_state *plane_state = drm_atomic_get_new_plane_state(state,
  441. plane);
  442. struct drm_crtc_state *crtc_state;
  443. u32 fmt;
  444. if (!plane_state->fb || !plane_state->crtc)
  445. return 0;
  446. fmt = drm_format_to_dpu(plane_state->fb);
  447. if (!fmt)
  448. return -EINVAL;
  449. crtc_state = drm_atomic_get_crtc_state(plane_state->state, plane_state->crtc);
  450. if (IS_ERR(crtc_state))
  451. return PTR_ERR(crtc_state);
  452. return drm_atomic_helper_check_plane_state(plane_state, crtc_state,
  453. DRM_PLANE_NO_SCALING,
  454. DRM_PLANE_NO_SCALING,
  455. true, true);
  456. }
  457. static void sprd_plane_atomic_update(struct drm_plane *drm_plane,
  458. struct drm_atomic_state *state)
  459. {
  460. struct drm_plane_state *new_state = drm_atomic_get_new_plane_state(state,
  461. drm_plane);
  462. struct sprd_dpu *dpu = to_sprd_crtc(new_state->crtc);
  463. /* start configure dpu layers */
  464. sprd_dpu_layer(dpu, new_state);
  465. }
  466. static void sprd_plane_atomic_disable(struct drm_plane *drm_plane,
  467. struct drm_atomic_state *state)
  468. {
  469. struct drm_plane_state *old_state = drm_atomic_get_old_plane_state(state,
  470. drm_plane);
  471. struct sprd_dpu *dpu = to_sprd_crtc(old_state->crtc);
  472. layer_reg_wr(&dpu->ctx, REG_LAY_CTRL, 0x00, old_state->zpos);
  473. }
  474. static void sprd_plane_create_properties(struct sprd_plane *plane, int index)
  475. {
  476. unsigned int supported_modes = BIT(DRM_MODE_BLEND_PIXEL_NONE) |
  477. BIT(DRM_MODE_BLEND_PREMULTI) |
  478. BIT(DRM_MODE_BLEND_COVERAGE);
  479. /* create rotation property */
  480. drm_plane_create_rotation_property(&plane->base,
  481. DRM_MODE_ROTATE_0,
  482. DRM_MODE_ROTATE_MASK |
  483. DRM_MODE_REFLECT_MASK);
  484. /* create alpha property */
  485. drm_plane_create_alpha_property(&plane->base);
  486. /* create blend mode property */
  487. drm_plane_create_blend_mode_property(&plane->base, supported_modes);
  488. /* create zpos property */
  489. drm_plane_create_zpos_immutable_property(&plane->base, index);
  490. }
  491. static const struct drm_plane_helper_funcs sprd_plane_helper_funcs = {
  492. .atomic_check = sprd_plane_atomic_check,
  493. .atomic_update = sprd_plane_atomic_update,
  494. .atomic_disable = sprd_plane_atomic_disable,
  495. };
  496. static const struct drm_plane_funcs sprd_plane_funcs = {
  497. .update_plane = drm_atomic_helper_update_plane,
  498. .disable_plane = drm_atomic_helper_disable_plane,
  499. .destroy = drm_plane_cleanup,
  500. .reset = drm_atomic_helper_plane_reset,
  501. .atomic_duplicate_state = drm_atomic_helper_plane_duplicate_state,
  502. .atomic_destroy_state = drm_atomic_helper_plane_destroy_state,
  503. };
  504. static struct sprd_plane *sprd_planes_init(struct drm_device *drm)
  505. {
  506. struct sprd_plane *plane, *primary;
  507. enum drm_plane_type plane_type;
  508. int i;
  509. for (i = 0; i < 6; i++) {
  510. plane_type = (i == 0) ? DRM_PLANE_TYPE_PRIMARY :
  511. DRM_PLANE_TYPE_OVERLAY;
  512. plane = drmm_universal_plane_alloc(drm, struct sprd_plane, base,
  513. 1, &sprd_plane_funcs,
  514. layer_fmts, ARRAY_SIZE(layer_fmts),
  515. NULL, plane_type, NULL);
  516. if (IS_ERR(plane)) {
  517. drm_err(drm, "failed to init drm plane: %d\n", i);
  518. return plane;
  519. }
  520. drm_plane_helper_add(&plane->base, &sprd_plane_helper_funcs);
  521. sprd_plane_create_properties(plane, i);
  522. if (i == 0)
  523. primary = plane;
  524. }
  525. return primary;
  526. }
  527. static void sprd_crtc_mode_set_nofb(struct drm_crtc *crtc)
  528. {
  529. struct sprd_dpu *dpu = to_sprd_crtc(crtc);
  530. struct drm_display_mode *mode = &crtc->state->adjusted_mode;
  531. struct drm_encoder *encoder;
  532. struct sprd_dsi *dsi;
  533. drm_display_mode_to_videomode(mode, &dpu->ctx.vm);
  534. drm_for_each_encoder_mask(encoder, crtc->dev,
  535. crtc->state->encoder_mask) {
  536. dsi = encoder_to_dsi(encoder);
  537. if (dsi->slave->mode_flags & MIPI_DSI_MODE_VIDEO)
  538. dpu->ctx.if_type = SPRD_DPU_IF_DPI;
  539. else
  540. dpu->ctx.if_type = SPRD_DPU_IF_EDPI;
  541. }
  542. sprd_dpi_init(dpu);
  543. }
  544. static void sprd_crtc_atomic_enable(struct drm_crtc *crtc,
  545. struct drm_atomic_state *state)
  546. {
  547. struct sprd_dpu *dpu = to_sprd_crtc(crtc);
  548. sprd_dpu_init(dpu);
  549. drm_crtc_vblank_on(&dpu->base);
  550. }
  551. static void sprd_crtc_atomic_disable(struct drm_crtc *crtc,
  552. struct drm_atomic_state *state)
  553. {
  554. struct sprd_dpu *dpu = to_sprd_crtc(crtc);
  555. struct drm_device *drm = dpu->base.dev;
  556. drm_crtc_vblank_off(&dpu->base);
  557. sprd_dpu_fini(dpu);
  558. spin_lock_irq(&drm->event_lock);
  559. if (crtc->state->event) {
  560. drm_crtc_send_vblank_event(crtc, crtc->state->event);
  561. crtc->state->event = NULL;
  562. }
  563. spin_unlock_irq(&drm->event_lock);
  564. }
  565. static void sprd_crtc_atomic_flush(struct drm_crtc *crtc,
  566. struct drm_atomic_state *state)
  567. {
  568. struct sprd_dpu *dpu = to_sprd_crtc(crtc);
  569. struct drm_device *drm = dpu->base.dev;
  570. sprd_dpu_flip(dpu);
  571. spin_lock_irq(&drm->event_lock);
  572. if (crtc->state->event) {
  573. drm_crtc_send_vblank_event(crtc, crtc->state->event);
  574. crtc->state->event = NULL;
  575. }
  576. spin_unlock_irq(&drm->event_lock);
  577. }
  578. static int sprd_crtc_enable_vblank(struct drm_crtc *crtc)
  579. {
  580. struct sprd_dpu *dpu = to_sprd_crtc(crtc);
  581. dpu_reg_set(&dpu->ctx, REG_DPU_INT_EN, BIT_DPU_INT_VSYNC);
  582. return 0;
  583. }
  584. static void sprd_crtc_disable_vblank(struct drm_crtc *crtc)
  585. {
  586. struct sprd_dpu *dpu = to_sprd_crtc(crtc);
  587. dpu_reg_clr(&dpu->ctx, REG_DPU_INT_EN, BIT_DPU_INT_VSYNC);
  588. }
  589. static const struct drm_crtc_helper_funcs sprd_crtc_helper_funcs = {
  590. .mode_set_nofb = sprd_crtc_mode_set_nofb,
  591. .atomic_flush = sprd_crtc_atomic_flush,
  592. .atomic_enable = sprd_crtc_atomic_enable,
  593. .atomic_disable = sprd_crtc_atomic_disable,
  594. };
  595. static const struct drm_crtc_funcs sprd_crtc_funcs = {
  596. .destroy = drm_crtc_cleanup,
  597. .set_config = drm_atomic_helper_set_config,
  598. .page_flip = drm_atomic_helper_page_flip,
  599. .reset = drm_atomic_helper_crtc_reset,
  600. .atomic_duplicate_state = drm_atomic_helper_crtc_duplicate_state,
  601. .atomic_destroy_state = drm_atomic_helper_crtc_destroy_state,
  602. .enable_vblank = sprd_crtc_enable_vblank,
  603. .disable_vblank = sprd_crtc_disable_vblank,
  604. };
  605. static struct sprd_dpu *sprd_crtc_init(struct drm_device *drm,
  606. struct drm_plane *primary, struct device *dev)
  607. {
  608. struct device_node *port;
  609. struct sprd_dpu *dpu;
  610. dpu = drmm_crtc_alloc_with_planes(drm, struct sprd_dpu, base,
  611. primary, NULL,
  612. &sprd_crtc_funcs, NULL);
  613. if (IS_ERR(dpu)) {
  614. drm_err(drm, "failed to init crtc\n");
  615. return dpu;
  616. }
  617. drm_crtc_helper_add(&dpu->base, &sprd_crtc_helper_funcs);
  618. /*
  619. * set crtc port so that drm_of_find_possible_crtcs call works
  620. */
  621. port = of_graph_get_port_by_id(dev->of_node, 0);
  622. if (!port) {
  623. drm_err(drm, "failed to found crtc output port for %s\n",
  624. dev->of_node->full_name);
  625. return ERR_PTR(-EINVAL);
  626. }
  627. dpu->base.port = port;
  628. of_node_put(port);
  629. return dpu;
  630. }
  631. static irqreturn_t sprd_dpu_isr(int irq, void *data)
  632. {
  633. struct sprd_dpu *dpu = data;
  634. struct dpu_context *ctx = &dpu->ctx;
  635. u32 reg_val, int_mask = 0;
  636. reg_val = readl(ctx->base + REG_DPU_INT_STS);
  637. /* disable err interrupt */
  638. if (reg_val & BIT_DPU_INT_ERR) {
  639. int_mask |= BIT_DPU_INT_ERR;
  640. drm_warn(dpu->drm, "Warning: dpu underflow!\n");
  641. }
  642. /* dpu update done isr */
  643. if (reg_val & BIT_DPU_INT_UPDATE_DONE) {
  644. ctx->evt_update = true;
  645. wake_up_interruptible_all(&ctx->wait_queue);
  646. }
  647. /* dpu stop done isr */
  648. if (reg_val & BIT_DPU_INT_DONE) {
  649. ctx->evt_stop = true;
  650. wake_up_interruptible_all(&ctx->wait_queue);
  651. }
  652. if (reg_val & BIT_DPU_INT_VSYNC)
  653. drm_crtc_handle_vblank(&dpu->base);
  654. writel(reg_val, ctx->base + REG_DPU_INT_CLR);
  655. dpu_reg_clr(ctx, REG_DPU_INT_EN, int_mask);
  656. return IRQ_HANDLED;
  657. }
  658. static int sprd_dpu_context_init(struct sprd_dpu *dpu,
  659. struct device *dev)
  660. {
  661. struct platform_device *pdev = to_platform_device(dev);
  662. struct dpu_context *ctx = &dpu->ctx;
  663. struct resource *res;
  664. int ret;
  665. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  666. if (!res) {
  667. dev_err(dev, "failed to get I/O resource\n");
  668. return -EINVAL;
  669. }
  670. ctx->base = devm_ioremap(dev, res->start, resource_size(res));
  671. if (!ctx->base) {
  672. dev_err(dev, "failed to map dpu registers\n");
  673. return -EFAULT;
  674. }
  675. ctx->irq = platform_get_irq(pdev, 0);
  676. if (ctx->irq < 0)
  677. return ctx->irq;
  678. /* disable and clear interrupts before register dpu IRQ. */
  679. writel(0x00, ctx->base + REG_DPU_INT_EN);
  680. writel(0xff, ctx->base + REG_DPU_INT_CLR);
  681. ret = devm_request_irq(dev, ctx->irq, sprd_dpu_isr,
  682. IRQF_TRIGGER_NONE, "DPU", dpu);
  683. if (ret) {
  684. dev_err(dev, "failed to register dpu irq handler\n");
  685. return ret;
  686. }
  687. init_waitqueue_head(&ctx->wait_queue);
  688. return 0;
  689. }
  690. static int sprd_dpu_bind(struct device *dev, struct device *master, void *data)
  691. {
  692. struct drm_device *drm = data;
  693. struct sprd_dpu *dpu;
  694. struct sprd_plane *plane;
  695. int ret;
  696. plane = sprd_planes_init(drm);
  697. if (IS_ERR(plane))
  698. return PTR_ERR(plane);
  699. dpu = sprd_crtc_init(drm, &plane->base, dev);
  700. if (IS_ERR(dpu))
  701. return PTR_ERR(dpu);
  702. dpu->drm = drm;
  703. dev_set_drvdata(dev, dpu);
  704. ret = sprd_dpu_context_init(dpu, dev);
  705. if (ret)
  706. return ret;
  707. return 0;
  708. }
  709. static const struct component_ops dpu_component_ops = {
  710. .bind = sprd_dpu_bind,
  711. };
  712. static const struct of_device_id dpu_match_table[] = {
  713. { .compatible = "sprd,sharkl3-dpu" },
  714. { /* sentinel */ },
  715. };
  716. MODULE_DEVICE_TABLE(of, dpu_match_table);
  717. static int sprd_dpu_probe(struct platform_device *pdev)
  718. {
  719. return component_add(&pdev->dev, &dpu_component_ops);
  720. }
  721. static void sprd_dpu_remove(struct platform_device *pdev)
  722. {
  723. component_del(&pdev->dev, &dpu_component_ops);
  724. }
  725. struct platform_driver sprd_dpu_driver = {
  726. .probe = sprd_dpu_probe,
  727. .remove_new = sprd_dpu_remove,
  728. .driver = {
  729. .name = "sprd-dpu-drv",
  730. .of_match_table = dpu_match_table,
  731. },
  732. };
  733. MODULE_AUTHOR("Leon He <leon.he@unisoc.com>");
  734. MODULE_AUTHOR("Kevin Tang <kevin.tang@unisoc.com>");
  735. MODULE_DESCRIPTION("Unisoc Display Controller Driver");
  736. MODULE_LICENSE("GPL v2");