gr2d.c 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2012-2013, NVIDIA Corporation.
  4. */
  5. #include <linux/clk.h>
  6. #include <linux/delay.h>
  7. #include <linux/iommu.h>
  8. #include <linux/module.h>
  9. #include <linux/of.h>
  10. #include <linux/platform_device.h>
  11. #include <linux/pm_runtime.h>
  12. #include <linux/reset.h>
  13. #include <soc/tegra/common.h>
  14. #include "drm.h"
  15. #include "gem.h"
  16. #include "gr2d.h"
  17. enum {
  18. RST_MC,
  19. RST_GR2D,
  20. RST_GR2D_MAX,
  21. };
  22. struct gr2d_soc {
  23. unsigned int version;
  24. };
  25. struct gr2d {
  26. struct tegra_drm_client client;
  27. struct host1x_channel *channel;
  28. struct clk *clk;
  29. struct reset_control_bulk_data resets[RST_GR2D_MAX];
  30. unsigned int nresets;
  31. const struct gr2d_soc *soc;
  32. DECLARE_BITMAP(addr_regs, GR2D_NUM_REGS);
  33. };
  34. static inline struct gr2d *to_gr2d(struct tegra_drm_client *client)
  35. {
  36. return container_of(client, struct gr2d, client);
  37. }
  38. static int gr2d_init(struct host1x_client *client)
  39. {
  40. struct tegra_drm_client *drm = host1x_to_drm_client(client);
  41. struct drm_device *dev = dev_get_drvdata(client->host);
  42. unsigned long flags = HOST1X_SYNCPT_HAS_BASE;
  43. struct gr2d *gr2d = to_gr2d(drm);
  44. int err;
  45. gr2d->channel = host1x_channel_request(client);
  46. if (!gr2d->channel)
  47. return -ENOMEM;
  48. client->syncpts[0] = host1x_syncpt_request(client, flags);
  49. if (!client->syncpts[0]) {
  50. err = -ENOMEM;
  51. dev_err(client->dev, "failed to request syncpoint: %d\n", err);
  52. goto put;
  53. }
  54. err = host1x_client_iommu_attach(client);
  55. if (err < 0) {
  56. dev_err(client->dev, "failed to attach to domain: %d\n", err);
  57. goto free;
  58. }
  59. err = tegra_drm_register_client(dev->dev_private, drm);
  60. if (err < 0) {
  61. dev_err(client->dev, "failed to register client: %d\n", err);
  62. goto detach_iommu;
  63. }
  64. return 0;
  65. detach_iommu:
  66. host1x_client_iommu_detach(client);
  67. free:
  68. host1x_syncpt_put(client->syncpts[0]);
  69. put:
  70. host1x_channel_put(gr2d->channel);
  71. return err;
  72. }
  73. static int gr2d_exit(struct host1x_client *client)
  74. {
  75. struct tegra_drm_client *drm = host1x_to_drm_client(client);
  76. struct drm_device *dev = dev_get_drvdata(client->host);
  77. struct tegra_drm *tegra = dev->dev_private;
  78. struct gr2d *gr2d = to_gr2d(drm);
  79. int err;
  80. err = tegra_drm_unregister_client(tegra, drm);
  81. if (err < 0)
  82. return err;
  83. pm_runtime_dont_use_autosuspend(client->dev);
  84. pm_runtime_force_suspend(client->dev);
  85. host1x_client_iommu_detach(client);
  86. host1x_syncpt_put(client->syncpts[0]);
  87. host1x_channel_put(gr2d->channel);
  88. gr2d->channel = NULL;
  89. return 0;
  90. }
  91. static const struct host1x_client_ops gr2d_client_ops = {
  92. .init = gr2d_init,
  93. .exit = gr2d_exit,
  94. };
  95. static int gr2d_open_channel(struct tegra_drm_client *client,
  96. struct tegra_drm_context *context)
  97. {
  98. struct gr2d *gr2d = to_gr2d(client);
  99. context->channel = host1x_channel_get(gr2d->channel);
  100. if (!context->channel)
  101. return -ENOMEM;
  102. return 0;
  103. }
  104. static void gr2d_close_channel(struct tegra_drm_context *context)
  105. {
  106. host1x_channel_put(context->channel);
  107. }
  108. static int gr2d_is_addr_reg(struct device *dev, u32 class, u32 offset)
  109. {
  110. struct gr2d *gr2d = dev_get_drvdata(dev);
  111. switch (class) {
  112. case HOST1X_CLASS_HOST1X:
  113. if (offset == 0x2b)
  114. return 1;
  115. break;
  116. case HOST1X_CLASS_GR2D:
  117. case HOST1X_CLASS_GR2D_SB:
  118. if (offset >= GR2D_NUM_REGS)
  119. break;
  120. if (test_bit(offset, gr2d->addr_regs))
  121. return 1;
  122. break;
  123. }
  124. return 0;
  125. }
  126. static int gr2d_is_valid_class(u32 class)
  127. {
  128. return (class == HOST1X_CLASS_GR2D ||
  129. class == HOST1X_CLASS_GR2D_SB);
  130. }
  131. static const struct tegra_drm_client_ops gr2d_ops = {
  132. .open_channel = gr2d_open_channel,
  133. .close_channel = gr2d_close_channel,
  134. .is_addr_reg = gr2d_is_addr_reg,
  135. .is_valid_class = gr2d_is_valid_class,
  136. .submit = tegra_drm_submit,
  137. };
  138. static const struct gr2d_soc tegra20_gr2d_soc = {
  139. .version = 0x20,
  140. };
  141. static const struct gr2d_soc tegra30_gr2d_soc = {
  142. .version = 0x30,
  143. };
  144. static const struct gr2d_soc tegra114_gr2d_soc = {
  145. .version = 0x35,
  146. };
  147. static const struct of_device_id gr2d_match[] = {
  148. { .compatible = "nvidia,tegra114-gr2d", .data = &tegra114_gr2d_soc },
  149. { .compatible = "nvidia,tegra30-gr2d", .data = &tegra30_gr2d_soc },
  150. { .compatible = "nvidia,tegra20-gr2d", .data = &tegra20_gr2d_soc },
  151. { },
  152. };
  153. MODULE_DEVICE_TABLE(of, gr2d_match);
  154. static const u32 gr2d_addr_regs[] = {
  155. GR2D_UA_BASE_ADDR,
  156. GR2D_VA_BASE_ADDR,
  157. GR2D_PAT_BASE_ADDR,
  158. GR2D_DSTA_BASE_ADDR,
  159. GR2D_DSTB_BASE_ADDR,
  160. GR2D_DSTC_BASE_ADDR,
  161. GR2D_SRCA_BASE_ADDR,
  162. GR2D_SRCB_BASE_ADDR,
  163. GR2D_PATBASE_ADDR,
  164. GR2D_SRC_BASE_ADDR_SB,
  165. GR2D_DSTA_BASE_ADDR_SB,
  166. GR2D_DSTB_BASE_ADDR_SB,
  167. GR2D_UA_BASE_ADDR_SB,
  168. GR2D_VA_BASE_ADDR_SB,
  169. };
  170. static int gr2d_get_resets(struct device *dev, struct gr2d *gr2d)
  171. {
  172. int err;
  173. gr2d->resets[RST_MC].id = "mc";
  174. gr2d->resets[RST_GR2D].id = "2d";
  175. gr2d->nresets = RST_GR2D_MAX;
  176. err = devm_reset_control_bulk_get_optional_exclusive_released(
  177. dev, gr2d->nresets, gr2d->resets);
  178. if (err) {
  179. dev_err(dev, "failed to get reset: %d\n", err);
  180. return err;
  181. }
  182. if (WARN_ON(!gr2d->resets[RST_GR2D].rstc))
  183. return -ENOENT;
  184. return 0;
  185. }
  186. static int gr2d_probe(struct platform_device *pdev)
  187. {
  188. struct device *dev = &pdev->dev;
  189. struct host1x_syncpt **syncpts;
  190. struct gr2d *gr2d;
  191. unsigned int i;
  192. int err;
  193. gr2d = devm_kzalloc(dev, sizeof(*gr2d), GFP_KERNEL);
  194. if (!gr2d)
  195. return -ENOMEM;
  196. platform_set_drvdata(pdev, gr2d);
  197. gr2d->soc = of_device_get_match_data(dev);
  198. syncpts = devm_kzalloc(dev, sizeof(*syncpts), GFP_KERNEL);
  199. if (!syncpts)
  200. return -ENOMEM;
  201. gr2d->clk = devm_clk_get(dev, NULL);
  202. if (IS_ERR(gr2d->clk)) {
  203. dev_err(dev, "cannot get clock\n");
  204. return PTR_ERR(gr2d->clk);
  205. }
  206. err = gr2d_get_resets(dev, gr2d);
  207. if (err)
  208. return err;
  209. INIT_LIST_HEAD(&gr2d->client.base.list);
  210. gr2d->client.base.ops = &gr2d_client_ops;
  211. gr2d->client.base.dev = dev;
  212. gr2d->client.base.class = HOST1X_CLASS_GR2D;
  213. gr2d->client.base.syncpts = syncpts;
  214. gr2d->client.base.num_syncpts = 1;
  215. INIT_LIST_HEAD(&gr2d->client.list);
  216. gr2d->client.version = gr2d->soc->version;
  217. gr2d->client.ops = &gr2d_ops;
  218. err = devm_tegra_core_dev_init_opp_table_common(dev);
  219. if (err)
  220. return err;
  221. err = host1x_client_register(&gr2d->client.base);
  222. if (err < 0) {
  223. dev_err(dev, "failed to register host1x client: %d\n", err);
  224. return err;
  225. }
  226. /* initialize address register map */
  227. for (i = 0; i < ARRAY_SIZE(gr2d_addr_regs); i++)
  228. set_bit(gr2d_addr_regs[i], gr2d->addr_regs);
  229. return 0;
  230. }
  231. static void gr2d_remove(struct platform_device *pdev)
  232. {
  233. struct gr2d *gr2d = platform_get_drvdata(pdev);
  234. pm_runtime_disable(&pdev->dev);
  235. host1x_client_unregister(&gr2d->client.base);
  236. }
  237. static int __maybe_unused gr2d_runtime_suspend(struct device *dev)
  238. {
  239. struct gr2d *gr2d = dev_get_drvdata(dev);
  240. int err;
  241. host1x_channel_stop(gr2d->channel);
  242. reset_control_bulk_release(gr2d->nresets, gr2d->resets);
  243. /*
  244. * GR2D module shouldn't be reset while hardware is idling, otherwise
  245. * host1x's cmdproc will stuck on trying to access any G2 register
  246. * after reset. GR2D module could be either hot-reset or reset after
  247. * power-gating of the HEG partition. Hence we will put in reset only
  248. * the memory client part of the module, the HEG GENPD will take care
  249. * of resetting GR2D module across power-gating.
  250. *
  251. * On Tegra20 there is no HEG partition, but it's okay to have
  252. * undetermined h/w state since userspace is expected to reprogram
  253. * the state on each job submission anyways.
  254. */
  255. err = reset_control_acquire(gr2d->resets[RST_MC].rstc);
  256. if (err) {
  257. dev_err(dev, "failed to acquire MC reset: %d\n", err);
  258. goto acquire_reset;
  259. }
  260. err = reset_control_assert(gr2d->resets[RST_MC].rstc);
  261. reset_control_release(gr2d->resets[RST_MC].rstc);
  262. if (err) {
  263. dev_err(dev, "failed to assert MC reset: %d\n", err);
  264. goto acquire_reset;
  265. }
  266. clk_disable_unprepare(gr2d->clk);
  267. return 0;
  268. acquire_reset:
  269. reset_control_bulk_acquire(gr2d->nresets, gr2d->resets);
  270. reset_control_bulk_deassert(gr2d->nresets, gr2d->resets);
  271. return err;
  272. }
  273. static int __maybe_unused gr2d_runtime_resume(struct device *dev)
  274. {
  275. struct gr2d *gr2d = dev_get_drvdata(dev);
  276. int err;
  277. err = reset_control_bulk_acquire(gr2d->nresets, gr2d->resets);
  278. if (err) {
  279. dev_err(dev, "failed to acquire reset: %d\n", err);
  280. return err;
  281. }
  282. err = clk_prepare_enable(gr2d->clk);
  283. if (err) {
  284. dev_err(dev, "failed to enable clock: %d\n", err);
  285. goto release_reset;
  286. }
  287. usleep_range(2000, 4000);
  288. /* this is a reset array which deasserts both 2D MC and 2D itself */
  289. err = reset_control_bulk_deassert(gr2d->nresets, gr2d->resets);
  290. if (err) {
  291. dev_err(dev, "failed to deassert reset: %d\n", err);
  292. goto disable_clk;
  293. }
  294. pm_runtime_enable(dev);
  295. pm_runtime_use_autosuspend(dev);
  296. pm_runtime_set_autosuspend_delay(dev, 500);
  297. return 0;
  298. disable_clk:
  299. clk_disable_unprepare(gr2d->clk);
  300. release_reset:
  301. reset_control_bulk_release(gr2d->nresets, gr2d->resets);
  302. return err;
  303. }
  304. static const struct dev_pm_ops tegra_gr2d_pm = {
  305. SET_RUNTIME_PM_OPS(gr2d_runtime_suspend, gr2d_runtime_resume, NULL)
  306. SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
  307. pm_runtime_force_resume)
  308. };
  309. struct platform_driver tegra_gr2d_driver = {
  310. .driver = {
  311. .name = "tegra-gr2d",
  312. .of_match_table = gr2d_match,
  313. .pm = &tegra_gr2d_pm,
  314. },
  315. .probe = gr2d_probe,
  316. .remove_new = gr2d_remove,
  317. };