gr3d.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (C) 2013 Avionic Design GmbH
  4. * Copyright (C) 2013 NVIDIA Corporation
  5. */
  6. #include <linux/clk.h>
  7. #include <linux/delay.h>
  8. #include <linux/host1x.h>
  9. #include <linux/iommu.h>
  10. #include <linux/module.h>
  11. #include <linux/of.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/pm_domain.h>
  14. #include <linux/pm_opp.h>
  15. #include <linux/pm_runtime.h>
  16. #include <linux/reset.h>
  17. #include <soc/tegra/common.h>
  18. #include <soc/tegra/pmc.h>
  19. #include "drm.h"
  20. #include "gem.h"
  21. #include "gr3d.h"
  22. enum {
  23. RST_MC,
  24. RST_GR3D,
  25. RST_MC2,
  26. RST_GR3D2,
  27. RST_GR3D_MAX,
  28. };
  29. struct gr3d_soc {
  30. unsigned int version;
  31. unsigned int num_clocks;
  32. unsigned int num_resets;
  33. };
  34. struct gr3d {
  35. struct tegra_drm_client client;
  36. struct host1x_channel *channel;
  37. const struct gr3d_soc *soc;
  38. struct clk_bulk_data *clocks;
  39. unsigned int nclocks;
  40. struct reset_control_bulk_data resets[RST_GR3D_MAX];
  41. unsigned int nresets;
  42. DECLARE_BITMAP(addr_regs, GR3D_NUM_REGS);
  43. };
  44. static inline struct gr3d *to_gr3d(struct tegra_drm_client *client)
  45. {
  46. return container_of(client, struct gr3d, client);
  47. }
  48. static int gr3d_init(struct host1x_client *client)
  49. {
  50. struct tegra_drm_client *drm = host1x_to_drm_client(client);
  51. struct drm_device *dev = dev_get_drvdata(client->host);
  52. unsigned long flags = HOST1X_SYNCPT_HAS_BASE;
  53. struct gr3d *gr3d = to_gr3d(drm);
  54. int err;
  55. gr3d->channel = host1x_channel_request(client);
  56. if (!gr3d->channel)
  57. return -ENOMEM;
  58. client->syncpts[0] = host1x_syncpt_request(client, flags);
  59. if (!client->syncpts[0]) {
  60. err = -ENOMEM;
  61. dev_err(client->dev, "failed to request syncpoint: %d\n", err);
  62. goto put;
  63. }
  64. err = host1x_client_iommu_attach(client);
  65. if (err < 0) {
  66. dev_err(client->dev, "failed to attach to domain: %d\n", err);
  67. goto free;
  68. }
  69. err = tegra_drm_register_client(dev->dev_private, drm);
  70. if (err < 0) {
  71. dev_err(client->dev, "failed to register client: %d\n", err);
  72. goto detach_iommu;
  73. }
  74. return 0;
  75. detach_iommu:
  76. host1x_client_iommu_detach(client);
  77. free:
  78. host1x_syncpt_put(client->syncpts[0]);
  79. put:
  80. host1x_channel_put(gr3d->channel);
  81. return err;
  82. }
  83. static int gr3d_exit(struct host1x_client *client)
  84. {
  85. struct tegra_drm_client *drm = host1x_to_drm_client(client);
  86. struct drm_device *dev = dev_get_drvdata(client->host);
  87. struct gr3d *gr3d = to_gr3d(drm);
  88. int err;
  89. err = tegra_drm_unregister_client(dev->dev_private, drm);
  90. if (err < 0)
  91. return err;
  92. pm_runtime_dont_use_autosuspend(client->dev);
  93. pm_runtime_force_suspend(client->dev);
  94. host1x_client_iommu_detach(client);
  95. host1x_syncpt_put(client->syncpts[0]);
  96. host1x_channel_put(gr3d->channel);
  97. gr3d->channel = NULL;
  98. return 0;
  99. }
  100. static const struct host1x_client_ops gr3d_client_ops = {
  101. .init = gr3d_init,
  102. .exit = gr3d_exit,
  103. };
  104. static int gr3d_open_channel(struct tegra_drm_client *client,
  105. struct tegra_drm_context *context)
  106. {
  107. struct gr3d *gr3d = to_gr3d(client);
  108. context->channel = host1x_channel_get(gr3d->channel);
  109. if (!context->channel)
  110. return -ENOMEM;
  111. return 0;
  112. }
  113. static void gr3d_close_channel(struct tegra_drm_context *context)
  114. {
  115. host1x_channel_put(context->channel);
  116. }
  117. static int gr3d_is_addr_reg(struct device *dev, u32 class, u32 offset)
  118. {
  119. struct gr3d *gr3d = dev_get_drvdata(dev);
  120. switch (class) {
  121. case HOST1X_CLASS_HOST1X:
  122. if (offset == 0x2b)
  123. return 1;
  124. break;
  125. case HOST1X_CLASS_GR3D:
  126. if (offset >= GR3D_NUM_REGS)
  127. break;
  128. if (test_bit(offset, gr3d->addr_regs))
  129. return 1;
  130. break;
  131. }
  132. return 0;
  133. }
  134. static const struct tegra_drm_client_ops gr3d_ops = {
  135. .open_channel = gr3d_open_channel,
  136. .close_channel = gr3d_close_channel,
  137. .is_addr_reg = gr3d_is_addr_reg,
  138. .submit = tegra_drm_submit,
  139. };
  140. static const struct gr3d_soc tegra20_gr3d_soc = {
  141. .version = 0x20,
  142. .num_clocks = 1,
  143. .num_resets = 2,
  144. };
  145. static const struct gr3d_soc tegra30_gr3d_soc = {
  146. .version = 0x30,
  147. .num_clocks = 2,
  148. .num_resets = 4,
  149. };
  150. static const struct gr3d_soc tegra114_gr3d_soc = {
  151. .version = 0x35,
  152. .num_clocks = 1,
  153. .num_resets = 2,
  154. };
  155. static const struct of_device_id tegra_gr3d_match[] = {
  156. { .compatible = "nvidia,tegra114-gr3d", .data = &tegra114_gr3d_soc },
  157. { .compatible = "nvidia,tegra30-gr3d", .data = &tegra30_gr3d_soc },
  158. { .compatible = "nvidia,tegra20-gr3d", .data = &tegra20_gr3d_soc },
  159. { }
  160. };
  161. MODULE_DEVICE_TABLE(of, tegra_gr3d_match);
  162. static const u32 gr3d_addr_regs[] = {
  163. GR3D_IDX_ATTRIBUTE( 0),
  164. GR3D_IDX_ATTRIBUTE( 1),
  165. GR3D_IDX_ATTRIBUTE( 2),
  166. GR3D_IDX_ATTRIBUTE( 3),
  167. GR3D_IDX_ATTRIBUTE( 4),
  168. GR3D_IDX_ATTRIBUTE( 5),
  169. GR3D_IDX_ATTRIBUTE( 6),
  170. GR3D_IDX_ATTRIBUTE( 7),
  171. GR3D_IDX_ATTRIBUTE( 8),
  172. GR3D_IDX_ATTRIBUTE( 9),
  173. GR3D_IDX_ATTRIBUTE(10),
  174. GR3D_IDX_ATTRIBUTE(11),
  175. GR3D_IDX_ATTRIBUTE(12),
  176. GR3D_IDX_ATTRIBUTE(13),
  177. GR3D_IDX_ATTRIBUTE(14),
  178. GR3D_IDX_ATTRIBUTE(15),
  179. GR3D_IDX_INDEX_BASE,
  180. GR3D_QR_ZTAG_ADDR,
  181. GR3D_QR_CTAG_ADDR,
  182. GR3D_QR_CZ_ADDR,
  183. GR3D_TEX_TEX_ADDR( 0),
  184. GR3D_TEX_TEX_ADDR( 1),
  185. GR3D_TEX_TEX_ADDR( 2),
  186. GR3D_TEX_TEX_ADDR( 3),
  187. GR3D_TEX_TEX_ADDR( 4),
  188. GR3D_TEX_TEX_ADDR( 5),
  189. GR3D_TEX_TEX_ADDR( 6),
  190. GR3D_TEX_TEX_ADDR( 7),
  191. GR3D_TEX_TEX_ADDR( 8),
  192. GR3D_TEX_TEX_ADDR( 9),
  193. GR3D_TEX_TEX_ADDR(10),
  194. GR3D_TEX_TEX_ADDR(11),
  195. GR3D_TEX_TEX_ADDR(12),
  196. GR3D_TEX_TEX_ADDR(13),
  197. GR3D_TEX_TEX_ADDR(14),
  198. GR3D_TEX_TEX_ADDR(15),
  199. GR3D_DW_MEMORY_OUTPUT_ADDRESS,
  200. GR3D_GLOBAL_SURFADDR( 0),
  201. GR3D_GLOBAL_SURFADDR( 1),
  202. GR3D_GLOBAL_SURFADDR( 2),
  203. GR3D_GLOBAL_SURFADDR( 3),
  204. GR3D_GLOBAL_SURFADDR( 4),
  205. GR3D_GLOBAL_SURFADDR( 5),
  206. GR3D_GLOBAL_SURFADDR( 6),
  207. GR3D_GLOBAL_SURFADDR( 7),
  208. GR3D_GLOBAL_SURFADDR( 8),
  209. GR3D_GLOBAL_SURFADDR( 9),
  210. GR3D_GLOBAL_SURFADDR(10),
  211. GR3D_GLOBAL_SURFADDR(11),
  212. GR3D_GLOBAL_SURFADDR(12),
  213. GR3D_GLOBAL_SURFADDR(13),
  214. GR3D_GLOBAL_SURFADDR(14),
  215. GR3D_GLOBAL_SURFADDR(15),
  216. GR3D_GLOBAL_SPILLSURFADDR,
  217. GR3D_GLOBAL_SURFOVERADDR( 0),
  218. GR3D_GLOBAL_SURFOVERADDR( 1),
  219. GR3D_GLOBAL_SURFOVERADDR( 2),
  220. GR3D_GLOBAL_SURFOVERADDR( 3),
  221. GR3D_GLOBAL_SURFOVERADDR( 4),
  222. GR3D_GLOBAL_SURFOVERADDR( 5),
  223. GR3D_GLOBAL_SURFOVERADDR( 6),
  224. GR3D_GLOBAL_SURFOVERADDR( 7),
  225. GR3D_GLOBAL_SURFOVERADDR( 8),
  226. GR3D_GLOBAL_SURFOVERADDR( 9),
  227. GR3D_GLOBAL_SURFOVERADDR(10),
  228. GR3D_GLOBAL_SURFOVERADDR(11),
  229. GR3D_GLOBAL_SURFOVERADDR(12),
  230. GR3D_GLOBAL_SURFOVERADDR(13),
  231. GR3D_GLOBAL_SURFOVERADDR(14),
  232. GR3D_GLOBAL_SURFOVERADDR(15),
  233. GR3D_GLOBAL_SAMP01SURFADDR( 0),
  234. GR3D_GLOBAL_SAMP01SURFADDR( 1),
  235. GR3D_GLOBAL_SAMP01SURFADDR( 2),
  236. GR3D_GLOBAL_SAMP01SURFADDR( 3),
  237. GR3D_GLOBAL_SAMP01SURFADDR( 4),
  238. GR3D_GLOBAL_SAMP01SURFADDR( 5),
  239. GR3D_GLOBAL_SAMP01SURFADDR( 6),
  240. GR3D_GLOBAL_SAMP01SURFADDR( 7),
  241. GR3D_GLOBAL_SAMP01SURFADDR( 8),
  242. GR3D_GLOBAL_SAMP01SURFADDR( 9),
  243. GR3D_GLOBAL_SAMP01SURFADDR(10),
  244. GR3D_GLOBAL_SAMP01SURFADDR(11),
  245. GR3D_GLOBAL_SAMP01SURFADDR(12),
  246. GR3D_GLOBAL_SAMP01SURFADDR(13),
  247. GR3D_GLOBAL_SAMP01SURFADDR(14),
  248. GR3D_GLOBAL_SAMP01SURFADDR(15),
  249. GR3D_GLOBAL_SAMP23SURFADDR( 0),
  250. GR3D_GLOBAL_SAMP23SURFADDR( 1),
  251. GR3D_GLOBAL_SAMP23SURFADDR( 2),
  252. GR3D_GLOBAL_SAMP23SURFADDR( 3),
  253. GR3D_GLOBAL_SAMP23SURFADDR( 4),
  254. GR3D_GLOBAL_SAMP23SURFADDR( 5),
  255. GR3D_GLOBAL_SAMP23SURFADDR( 6),
  256. GR3D_GLOBAL_SAMP23SURFADDR( 7),
  257. GR3D_GLOBAL_SAMP23SURFADDR( 8),
  258. GR3D_GLOBAL_SAMP23SURFADDR( 9),
  259. GR3D_GLOBAL_SAMP23SURFADDR(10),
  260. GR3D_GLOBAL_SAMP23SURFADDR(11),
  261. GR3D_GLOBAL_SAMP23SURFADDR(12),
  262. GR3D_GLOBAL_SAMP23SURFADDR(13),
  263. GR3D_GLOBAL_SAMP23SURFADDR(14),
  264. GR3D_GLOBAL_SAMP23SURFADDR(15),
  265. };
  266. static int gr3d_power_up_legacy_domain(struct device *dev, const char *name,
  267. unsigned int id)
  268. {
  269. struct gr3d *gr3d = dev_get_drvdata(dev);
  270. struct reset_control *reset;
  271. struct clk *clk;
  272. unsigned int i;
  273. int err;
  274. /*
  275. * Tegra20 device-tree doesn't specify 3d clock name and there is only
  276. * one clock for Tegra20. Tegra30+ device-trees always specified names
  277. * for the clocks.
  278. */
  279. if (gr3d->nclocks == 1) {
  280. if (id == TEGRA_POWERGATE_3D1)
  281. return 0;
  282. clk = gr3d->clocks[0].clk;
  283. } else {
  284. for (i = 0; i < gr3d->nclocks; i++) {
  285. if (WARN_ON(!gr3d->clocks[i].id))
  286. continue;
  287. if (!strcmp(gr3d->clocks[i].id, name)) {
  288. clk = gr3d->clocks[i].clk;
  289. break;
  290. }
  291. }
  292. if (WARN_ON(i == gr3d->nclocks))
  293. return -EINVAL;
  294. }
  295. /*
  296. * We use array of resets, which includes MC resets, and MC
  297. * reset shouldn't be asserted while hardware is gated because
  298. * MC flushing will fail for gated hardware. Hence for legacy
  299. * PD we request the individual reset separately.
  300. */
  301. reset = reset_control_get_exclusive_released(dev, name);
  302. if (IS_ERR(reset))
  303. return PTR_ERR(reset);
  304. err = reset_control_acquire(reset);
  305. if (err) {
  306. dev_err(dev, "failed to acquire %s reset: %d\n", name, err);
  307. } else {
  308. err = tegra_powergate_sequence_power_up(id, clk, reset);
  309. reset_control_release(reset);
  310. }
  311. reset_control_put(reset);
  312. if (err)
  313. return err;
  314. /*
  315. * tegra_powergate_sequence_power_up() leaves clocks enabled,
  316. * while GENPD not. Hence keep clock-enable balanced.
  317. */
  318. clk_disable_unprepare(clk);
  319. return 0;
  320. }
  321. static void gr3d_del_link(void *link)
  322. {
  323. device_link_del(link);
  324. }
  325. static int gr3d_init_power(struct device *dev, struct gr3d *gr3d)
  326. {
  327. static const char * const opp_genpd_names[] = { "3d0", "3d1", NULL };
  328. const u32 link_flags = DL_FLAG_STATELESS | DL_FLAG_PM_RUNTIME;
  329. struct device **opp_virt_devs, *pd_dev;
  330. struct device_link *link;
  331. unsigned int i;
  332. int err;
  333. err = of_count_phandle_with_args(dev->of_node, "power-domains",
  334. "#power-domain-cells");
  335. if (err < 0) {
  336. if (err != -ENOENT)
  337. return err;
  338. /*
  339. * Older device-trees don't use GENPD. In this case we should
  340. * toggle power domain manually.
  341. */
  342. err = gr3d_power_up_legacy_domain(dev, "3d",
  343. TEGRA_POWERGATE_3D);
  344. if (err)
  345. return err;
  346. err = gr3d_power_up_legacy_domain(dev, "3d2",
  347. TEGRA_POWERGATE_3D1);
  348. if (err)
  349. return err;
  350. return 0;
  351. }
  352. /*
  353. * The PM domain core automatically attaches a single power domain,
  354. * otherwise it skips attaching completely. We have a single domain
  355. * on Tegra20 and two domains on Tegra30+.
  356. */
  357. if (dev->pm_domain)
  358. return 0;
  359. err = devm_pm_opp_attach_genpd(dev, opp_genpd_names, &opp_virt_devs);
  360. if (err)
  361. return err;
  362. for (i = 0; opp_genpd_names[i]; i++) {
  363. pd_dev = opp_virt_devs[i];
  364. if (!pd_dev) {
  365. dev_err(dev, "failed to get %s power domain\n",
  366. opp_genpd_names[i]);
  367. return -EINVAL;
  368. }
  369. link = device_link_add(dev, pd_dev, link_flags);
  370. if (!link) {
  371. dev_err(dev, "failed to link to %s\n", dev_name(pd_dev));
  372. return -EINVAL;
  373. }
  374. err = devm_add_action_or_reset(dev, gr3d_del_link, link);
  375. if (err)
  376. return err;
  377. }
  378. return 0;
  379. }
  380. static int gr3d_get_clocks(struct device *dev, struct gr3d *gr3d)
  381. {
  382. int err;
  383. err = devm_clk_bulk_get_all(dev, &gr3d->clocks);
  384. if (err < 0) {
  385. dev_err(dev, "failed to get clock: %d\n", err);
  386. return err;
  387. }
  388. gr3d->nclocks = err;
  389. if (gr3d->nclocks != gr3d->soc->num_clocks) {
  390. dev_err(dev, "invalid number of clocks: %u\n", gr3d->nclocks);
  391. return -ENOENT;
  392. }
  393. return 0;
  394. }
  395. static int gr3d_get_resets(struct device *dev, struct gr3d *gr3d)
  396. {
  397. int err;
  398. gr3d->resets[RST_MC].id = "mc";
  399. gr3d->resets[RST_MC2].id = "mc2";
  400. gr3d->resets[RST_GR3D].id = "3d";
  401. gr3d->resets[RST_GR3D2].id = "3d2";
  402. gr3d->nresets = gr3d->soc->num_resets;
  403. err = devm_reset_control_bulk_get_optional_exclusive_released(
  404. dev, gr3d->nresets, gr3d->resets);
  405. if (err) {
  406. dev_err(dev, "failed to get reset: %d\n", err);
  407. return err;
  408. }
  409. if (WARN_ON(!gr3d->resets[RST_GR3D].rstc) ||
  410. WARN_ON(!gr3d->resets[RST_GR3D2].rstc && gr3d->nresets == 4))
  411. return -ENOENT;
  412. return 0;
  413. }
  414. static int gr3d_probe(struct platform_device *pdev)
  415. {
  416. struct host1x_syncpt **syncpts;
  417. struct gr3d *gr3d;
  418. unsigned int i;
  419. int err;
  420. gr3d = devm_kzalloc(&pdev->dev, sizeof(*gr3d), GFP_KERNEL);
  421. if (!gr3d)
  422. return -ENOMEM;
  423. platform_set_drvdata(pdev, gr3d);
  424. gr3d->soc = of_device_get_match_data(&pdev->dev);
  425. syncpts = devm_kzalloc(&pdev->dev, sizeof(*syncpts), GFP_KERNEL);
  426. if (!syncpts)
  427. return -ENOMEM;
  428. err = gr3d_get_clocks(&pdev->dev, gr3d);
  429. if (err)
  430. return err;
  431. err = gr3d_get_resets(&pdev->dev, gr3d);
  432. if (err)
  433. return err;
  434. err = gr3d_init_power(&pdev->dev, gr3d);
  435. if (err)
  436. return err;
  437. INIT_LIST_HEAD(&gr3d->client.base.list);
  438. gr3d->client.base.ops = &gr3d_client_ops;
  439. gr3d->client.base.dev = &pdev->dev;
  440. gr3d->client.base.class = HOST1X_CLASS_GR3D;
  441. gr3d->client.base.syncpts = syncpts;
  442. gr3d->client.base.num_syncpts = 1;
  443. INIT_LIST_HEAD(&gr3d->client.list);
  444. gr3d->client.version = gr3d->soc->version;
  445. gr3d->client.ops = &gr3d_ops;
  446. err = devm_tegra_core_dev_init_opp_table_common(&pdev->dev);
  447. if (err)
  448. return err;
  449. err = host1x_client_register(&gr3d->client.base);
  450. if (err < 0) {
  451. dev_err(&pdev->dev, "failed to register host1x client: %d\n",
  452. err);
  453. return err;
  454. }
  455. /* initialize address register map */
  456. for (i = 0; i < ARRAY_SIZE(gr3d_addr_regs); i++)
  457. set_bit(gr3d_addr_regs[i], gr3d->addr_regs);
  458. return 0;
  459. }
  460. static void gr3d_remove(struct platform_device *pdev)
  461. {
  462. struct gr3d *gr3d = platform_get_drvdata(pdev);
  463. pm_runtime_disable(&pdev->dev);
  464. host1x_client_unregister(&gr3d->client.base);
  465. }
  466. static int __maybe_unused gr3d_runtime_suspend(struct device *dev)
  467. {
  468. struct gr3d *gr3d = dev_get_drvdata(dev);
  469. int err;
  470. host1x_channel_stop(gr3d->channel);
  471. err = reset_control_bulk_assert(gr3d->nresets, gr3d->resets);
  472. if (err) {
  473. dev_err(dev, "failed to assert reset: %d\n", err);
  474. return err;
  475. }
  476. usleep_range(10, 20);
  477. /*
  478. * Older device-trees don't specify MC resets and power-gating can't
  479. * be done safely in that case. Hence we will keep the power ungated
  480. * for older DTBs. For newer DTBs, GENPD will perform the power-gating.
  481. */
  482. clk_bulk_disable_unprepare(gr3d->nclocks, gr3d->clocks);
  483. reset_control_bulk_release(gr3d->nresets, gr3d->resets);
  484. return 0;
  485. }
  486. static int __maybe_unused gr3d_runtime_resume(struct device *dev)
  487. {
  488. struct gr3d *gr3d = dev_get_drvdata(dev);
  489. int err;
  490. err = reset_control_bulk_acquire(gr3d->nresets, gr3d->resets);
  491. if (err) {
  492. dev_err(dev, "failed to acquire reset: %d\n", err);
  493. return err;
  494. }
  495. err = clk_bulk_prepare_enable(gr3d->nclocks, gr3d->clocks);
  496. if (err) {
  497. dev_err(dev, "failed to enable clock: %d\n", err);
  498. goto release_reset;
  499. }
  500. err = reset_control_bulk_deassert(gr3d->nresets, gr3d->resets);
  501. if (err) {
  502. dev_err(dev, "failed to deassert reset: %d\n", err);
  503. goto disable_clk;
  504. }
  505. pm_runtime_enable(dev);
  506. pm_runtime_use_autosuspend(dev);
  507. pm_runtime_set_autosuspend_delay(dev, 500);
  508. return 0;
  509. disable_clk:
  510. clk_bulk_disable_unprepare(gr3d->nclocks, gr3d->clocks);
  511. release_reset:
  512. reset_control_bulk_release(gr3d->nresets, gr3d->resets);
  513. return err;
  514. }
  515. static const struct dev_pm_ops tegra_gr3d_pm = {
  516. SET_RUNTIME_PM_OPS(gr3d_runtime_suspend, gr3d_runtime_resume, NULL)
  517. SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
  518. pm_runtime_force_resume)
  519. };
  520. struct platform_driver tegra_gr3d_driver = {
  521. .driver = {
  522. .name = "tegra-gr3d",
  523. .of_match_table = tegra_gr3d_match,
  524. .pm = &tegra_gr3d_pm,
  525. },
  526. .probe = gr3d_probe,
  527. .remove_new = gr3d_remove,
  528. };