arcpgu.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * ARC PGU DRM driver.
  4. *
  5. * Copyright (C) 2016 Synopsys, Inc. (www.synopsys.com)
  6. */
  7. #include <linux/clk.h>
  8. #include <drm/drm_atomic_helper.h>
  9. #include <drm/drm_debugfs.h>
  10. #include <drm/drm_device.h>
  11. #include <drm/drm_drv.h>
  12. #include <drm/drm_edid.h>
  13. #include <drm/drm_fb_dma_helper.h>
  14. #include <drm/drm_fbdev_dma.h>
  15. #include <drm/drm_fourcc.h>
  16. #include <drm/drm_framebuffer.h>
  17. #include <drm/drm_gem_dma_helper.h>
  18. #include <drm/drm_gem_framebuffer_helper.h>
  19. #include <drm/drm_module.h>
  20. #include <drm/drm_of.h>
  21. #include <drm/drm_probe_helper.h>
  22. #include <drm/drm_simple_kms_helper.h>
  23. #include <linux/dma-mapping.h>
  24. #include <linux/module.h>
  25. #include <linux/of_reserved_mem.h>
  26. #include <linux/platform_device.h>
  27. #define ARCPGU_REG_CTRL 0x00
  28. #define ARCPGU_REG_STAT 0x04
  29. #define ARCPGU_REG_FMT 0x10
  30. #define ARCPGU_REG_HSYNC 0x14
  31. #define ARCPGU_REG_VSYNC 0x18
  32. #define ARCPGU_REG_ACTIVE 0x1c
  33. #define ARCPGU_REG_BUF0_ADDR 0x40
  34. #define ARCPGU_REG_STRIDE 0x50
  35. #define ARCPGU_REG_START_SET 0x84
  36. #define ARCPGU_REG_ID 0x3FC
  37. #define ARCPGU_CTRL_ENABLE_MASK 0x02
  38. #define ARCPGU_CTRL_VS_POL_MASK 0x1
  39. #define ARCPGU_CTRL_VS_POL_OFST 0x3
  40. #define ARCPGU_CTRL_HS_POL_MASK 0x1
  41. #define ARCPGU_CTRL_HS_POL_OFST 0x4
  42. #define ARCPGU_MODE_XRGB8888 BIT(2)
  43. #define ARCPGU_STAT_BUSY_MASK 0x02
  44. struct arcpgu_drm_private {
  45. struct drm_device drm;
  46. void __iomem *regs;
  47. struct clk *clk;
  48. struct drm_simple_display_pipe pipe;
  49. struct drm_connector sim_conn;
  50. };
  51. #define dev_to_arcpgu(x) container_of(x, struct arcpgu_drm_private, drm)
  52. #define pipe_to_arcpgu_priv(x) container_of(x, struct arcpgu_drm_private, pipe)
  53. static inline void arc_pgu_write(struct arcpgu_drm_private *arcpgu,
  54. unsigned int reg, u32 value)
  55. {
  56. iowrite32(value, arcpgu->regs + reg);
  57. }
  58. static inline u32 arc_pgu_read(struct arcpgu_drm_private *arcpgu,
  59. unsigned int reg)
  60. {
  61. return ioread32(arcpgu->regs + reg);
  62. }
  63. #define XRES_DEF 640
  64. #define YRES_DEF 480
  65. #define XRES_MAX 8192
  66. #define YRES_MAX 8192
  67. static int arcpgu_drm_connector_get_modes(struct drm_connector *connector)
  68. {
  69. int count;
  70. count = drm_add_modes_noedid(connector, XRES_MAX, YRES_MAX);
  71. drm_set_preferred_mode(connector, XRES_DEF, YRES_DEF);
  72. return count;
  73. }
  74. static const struct drm_connector_helper_funcs
  75. arcpgu_drm_connector_helper_funcs = {
  76. .get_modes = arcpgu_drm_connector_get_modes,
  77. };
  78. static const struct drm_connector_funcs arcpgu_drm_connector_funcs = {
  79. .reset = drm_atomic_helper_connector_reset,
  80. .fill_modes = drm_helper_probe_single_connector_modes,
  81. .destroy = drm_connector_cleanup,
  82. .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
  83. .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
  84. };
  85. static int arcpgu_drm_sim_init(struct drm_device *drm, struct drm_connector *connector)
  86. {
  87. drm_connector_helper_add(connector, &arcpgu_drm_connector_helper_funcs);
  88. return drm_connector_init(drm, connector, &arcpgu_drm_connector_funcs,
  89. DRM_MODE_CONNECTOR_VIRTUAL);
  90. }
  91. #define ENCODE_PGU_XY(x, y) ((((x) - 1) << 16) | ((y) - 1))
  92. static const u32 arc_pgu_supported_formats[] = {
  93. DRM_FORMAT_RGB565,
  94. DRM_FORMAT_XRGB8888,
  95. DRM_FORMAT_ARGB8888,
  96. };
  97. static void arc_pgu_set_pxl_fmt(struct arcpgu_drm_private *arcpgu)
  98. {
  99. const struct drm_framebuffer *fb = arcpgu->pipe.plane.state->fb;
  100. uint32_t pixel_format = fb->format->format;
  101. u32 format = DRM_FORMAT_INVALID;
  102. int i;
  103. u32 reg_ctrl;
  104. for (i = 0; i < ARRAY_SIZE(arc_pgu_supported_formats); i++) {
  105. if (arc_pgu_supported_formats[i] == pixel_format)
  106. format = arc_pgu_supported_formats[i];
  107. }
  108. if (WARN_ON(format == DRM_FORMAT_INVALID))
  109. return;
  110. reg_ctrl = arc_pgu_read(arcpgu, ARCPGU_REG_CTRL);
  111. if (format == DRM_FORMAT_RGB565)
  112. reg_ctrl &= ~ARCPGU_MODE_XRGB8888;
  113. else
  114. reg_ctrl |= ARCPGU_MODE_XRGB8888;
  115. arc_pgu_write(arcpgu, ARCPGU_REG_CTRL, reg_ctrl);
  116. }
  117. static enum drm_mode_status arc_pgu_mode_valid(struct drm_simple_display_pipe *pipe,
  118. const struct drm_display_mode *mode)
  119. {
  120. struct arcpgu_drm_private *arcpgu = pipe_to_arcpgu_priv(pipe);
  121. long rate, clk_rate = mode->clock * 1000;
  122. long diff = clk_rate / 200; /* +-0.5% allowed by HDMI spec */
  123. rate = clk_round_rate(arcpgu->clk, clk_rate);
  124. if ((max(rate, clk_rate) - min(rate, clk_rate) < diff) && (rate > 0))
  125. return MODE_OK;
  126. return MODE_NOCLOCK;
  127. }
  128. static void arc_pgu_mode_set(struct arcpgu_drm_private *arcpgu)
  129. {
  130. struct drm_display_mode *m = &arcpgu->pipe.crtc.state->adjusted_mode;
  131. u32 val;
  132. arc_pgu_write(arcpgu, ARCPGU_REG_FMT,
  133. ENCODE_PGU_XY(m->crtc_htotal, m->crtc_vtotal));
  134. arc_pgu_write(arcpgu, ARCPGU_REG_HSYNC,
  135. ENCODE_PGU_XY(m->crtc_hsync_start - m->crtc_hdisplay,
  136. m->crtc_hsync_end - m->crtc_hdisplay));
  137. arc_pgu_write(arcpgu, ARCPGU_REG_VSYNC,
  138. ENCODE_PGU_XY(m->crtc_vsync_start - m->crtc_vdisplay,
  139. m->crtc_vsync_end - m->crtc_vdisplay));
  140. arc_pgu_write(arcpgu, ARCPGU_REG_ACTIVE,
  141. ENCODE_PGU_XY(m->crtc_hblank_end - m->crtc_hblank_start,
  142. m->crtc_vblank_end - m->crtc_vblank_start));
  143. val = arc_pgu_read(arcpgu, ARCPGU_REG_CTRL);
  144. if (m->flags & DRM_MODE_FLAG_PVSYNC)
  145. val |= ARCPGU_CTRL_VS_POL_MASK << ARCPGU_CTRL_VS_POL_OFST;
  146. else
  147. val &= ~(ARCPGU_CTRL_VS_POL_MASK << ARCPGU_CTRL_VS_POL_OFST);
  148. if (m->flags & DRM_MODE_FLAG_PHSYNC)
  149. val |= ARCPGU_CTRL_HS_POL_MASK << ARCPGU_CTRL_HS_POL_OFST;
  150. else
  151. val &= ~(ARCPGU_CTRL_HS_POL_MASK << ARCPGU_CTRL_HS_POL_OFST);
  152. arc_pgu_write(arcpgu, ARCPGU_REG_CTRL, val);
  153. arc_pgu_write(arcpgu, ARCPGU_REG_STRIDE, 0);
  154. arc_pgu_write(arcpgu, ARCPGU_REG_START_SET, 1);
  155. arc_pgu_set_pxl_fmt(arcpgu);
  156. clk_set_rate(arcpgu->clk, m->crtc_clock * 1000);
  157. }
  158. static void arc_pgu_enable(struct drm_simple_display_pipe *pipe,
  159. struct drm_crtc_state *crtc_state,
  160. struct drm_plane_state *plane_state)
  161. {
  162. struct arcpgu_drm_private *arcpgu = pipe_to_arcpgu_priv(pipe);
  163. arc_pgu_mode_set(arcpgu);
  164. clk_prepare_enable(arcpgu->clk);
  165. arc_pgu_write(arcpgu, ARCPGU_REG_CTRL,
  166. arc_pgu_read(arcpgu, ARCPGU_REG_CTRL) |
  167. ARCPGU_CTRL_ENABLE_MASK);
  168. }
  169. static void arc_pgu_disable(struct drm_simple_display_pipe *pipe)
  170. {
  171. struct arcpgu_drm_private *arcpgu = pipe_to_arcpgu_priv(pipe);
  172. clk_disable_unprepare(arcpgu->clk);
  173. arc_pgu_write(arcpgu, ARCPGU_REG_CTRL,
  174. arc_pgu_read(arcpgu, ARCPGU_REG_CTRL) &
  175. ~ARCPGU_CTRL_ENABLE_MASK);
  176. }
  177. static void arc_pgu_update(struct drm_simple_display_pipe *pipe,
  178. struct drm_plane_state *state)
  179. {
  180. struct arcpgu_drm_private *arcpgu;
  181. struct drm_gem_dma_object *gem;
  182. if (!pipe->plane.state->fb)
  183. return;
  184. arcpgu = pipe_to_arcpgu_priv(pipe);
  185. gem = drm_fb_dma_get_gem_obj(pipe->plane.state->fb, 0);
  186. arc_pgu_write(arcpgu, ARCPGU_REG_BUF0_ADDR, gem->dma_addr);
  187. }
  188. static const struct drm_simple_display_pipe_funcs arc_pgu_pipe_funcs = {
  189. .update = arc_pgu_update,
  190. .mode_valid = arc_pgu_mode_valid,
  191. .enable = arc_pgu_enable,
  192. .disable = arc_pgu_disable,
  193. };
  194. static const struct drm_mode_config_funcs arcpgu_drm_modecfg_funcs = {
  195. .fb_create = drm_gem_fb_create,
  196. .atomic_check = drm_atomic_helper_check,
  197. .atomic_commit = drm_atomic_helper_commit,
  198. };
  199. DEFINE_DRM_GEM_DMA_FOPS(arcpgu_drm_ops);
  200. static int arcpgu_load(struct arcpgu_drm_private *arcpgu)
  201. {
  202. struct platform_device *pdev = to_platform_device(arcpgu->drm.dev);
  203. struct device_node *encoder_node = NULL, *endpoint_node = NULL;
  204. struct drm_connector *connector = NULL;
  205. struct drm_device *drm = &arcpgu->drm;
  206. struct resource *res;
  207. int ret;
  208. arcpgu->clk = devm_clk_get(drm->dev, "pxlclk");
  209. if (IS_ERR(arcpgu->clk))
  210. return PTR_ERR(arcpgu->clk);
  211. ret = drmm_mode_config_init(drm);
  212. if (ret)
  213. return ret;
  214. drm->mode_config.min_width = 0;
  215. drm->mode_config.min_height = 0;
  216. drm->mode_config.max_width = 1920;
  217. drm->mode_config.max_height = 1080;
  218. drm->mode_config.funcs = &arcpgu_drm_modecfg_funcs;
  219. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  220. arcpgu->regs = devm_ioremap_resource(&pdev->dev, res);
  221. if (IS_ERR(arcpgu->regs))
  222. return PTR_ERR(arcpgu->regs);
  223. dev_info(drm->dev, "arc_pgu ID: 0x%x\n",
  224. arc_pgu_read(arcpgu, ARCPGU_REG_ID));
  225. /* Get the optional framebuffer memory resource */
  226. ret = of_reserved_mem_device_init(drm->dev);
  227. if (ret && ret != -ENODEV)
  228. return ret;
  229. if (dma_set_mask_and_coherent(drm->dev, DMA_BIT_MASK(32)))
  230. return -ENODEV;
  231. /*
  232. * There is only one output port inside each device. It is linked with
  233. * encoder endpoint.
  234. */
  235. endpoint_node = of_graph_get_next_endpoint(pdev->dev.of_node, NULL);
  236. if (endpoint_node) {
  237. encoder_node = of_graph_get_remote_port_parent(endpoint_node);
  238. of_node_put(endpoint_node);
  239. } else {
  240. connector = &arcpgu->sim_conn;
  241. dev_info(drm->dev, "no encoder found. Assumed virtual LCD on simulation platform\n");
  242. ret = arcpgu_drm_sim_init(drm, connector);
  243. if (ret < 0)
  244. return ret;
  245. }
  246. ret = drm_simple_display_pipe_init(drm, &arcpgu->pipe, &arc_pgu_pipe_funcs,
  247. arc_pgu_supported_formats,
  248. ARRAY_SIZE(arc_pgu_supported_formats),
  249. NULL, connector);
  250. if (ret)
  251. return ret;
  252. if (encoder_node) {
  253. struct drm_bridge *bridge;
  254. /* Locate drm bridge from the hdmi encoder DT node */
  255. bridge = of_drm_find_bridge(encoder_node);
  256. if (!bridge)
  257. return -EPROBE_DEFER;
  258. ret = drm_simple_display_pipe_attach_bridge(&arcpgu->pipe, bridge);
  259. if (ret)
  260. return ret;
  261. }
  262. drm_mode_config_reset(drm);
  263. drm_kms_helper_poll_init(drm);
  264. platform_set_drvdata(pdev, drm);
  265. return 0;
  266. }
  267. static int arcpgu_unload(struct drm_device *drm)
  268. {
  269. drm_kms_helper_poll_fini(drm);
  270. drm_atomic_helper_shutdown(drm);
  271. return 0;
  272. }
  273. #ifdef CONFIG_DEBUG_FS
  274. static int arcpgu_show_pxlclock(struct seq_file *m, void *arg)
  275. {
  276. struct drm_info_node *node = (struct drm_info_node *)m->private;
  277. struct drm_device *drm = node->minor->dev;
  278. struct arcpgu_drm_private *arcpgu = dev_to_arcpgu(drm);
  279. unsigned long clkrate = clk_get_rate(arcpgu->clk);
  280. unsigned long mode_clock = arcpgu->pipe.crtc.mode.crtc_clock * 1000;
  281. seq_printf(m, "hw : %lu\n", clkrate);
  282. seq_printf(m, "mode: %lu\n", mode_clock);
  283. return 0;
  284. }
  285. static struct drm_info_list arcpgu_debugfs_list[] = {
  286. { "clocks", arcpgu_show_pxlclock, 0 },
  287. };
  288. static void arcpgu_debugfs_init(struct drm_minor *minor)
  289. {
  290. drm_debugfs_create_files(arcpgu_debugfs_list,
  291. ARRAY_SIZE(arcpgu_debugfs_list),
  292. minor->debugfs_root, minor);
  293. }
  294. #endif
  295. static const struct drm_driver arcpgu_drm_driver = {
  296. .driver_features = DRIVER_MODESET | DRIVER_GEM | DRIVER_ATOMIC,
  297. .name = "arcpgu",
  298. .desc = "ARC PGU Controller",
  299. .date = "20160219",
  300. .major = 1,
  301. .minor = 0,
  302. .patchlevel = 0,
  303. .fops = &arcpgu_drm_ops,
  304. DRM_GEM_DMA_DRIVER_OPS,
  305. #ifdef CONFIG_DEBUG_FS
  306. .debugfs_init = arcpgu_debugfs_init,
  307. #endif
  308. };
  309. static int arcpgu_probe(struct platform_device *pdev)
  310. {
  311. struct arcpgu_drm_private *arcpgu;
  312. int ret;
  313. arcpgu = devm_drm_dev_alloc(&pdev->dev, &arcpgu_drm_driver,
  314. struct arcpgu_drm_private, drm);
  315. if (IS_ERR(arcpgu))
  316. return PTR_ERR(arcpgu);
  317. ret = arcpgu_load(arcpgu);
  318. if (ret)
  319. return ret;
  320. ret = drm_dev_register(&arcpgu->drm, 0);
  321. if (ret)
  322. goto err_unload;
  323. drm_fbdev_dma_setup(&arcpgu->drm, 16);
  324. return 0;
  325. err_unload:
  326. arcpgu_unload(&arcpgu->drm);
  327. return ret;
  328. }
  329. static void arcpgu_remove(struct platform_device *pdev)
  330. {
  331. struct drm_device *drm = platform_get_drvdata(pdev);
  332. drm_dev_unregister(drm);
  333. arcpgu_unload(drm);
  334. }
  335. static const struct of_device_id arcpgu_of_table[] = {
  336. {.compatible = "snps,arcpgu"},
  337. {}
  338. };
  339. MODULE_DEVICE_TABLE(of, arcpgu_of_table);
  340. static struct platform_driver arcpgu_platform_driver = {
  341. .probe = arcpgu_probe,
  342. .remove_new = arcpgu_remove,
  343. .driver = {
  344. .name = "arcpgu",
  345. .of_match_table = arcpgu_of_table,
  346. },
  347. };
  348. drm_module_platform_driver(arcpgu_platform_driver);
  349. MODULE_AUTHOR("Carlos Palminha <palminha@synopsys.com>");
  350. MODULE_DESCRIPTION("ARC PGU DRM driver");
  351. MODULE_LICENSE("GPL");