cirrus.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * Copyright 2012-2019 Red Hat
  4. *
  5. * This file is subject to the terms and conditions of the GNU General
  6. * Public License version 2. See the file COPYING in the main
  7. * directory of this archive for more details.
  8. *
  9. * Authors: Matthew Garrett
  10. * Dave Airlie
  11. * Gerd Hoffmann
  12. *
  13. * Portions of this code derived from cirrusfb.c:
  14. * drivers/video/cirrusfb.c - driver for Cirrus Logic chipsets
  15. *
  16. * Copyright 1999-2001 Jeff Garzik <jgarzik@pobox.com>
  17. */
  18. #include <linux/iosys-map.h>
  19. #include <linux/module.h>
  20. #include <linux/pci.h>
  21. #include <video/cirrus.h>
  22. #include <video/vga.h>
  23. #include <drm/drm_aperture.h>
  24. #include <drm/drm_atomic.h>
  25. #include <drm/drm_atomic_helper.h>
  26. #include <drm/drm_atomic_state_helper.h>
  27. #include <drm/drm_connector.h>
  28. #include <drm/drm_damage_helper.h>
  29. #include <drm/drm_drv.h>
  30. #include <drm/drm_edid.h>
  31. #include <drm/drm_fbdev_shmem.h>
  32. #include <drm/drm_file.h>
  33. #include <drm/drm_format_helper.h>
  34. #include <drm/drm_fourcc.h>
  35. #include <drm/drm_framebuffer.h>
  36. #include <drm/drm_gem_atomic_helper.h>
  37. #include <drm/drm_gem_framebuffer_helper.h>
  38. #include <drm/drm_gem_shmem_helper.h>
  39. #include <drm/drm_ioctl.h>
  40. #include <drm/drm_managed.h>
  41. #include <drm/drm_modeset_helper_vtables.h>
  42. #include <drm/drm_module.h>
  43. #include <drm/drm_probe_helper.h>
  44. #define DRIVER_NAME "cirrus"
  45. #define DRIVER_DESC "qemu cirrus vga"
  46. #define DRIVER_DATE "2019"
  47. #define DRIVER_MAJOR 2
  48. #define DRIVER_MINOR 0
  49. #define CIRRUS_MAX_PITCH (0x1FF << 3) /* (4096 - 1) & ~111b bytes */
  50. #define CIRRUS_VRAM_SIZE (4 * 1024 * 1024) /* 4 MB */
  51. struct cirrus_device {
  52. struct drm_device dev;
  53. /* modesetting pipeline */
  54. struct drm_plane primary_plane;
  55. struct drm_crtc crtc;
  56. struct drm_encoder encoder;
  57. struct drm_connector connector;
  58. /* HW resources */
  59. void __iomem *vram;
  60. void __iomem *mmio;
  61. };
  62. #define to_cirrus(_dev) container_of(_dev, struct cirrus_device, dev)
  63. struct cirrus_primary_plane_state {
  64. struct drm_shadow_plane_state base;
  65. /* HW scanout buffer */
  66. const struct drm_format_info *format;
  67. unsigned int pitch;
  68. };
  69. static inline struct cirrus_primary_plane_state *
  70. to_cirrus_primary_plane_state(struct drm_plane_state *plane_state)
  71. {
  72. return container_of(plane_state, struct cirrus_primary_plane_state, base.base);
  73. };
  74. /* ------------------------------------------------------------------ */
  75. /*
  76. * The meat of this driver. The core passes us a mode and we have to program
  77. * it. The modesetting here is the bare minimum required to satisfy the qemu
  78. * emulation of this hardware, and running this against a real device is
  79. * likely to result in an inadequately programmed mode. We've already had
  80. * the opportunity to modify the mode, so whatever we receive here should
  81. * be something that can be correctly programmed and displayed
  82. */
  83. #define SEQ_INDEX 4
  84. #define SEQ_DATA 5
  85. static u8 rreg_seq(struct cirrus_device *cirrus, u8 reg)
  86. {
  87. iowrite8(reg, cirrus->mmio + SEQ_INDEX);
  88. return ioread8(cirrus->mmio + SEQ_DATA);
  89. }
  90. static void wreg_seq(struct cirrus_device *cirrus, u8 reg, u8 val)
  91. {
  92. iowrite8(reg, cirrus->mmio + SEQ_INDEX);
  93. iowrite8(val, cirrus->mmio + SEQ_DATA);
  94. }
  95. #define CRT_INDEX 0x14
  96. #define CRT_DATA 0x15
  97. static u8 rreg_crt(struct cirrus_device *cirrus, u8 reg)
  98. {
  99. iowrite8(reg, cirrus->mmio + CRT_INDEX);
  100. return ioread8(cirrus->mmio + CRT_DATA);
  101. }
  102. static void wreg_crt(struct cirrus_device *cirrus, u8 reg, u8 val)
  103. {
  104. iowrite8(reg, cirrus->mmio + CRT_INDEX);
  105. iowrite8(val, cirrus->mmio + CRT_DATA);
  106. }
  107. #define GFX_INDEX 0xe
  108. #define GFX_DATA 0xf
  109. static void wreg_gfx(struct cirrus_device *cirrus, u8 reg, u8 val)
  110. {
  111. iowrite8(reg, cirrus->mmio + GFX_INDEX);
  112. iowrite8(val, cirrus->mmio + GFX_DATA);
  113. }
  114. #define VGA_DAC_MASK 0x06
  115. static void wreg_hdr(struct cirrus_device *cirrus, u8 val)
  116. {
  117. ioread8(cirrus->mmio + VGA_DAC_MASK);
  118. ioread8(cirrus->mmio + VGA_DAC_MASK);
  119. ioread8(cirrus->mmio + VGA_DAC_MASK);
  120. ioread8(cirrus->mmio + VGA_DAC_MASK);
  121. iowrite8(val, cirrus->mmio + VGA_DAC_MASK);
  122. }
  123. static const struct drm_format_info *cirrus_convert_to(struct drm_framebuffer *fb)
  124. {
  125. if (fb->format->format == DRM_FORMAT_XRGB8888 && fb->pitches[0] > CIRRUS_MAX_PITCH) {
  126. if (fb->width * 3 <= CIRRUS_MAX_PITCH)
  127. /* convert from XR24 to RG24 */
  128. return drm_format_info(DRM_FORMAT_RGB888);
  129. else
  130. /* convert from XR24 to RG16 */
  131. return drm_format_info(DRM_FORMAT_RGB565);
  132. }
  133. return NULL;
  134. }
  135. static const struct drm_format_info *cirrus_format(struct drm_framebuffer *fb)
  136. {
  137. const struct drm_format_info *format = cirrus_convert_to(fb);
  138. if (format)
  139. return format;
  140. return fb->format;
  141. }
  142. static int cirrus_pitch(struct drm_framebuffer *fb)
  143. {
  144. const struct drm_format_info *format = cirrus_convert_to(fb);
  145. if (format)
  146. return drm_format_info_min_pitch(format, 0, fb->width);
  147. return fb->pitches[0];
  148. }
  149. static void cirrus_set_start_address(struct cirrus_device *cirrus, u32 offset)
  150. {
  151. u32 addr;
  152. u8 tmp;
  153. addr = offset >> 2;
  154. wreg_crt(cirrus, 0x0c, (u8)((addr >> 8) & 0xff));
  155. wreg_crt(cirrus, 0x0d, (u8)(addr & 0xff));
  156. tmp = rreg_crt(cirrus, 0x1b);
  157. tmp &= 0xf2;
  158. tmp |= (addr >> 16) & 0x01;
  159. tmp |= (addr >> 15) & 0x0c;
  160. wreg_crt(cirrus, 0x1b, tmp);
  161. tmp = rreg_crt(cirrus, 0x1d);
  162. tmp &= 0x7f;
  163. tmp |= (addr >> 12) & 0x80;
  164. wreg_crt(cirrus, 0x1d, tmp);
  165. }
  166. static void cirrus_mode_set(struct cirrus_device *cirrus,
  167. struct drm_display_mode *mode)
  168. {
  169. int hsyncstart, hsyncend, htotal, hdispend;
  170. int vtotal, vdispend;
  171. int tmp;
  172. htotal = mode->htotal / 8;
  173. hsyncend = mode->hsync_end / 8;
  174. hsyncstart = mode->hsync_start / 8;
  175. hdispend = mode->hdisplay / 8;
  176. vtotal = mode->vtotal;
  177. vdispend = mode->vdisplay;
  178. vdispend -= 1;
  179. vtotal -= 2;
  180. htotal -= 5;
  181. hdispend -= 1;
  182. hsyncstart += 1;
  183. hsyncend += 1;
  184. wreg_crt(cirrus, VGA_CRTC_V_SYNC_END, 0x20);
  185. wreg_crt(cirrus, VGA_CRTC_H_TOTAL, htotal);
  186. wreg_crt(cirrus, VGA_CRTC_H_DISP, hdispend);
  187. wreg_crt(cirrus, VGA_CRTC_H_SYNC_START, hsyncstart);
  188. wreg_crt(cirrus, VGA_CRTC_H_SYNC_END, hsyncend);
  189. wreg_crt(cirrus, VGA_CRTC_V_TOTAL, vtotal & 0xff);
  190. wreg_crt(cirrus, VGA_CRTC_V_DISP_END, vdispend & 0xff);
  191. tmp = 0x40;
  192. if ((vdispend + 1) & 512)
  193. tmp |= 0x20;
  194. wreg_crt(cirrus, VGA_CRTC_MAX_SCAN, tmp);
  195. /*
  196. * Overflow bits for values that don't fit in the standard registers
  197. */
  198. tmp = 0x10;
  199. if (vtotal & 0x100)
  200. tmp |= 0x01;
  201. if (vdispend & 0x100)
  202. tmp |= 0x02;
  203. if ((vdispend + 1) & 0x100)
  204. tmp |= 0x08;
  205. if (vtotal & 0x200)
  206. tmp |= 0x20;
  207. if (vdispend & 0x200)
  208. tmp |= 0x40;
  209. wreg_crt(cirrus, VGA_CRTC_OVERFLOW, tmp);
  210. tmp = 0;
  211. /* More overflow bits */
  212. if ((htotal + 5) & 0x40)
  213. tmp |= 0x10;
  214. if ((htotal + 5) & 0x80)
  215. tmp |= 0x20;
  216. if (vtotal & 0x100)
  217. tmp |= 0x40;
  218. if (vtotal & 0x200)
  219. tmp |= 0x80;
  220. wreg_crt(cirrus, CL_CRT1A, tmp);
  221. /* Disable Hercules/CGA compatibility */
  222. wreg_crt(cirrus, VGA_CRTC_MODE, 0x03);
  223. }
  224. static void cirrus_format_set(struct cirrus_device *cirrus,
  225. const struct drm_format_info *format)
  226. {
  227. u8 sr07, hdr;
  228. sr07 = rreg_seq(cirrus, 0x07);
  229. sr07 &= 0xe0;
  230. switch (format->format) {
  231. case DRM_FORMAT_C8:
  232. sr07 |= 0x11;
  233. hdr = 0x00;
  234. break;
  235. case DRM_FORMAT_RGB565:
  236. sr07 |= 0x17;
  237. hdr = 0xc1;
  238. break;
  239. case DRM_FORMAT_RGB888:
  240. sr07 |= 0x15;
  241. hdr = 0xc5;
  242. break;
  243. case DRM_FORMAT_XRGB8888:
  244. sr07 |= 0x19;
  245. hdr = 0xc5;
  246. break;
  247. default:
  248. return;
  249. }
  250. wreg_seq(cirrus, 0x7, sr07);
  251. /* Enable high-colour modes */
  252. wreg_gfx(cirrus, VGA_GFX_MODE, 0x40);
  253. /* And set graphics mode */
  254. wreg_gfx(cirrus, VGA_GFX_MISC, 0x01);
  255. wreg_hdr(cirrus, hdr);
  256. }
  257. static void cirrus_pitch_set(struct cirrus_device *cirrus, unsigned int pitch)
  258. {
  259. u8 cr13, cr1b;
  260. /* Program the pitch */
  261. cr13 = pitch / 8;
  262. wreg_crt(cirrus, VGA_CRTC_OFFSET, cr13);
  263. /* Enable extended blanking and pitch bits, and enable full memory */
  264. cr1b = 0x22;
  265. cr1b |= (pitch >> 7) & 0x10;
  266. wreg_crt(cirrus, 0x1b, cr1b);
  267. cirrus_set_start_address(cirrus, 0);
  268. }
  269. /* ------------------------------------------------------------------ */
  270. /* cirrus display pipe */
  271. static const uint32_t cirrus_primary_plane_formats[] = {
  272. DRM_FORMAT_RGB565,
  273. DRM_FORMAT_RGB888,
  274. DRM_FORMAT_XRGB8888,
  275. };
  276. static const uint64_t cirrus_primary_plane_format_modifiers[] = {
  277. DRM_FORMAT_MOD_LINEAR,
  278. DRM_FORMAT_MOD_INVALID
  279. };
  280. static int cirrus_primary_plane_helper_atomic_check(struct drm_plane *plane,
  281. struct drm_atomic_state *state)
  282. {
  283. struct drm_plane_state *new_plane_state = drm_atomic_get_new_plane_state(state, plane);
  284. struct cirrus_primary_plane_state *new_primary_plane_state =
  285. to_cirrus_primary_plane_state(new_plane_state);
  286. struct drm_framebuffer *fb = new_plane_state->fb;
  287. struct drm_crtc *new_crtc = new_plane_state->crtc;
  288. struct drm_crtc_state *new_crtc_state = NULL;
  289. int ret;
  290. unsigned int pitch;
  291. if (new_crtc)
  292. new_crtc_state = drm_atomic_get_new_crtc_state(state, new_crtc);
  293. ret = drm_atomic_helper_check_plane_state(new_plane_state, new_crtc_state,
  294. DRM_PLANE_NO_SCALING,
  295. DRM_PLANE_NO_SCALING,
  296. false, false);
  297. if (ret)
  298. return ret;
  299. else if (!new_plane_state->visible)
  300. return 0;
  301. pitch = cirrus_pitch(fb);
  302. /* validate size constraints */
  303. if (pitch > CIRRUS_MAX_PITCH)
  304. return -EINVAL;
  305. else if (pitch * fb->height > CIRRUS_VRAM_SIZE)
  306. return -EINVAL;
  307. new_primary_plane_state->format = cirrus_format(fb);
  308. new_primary_plane_state->pitch = pitch;
  309. return 0;
  310. }
  311. static void cirrus_primary_plane_helper_atomic_update(struct drm_plane *plane,
  312. struct drm_atomic_state *state)
  313. {
  314. struct cirrus_device *cirrus = to_cirrus(plane->dev);
  315. struct drm_plane_state *plane_state = drm_atomic_get_new_plane_state(state, plane);
  316. struct cirrus_primary_plane_state *primary_plane_state =
  317. to_cirrus_primary_plane_state(plane_state);
  318. struct drm_shadow_plane_state *shadow_plane_state = to_drm_shadow_plane_state(plane_state);
  319. struct drm_framebuffer *fb = plane_state->fb;
  320. const struct drm_format_info *format = primary_plane_state->format;
  321. unsigned int pitch = primary_plane_state->pitch;
  322. struct drm_plane_state *old_plane_state = drm_atomic_get_old_plane_state(state, plane);
  323. struct cirrus_primary_plane_state *old_primary_plane_state =
  324. to_cirrus_primary_plane_state(old_plane_state);
  325. struct iosys_map vaddr = IOSYS_MAP_INIT_VADDR_IOMEM(cirrus->vram);
  326. struct drm_atomic_helper_damage_iter iter;
  327. struct drm_rect damage;
  328. int idx;
  329. if (!fb)
  330. return;
  331. if (!drm_dev_enter(&cirrus->dev, &idx))
  332. return;
  333. if (old_primary_plane_state->format != format)
  334. cirrus_format_set(cirrus, format);
  335. if (old_primary_plane_state->pitch != pitch)
  336. cirrus_pitch_set(cirrus, pitch);
  337. drm_atomic_helper_damage_iter_init(&iter, old_plane_state, plane_state);
  338. drm_atomic_for_each_plane_damage(&iter, &damage) {
  339. unsigned int offset = drm_fb_clip_offset(pitch, format, &damage);
  340. struct iosys_map dst = IOSYS_MAP_INIT_OFFSET(&vaddr, offset);
  341. drm_fb_blit(&dst, &pitch, format->format, shadow_plane_state->data, fb,
  342. &damage, &shadow_plane_state->fmtcnv_state);
  343. }
  344. drm_dev_exit(idx);
  345. }
  346. static const struct drm_plane_helper_funcs cirrus_primary_plane_helper_funcs = {
  347. DRM_GEM_SHADOW_PLANE_HELPER_FUNCS,
  348. .atomic_check = cirrus_primary_plane_helper_atomic_check,
  349. .atomic_update = cirrus_primary_plane_helper_atomic_update,
  350. };
  351. static struct drm_plane_state *
  352. cirrus_primary_plane_atomic_duplicate_state(struct drm_plane *plane)
  353. {
  354. struct drm_plane_state *plane_state = plane->state;
  355. struct cirrus_primary_plane_state *primary_plane_state =
  356. to_cirrus_primary_plane_state(plane_state);
  357. struct cirrus_primary_plane_state *new_primary_plane_state;
  358. struct drm_shadow_plane_state *new_shadow_plane_state;
  359. if (!plane_state)
  360. return NULL;
  361. new_primary_plane_state = kzalloc(sizeof(*new_primary_plane_state), GFP_KERNEL);
  362. if (!new_primary_plane_state)
  363. return NULL;
  364. new_shadow_plane_state = &new_primary_plane_state->base;
  365. __drm_gem_duplicate_shadow_plane_state(plane, new_shadow_plane_state);
  366. new_primary_plane_state->format = primary_plane_state->format;
  367. new_primary_plane_state->pitch = primary_plane_state->pitch;
  368. return &new_shadow_plane_state->base;
  369. }
  370. static void cirrus_primary_plane_atomic_destroy_state(struct drm_plane *plane,
  371. struct drm_plane_state *plane_state)
  372. {
  373. struct cirrus_primary_plane_state *primary_plane_state =
  374. to_cirrus_primary_plane_state(plane_state);
  375. __drm_gem_destroy_shadow_plane_state(&primary_plane_state->base);
  376. kfree(primary_plane_state);
  377. }
  378. static void cirrus_reset_primary_plane(struct drm_plane *plane)
  379. {
  380. struct cirrus_primary_plane_state *primary_plane_state;
  381. if (plane->state) {
  382. cirrus_primary_plane_atomic_destroy_state(plane, plane->state);
  383. plane->state = NULL; /* must be set to NULL here */
  384. }
  385. primary_plane_state = kzalloc(sizeof(*primary_plane_state), GFP_KERNEL);
  386. if (!primary_plane_state)
  387. return;
  388. __drm_gem_reset_shadow_plane(plane, &primary_plane_state->base);
  389. }
  390. static const struct drm_plane_funcs cirrus_primary_plane_funcs = {
  391. .update_plane = drm_atomic_helper_update_plane,
  392. .disable_plane = drm_atomic_helper_disable_plane,
  393. .destroy = drm_plane_cleanup,
  394. .reset = cirrus_reset_primary_plane,
  395. .atomic_duplicate_state = cirrus_primary_plane_atomic_duplicate_state,
  396. .atomic_destroy_state = cirrus_primary_plane_atomic_destroy_state,
  397. };
  398. static int cirrus_crtc_helper_atomic_check(struct drm_crtc *crtc, struct drm_atomic_state *state)
  399. {
  400. struct drm_crtc_state *crtc_state = drm_atomic_get_new_crtc_state(state, crtc);
  401. int ret;
  402. if (!crtc_state->enable)
  403. return 0;
  404. ret = drm_atomic_helper_check_crtc_primary_plane(crtc_state);
  405. if (ret)
  406. return ret;
  407. return 0;
  408. }
  409. static void cirrus_crtc_helper_atomic_enable(struct drm_crtc *crtc,
  410. struct drm_atomic_state *state)
  411. {
  412. struct cirrus_device *cirrus = to_cirrus(crtc->dev);
  413. struct drm_crtc_state *crtc_state = drm_atomic_get_new_crtc_state(state, crtc);
  414. int idx;
  415. if (!drm_dev_enter(&cirrus->dev, &idx))
  416. return;
  417. cirrus_mode_set(cirrus, &crtc_state->mode);
  418. /* Unblank (needed on S3 resume, vgabios doesn't do it then) */
  419. outb(VGA_AR_ENABLE_DISPLAY, VGA_ATT_W);
  420. drm_dev_exit(idx);
  421. }
  422. static const struct drm_crtc_helper_funcs cirrus_crtc_helper_funcs = {
  423. .atomic_check = cirrus_crtc_helper_atomic_check,
  424. .atomic_enable = cirrus_crtc_helper_atomic_enable,
  425. };
  426. static const struct drm_crtc_funcs cirrus_crtc_funcs = {
  427. .reset = drm_atomic_helper_crtc_reset,
  428. .destroy = drm_crtc_cleanup,
  429. .set_config = drm_atomic_helper_set_config,
  430. .page_flip = drm_atomic_helper_page_flip,
  431. .atomic_duplicate_state = drm_atomic_helper_crtc_duplicate_state,
  432. .atomic_destroy_state = drm_atomic_helper_crtc_destroy_state,
  433. };
  434. static const struct drm_encoder_funcs cirrus_encoder_funcs = {
  435. .destroy = drm_encoder_cleanup,
  436. };
  437. static int cirrus_connector_helper_get_modes(struct drm_connector *connector)
  438. {
  439. int count;
  440. count = drm_add_modes_noedid(connector,
  441. connector->dev->mode_config.max_width,
  442. connector->dev->mode_config.max_height);
  443. drm_set_preferred_mode(connector, 1024, 768);
  444. return count;
  445. }
  446. static const struct drm_connector_helper_funcs cirrus_connector_helper_funcs = {
  447. .get_modes = cirrus_connector_helper_get_modes,
  448. };
  449. static const struct drm_connector_funcs cirrus_connector_funcs = {
  450. .fill_modes = drm_helper_probe_single_connector_modes,
  451. .destroy = drm_connector_cleanup,
  452. .reset = drm_atomic_helper_connector_reset,
  453. .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
  454. .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
  455. };
  456. static int cirrus_pipe_init(struct cirrus_device *cirrus)
  457. {
  458. struct drm_device *dev = &cirrus->dev;
  459. struct drm_plane *primary_plane;
  460. struct drm_crtc *crtc;
  461. struct drm_encoder *encoder;
  462. struct drm_connector *connector;
  463. int ret;
  464. primary_plane = &cirrus->primary_plane;
  465. ret = drm_universal_plane_init(dev, primary_plane, 0,
  466. &cirrus_primary_plane_funcs,
  467. cirrus_primary_plane_formats,
  468. ARRAY_SIZE(cirrus_primary_plane_formats),
  469. cirrus_primary_plane_format_modifiers,
  470. DRM_PLANE_TYPE_PRIMARY, NULL);
  471. if (ret)
  472. return ret;
  473. drm_plane_helper_add(primary_plane, &cirrus_primary_plane_helper_funcs);
  474. drm_plane_enable_fb_damage_clips(primary_plane);
  475. crtc = &cirrus->crtc;
  476. ret = drm_crtc_init_with_planes(dev, crtc, primary_plane, NULL,
  477. &cirrus_crtc_funcs, NULL);
  478. if (ret)
  479. return ret;
  480. drm_crtc_helper_add(crtc, &cirrus_crtc_helper_funcs);
  481. encoder = &cirrus->encoder;
  482. ret = drm_encoder_init(dev, encoder, &cirrus_encoder_funcs,
  483. DRM_MODE_ENCODER_DAC, NULL);
  484. if (ret)
  485. return ret;
  486. encoder->possible_crtcs = drm_crtc_mask(crtc);
  487. connector = &cirrus->connector;
  488. ret = drm_connector_init(dev, connector, &cirrus_connector_funcs,
  489. DRM_MODE_CONNECTOR_VGA);
  490. if (ret)
  491. return ret;
  492. drm_connector_helper_add(connector, &cirrus_connector_helper_funcs);
  493. ret = drm_connector_attach_encoder(connector, encoder);
  494. if (ret)
  495. return ret;
  496. return 0;
  497. }
  498. /* ------------------------------------------------------------------ */
  499. /* cirrus framebuffers & mode config */
  500. static enum drm_mode_status cirrus_mode_config_mode_valid(struct drm_device *dev,
  501. const struct drm_display_mode *mode)
  502. {
  503. const struct drm_format_info *format = drm_format_info(DRM_FORMAT_XRGB8888);
  504. uint64_t pitch = drm_format_info_min_pitch(format, 0, mode->hdisplay);
  505. if (pitch * mode->vdisplay > CIRRUS_VRAM_SIZE)
  506. return MODE_MEM;
  507. return MODE_OK;
  508. }
  509. static const struct drm_mode_config_funcs cirrus_mode_config_funcs = {
  510. .fb_create = drm_gem_fb_create_with_dirty,
  511. .mode_valid = cirrus_mode_config_mode_valid,
  512. .atomic_check = drm_atomic_helper_check,
  513. .atomic_commit = drm_atomic_helper_commit,
  514. };
  515. static int cirrus_mode_config_init(struct cirrus_device *cirrus)
  516. {
  517. struct drm_device *dev = &cirrus->dev;
  518. int ret;
  519. ret = drmm_mode_config_init(dev);
  520. if (ret)
  521. return ret;
  522. dev->mode_config.min_width = 0;
  523. dev->mode_config.min_height = 0;
  524. dev->mode_config.max_width = CIRRUS_MAX_PITCH / 2;
  525. dev->mode_config.max_height = 1024;
  526. dev->mode_config.preferred_depth = 16;
  527. dev->mode_config.prefer_shadow = 0;
  528. dev->mode_config.funcs = &cirrus_mode_config_funcs;
  529. return 0;
  530. }
  531. /* ------------------------------------------------------------------ */
  532. DEFINE_DRM_GEM_FOPS(cirrus_fops);
  533. static const struct drm_driver cirrus_driver = {
  534. .driver_features = DRIVER_MODESET | DRIVER_GEM | DRIVER_ATOMIC,
  535. .name = DRIVER_NAME,
  536. .desc = DRIVER_DESC,
  537. .date = DRIVER_DATE,
  538. .major = DRIVER_MAJOR,
  539. .minor = DRIVER_MINOR,
  540. .fops = &cirrus_fops,
  541. DRM_GEM_SHMEM_DRIVER_OPS,
  542. };
  543. static int cirrus_pci_probe(struct pci_dev *pdev,
  544. const struct pci_device_id *ent)
  545. {
  546. struct drm_device *dev;
  547. struct cirrus_device *cirrus;
  548. int ret;
  549. ret = drm_aperture_remove_conflicting_pci_framebuffers(pdev, &cirrus_driver);
  550. if (ret)
  551. return ret;
  552. ret = pcim_enable_device(pdev);
  553. if (ret)
  554. return ret;
  555. ret = pci_request_regions(pdev, DRIVER_NAME);
  556. if (ret)
  557. return ret;
  558. ret = -ENOMEM;
  559. cirrus = devm_drm_dev_alloc(&pdev->dev, &cirrus_driver,
  560. struct cirrus_device, dev);
  561. if (IS_ERR(cirrus))
  562. return PTR_ERR(cirrus);
  563. dev = &cirrus->dev;
  564. cirrus->vram = devm_ioremap(&pdev->dev, pci_resource_start(pdev, 0),
  565. pci_resource_len(pdev, 0));
  566. if (cirrus->vram == NULL)
  567. return -ENOMEM;
  568. cirrus->mmio = devm_ioremap(&pdev->dev, pci_resource_start(pdev, 1),
  569. pci_resource_len(pdev, 1));
  570. if (cirrus->mmio == NULL)
  571. return -ENOMEM;
  572. ret = cirrus_mode_config_init(cirrus);
  573. if (ret)
  574. return ret;
  575. ret = cirrus_pipe_init(cirrus);
  576. if (ret < 0)
  577. return ret;
  578. drm_mode_config_reset(dev);
  579. pci_set_drvdata(pdev, dev);
  580. ret = drm_dev_register(dev, 0);
  581. if (ret)
  582. return ret;
  583. drm_fbdev_shmem_setup(dev, 16);
  584. return 0;
  585. }
  586. static void cirrus_pci_remove(struct pci_dev *pdev)
  587. {
  588. struct drm_device *dev = pci_get_drvdata(pdev);
  589. drm_dev_unplug(dev);
  590. drm_atomic_helper_shutdown(dev);
  591. }
  592. static void cirrus_pci_shutdown(struct pci_dev *pdev)
  593. {
  594. drm_atomic_helper_shutdown(pci_get_drvdata(pdev));
  595. }
  596. static const struct pci_device_id pciidlist[] = {
  597. {
  598. .vendor = PCI_VENDOR_ID_CIRRUS,
  599. .device = PCI_DEVICE_ID_CIRRUS_5446,
  600. /* only bind to the cirrus chip in qemu */
  601. .subvendor = PCI_SUBVENDOR_ID_REDHAT_QUMRANET,
  602. .subdevice = PCI_SUBDEVICE_ID_QEMU,
  603. }, {
  604. .vendor = PCI_VENDOR_ID_CIRRUS,
  605. .device = PCI_DEVICE_ID_CIRRUS_5446,
  606. .subvendor = PCI_VENDOR_ID_XEN,
  607. .subdevice = 0x0001,
  608. },
  609. { /* end if list */ }
  610. };
  611. static struct pci_driver cirrus_pci_driver = {
  612. .name = DRIVER_NAME,
  613. .id_table = pciidlist,
  614. .probe = cirrus_pci_probe,
  615. .remove = cirrus_pci_remove,
  616. .shutdown = cirrus_pci_shutdown,
  617. };
  618. drm_module_pci_driver(cirrus_pci_driver)
  619. MODULE_DEVICE_TABLE(pci, pciidlist);
  620. MODULE_DESCRIPTION("Cirrus driver for QEMU emulated device");
  621. MODULE_LICENSE("GPL");