qcm2290.c 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Qualcomm QCM2290 Network-on-Chip (NoC) QoS driver
  4. *
  5. * Copyright (c) 2021, Linaro Ltd.
  6. *
  7. */
  8. #include <dt-bindings/interconnect/qcom,qcm2290.h>
  9. #include <linux/device.h>
  10. #include <linux/interconnect-provider.h>
  11. #include <linux/io.h>
  12. #include <linux/mod_devicetable.h>
  13. #include <linux/module.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/regmap.h>
  16. #include <linux/slab.h>
  17. #include "icc-rpm.h"
  18. enum {
  19. QCM2290_MASTER_APPSS_PROC = 1,
  20. QCM2290_MASTER_SNOC_BIMC_RT,
  21. QCM2290_MASTER_SNOC_BIMC_NRT,
  22. QCM2290_MASTER_SNOC_BIMC,
  23. QCM2290_MASTER_TCU_0,
  24. QCM2290_MASTER_GFX3D,
  25. QCM2290_MASTER_SNOC_CNOC,
  26. QCM2290_MASTER_QDSS_DAP,
  27. QCM2290_MASTER_CRYPTO_CORE0,
  28. QCM2290_MASTER_SNOC_CFG,
  29. QCM2290_MASTER_TIC,
  30. QCM2290_MASTER_ANOC_SNOC,
  31. QCM2290_MASTER_BIMC_SNOC,
  32. QCM2290_MASTER_PIMEM,
  33. QCM2290_MASTER_QDSS_BAM,
  34. QCM2290_MASTER_QUP_0,
  35. QCM2290_MASTER_IPA,
  36. QCM2290_MASTER_QDSS_ETR,
  37. QCM2290_MASTER_SDCC_1,
  38. QCM2290_MASTER_SDCC_2,
  39. QCM2290_MASTER_QPIC,
  40. QCM2290_MASTER_USB3_0,
  41. QCM2290_MASTER_QUP_CORE_0,
  42. QCM2290_MASTER_CAMNOC_SF,
  43. QCM2290_MASTER_VIDEO_P0,
  44. QCM2290_MASTER_VIDEO_PROC,
  45. QCM2290_MASTER_CAMNOC_HF,
  46. QCM2290_MASTER_MDP0,
  47. QCM2290_SLAVE_EBI1,
  48. QCM2290_SLAVE_BIMC_SNOC,
  49. QCM2290_SLAVE_BIMC_CFG,
  50. QCM2290_SLAVE_CAMERA_NRT_THROTTLE_CFG,
  51. QCM2290_SLAVE_CAMERA_RT_THROTTLE_CFG,
  52. QCM2290_SLAVE_CAMERA_CFG,
  53. QCM2290_SLAVE_CLK_CTL,
  54. QCM2290_SLAVE_CRYPTO_0_CFG,
  55. QCM2290_SLAVE_DISPLAY_CFG,
  56. QCM2290_SLAVE_DISPLAY_THROTTLE_CFG,
  57. QCM2290_SLAVE_GPU_CFG,
  58. QCM2290_SLAVE_HWKM,
  59. QCM2290_SLAVE_IMEM_CFG,
  60. QCM2290_SLAVE_IPA_CFG,
  61. QCM2290_SLAVE_LPASS,
  62. QCM2290_SLAVE_MESSAGE_RAM,
  63. QCM2290_SLAVE_PDM,
  64. QCM2290_SLAVE_PIMEM_CFG,
  65. QCM2290_SLAVE_PKA_WRAPPER,
  66. QCM2290_SLAVE_PMIC_ARB,
  67. QCM2290_SLAVE_PRNG,
  68. QCM2290_SLAVE_QDSS_CFG,
  69. QCM2290_SLAVE_QM_CFG,
  70. QCM2290_SLAVE_QM_MPU_CFG,
  71. QCM2290_SLAVE_QPIC,
  72. QCM2290_SLAVE_QUP_0,
  73. QCM2290_SLAVE_SDCC_1,
  74. QCM2290_SLAVE_SDCC_2,
  75. QCM2290_SLAVE_SNOC_CFG,
  76. QCM2290_SLAVE_TCSR,
  77. QCM2290_SLAVE_USB3,
  78. QCM2290_SLAVE_VENUS_CFG,
  79. QCM2290_SLAVE_VENUS_THROTTLE_CFG,
  80. QCM2290_SLAVE_VSENSE_CTRL_CFG,
  81. QCM2290_SLAVE_SERVICE_CNOC,
  82. QCM2290_SLAVE_APPSS,
  83. QCM2290_SLAVE_SNOC_CNOC,
  84. QCM2290_SLAVE_IMEM,
  85. QCM2290_SLAVE_PIMEM,
  86. QCM2290_SLAVE_SNOC_BIMC,
  87. QCM2290_SLAVE_SERVICE_SNOC,
  88. QCM2290_SLAVE_QDSS_STM,
  89. QCM2290_SLAVE_TCU,
  90. QCM2290_SLAVE_ANOC_SNOC,
  91. QCM2290_SLAVE_QUP_CORE_0,
  92. QCM2290_SLAVE_SNOC_BIMC_NRT,
  93. QCM2290_SLAVE_SNOC_BIMC_RT,
  94. };
  95. /* Master nodes */
  96. static const u16 mas_appss_proc_links[] = {
  97. QCM2290_SLAVE_EBI1,
  98. QCM2290_SLAVE_BIMC_SNOC,
  99. };
  100. static struct qcom_icc_node mas_appss_proc = {
  101. .id = QCM2290_MASTER_APPSS_PROC,
  102. .name = "mas_apps_proc",
  103. .buswidth = 16,
  104. .qos.ap_owned = true,
  105. .qos.qos_port = 0,
  106. .qos.qos_mode = NOC_QOS_MODE_FIXED,
  107. .qos.prio_level = 0,
  108. .qos.areq_prio = 0,
  109. .bus_clk_desc = &mem_1_clk,
  110. .ab_coeff = 159,
  111. .ib_coeff = 96,
  112. .mas_rpm_id = 0,
  113. .slv_rpm_id = -1,
  114. .num_links = ARRAY_SIZE(mas_appss_proc_links),
  115. .links = mas_appss_proc_links,
  116. };
  117. static const u16 mas_snoc_bimc_rt_links[] = {
  118. QCM2290_SLAVE_EBI1,
  119. };
  120. static struct qcom_icc_node mas_snoc_bimc_rt = {
  121. .id = QCM2290_MASTER_SNOC_BIMC_RT,
  122. .name = "mas_snoc_bimc_rt",
  123. .buswidth = 16,
  124. .qos.ap_owned = true,
  125. .qos.qos_port = 2,
  126. .qos.qos_mode = NOC_QOS_MODE_BYPASS,
  127. .mas_rpm_id = 163,
  128. .slv_rpm_id = -1,
  129. .num_links = ARRAY_SIZE(mas_snoc_bimc_rt_links),
  130. .links = mas_snoc_bimc_rt_links,
  131. };
  132. static const u16 mas_snoc_bimc_nrt_links[] = {
  133. QCM2290_SLAVE_EBI1,
  134. };
  135. static struct qcom_icc_node mas_snoc_bimc_nrt = {
  136. .id = QCM2290_MASTER_SNOC_BIMC_NRT,
  137. .name = "mas_snoc_bimc_nrt",
  138. .buswidth = 16,
  139. .qos.ap_owned = true,
  140. .qos.qos_port = 3,
  141. .qos.qos_mode = NOC_QOS_MODE_BYPASS,
  142. .mas_rpm_id = 164,
  143. .slv_rpm_id = -1,
  144. .num_links = ARRAY_SIZE(mas_snoc_bimc_nrt_links),
  145. .links = mas_snoc_bimc_nrt_links,
  146. };
  147. static const u16 mas_snoc_bimc_links[] = {
  148. QCM2290_SLAVE_EBI1,
  149. };
  150. static struct qcom_icc_node mas_snoc_bimc = {
  151. .id = QCM2290_MASTER_SNOC_BIMC,
  152. .name = "mas_snoc_bimc",
  153. .buswidth = 16,
  154. .qos.ap_owned = true,
  155. .qos.qos_port = 6,
  156. .qos.qos_mode = NOC_QOS_MODE_BYPASS,
  157. .mas_rpm_id = 3,
  158. .slv_rpm_id = -1,
  159. .num_links = ARRAY_SIZE(mas_snoc_bimc_links),
  160. .links = mas_snoc_bimc_links,
  161. };
  162. static const u16 mas_tcu_0_links[] = {
  163. QCM2290_SLAVE_EBI1,
  164. QCM2290_SLAVE_BIMC_SNOC,
  165. };
  166. static struct qcom_icc_node mas_tcu_0 = {
  167. .id = QCM2290_MASTER_TCU_0,
  168. .name = "mas_tcu_0",
  169. .buswidth = 8,
  170. .qos.ap_owned = true,
  171. .qos.qos_port = 4,
  172. .qos.qos_mode = NOC_QOS_MODE_FIXED,
  173. .qos.prio_level = 6,
  174. .qos.areq_prio = 6,
  175. .mas_rpm_id = 102,
  176. .slv_rpm_id = -1,
  177. .num_links = ARRAY_SIZE(mas_tcu_0_links),
  178. .links = mas_tcu_0_links,
  179. };
  180. static const u16 mas_snoc_cnoc_links[] = {
  181. QCM2290_SLAVE_CAMERA_RT_THROTTLE_CFG,
  182. QCM2290_SLAVE_SDCC_2,
  183. QCM2290_SLAVE_SDCC_1,
  184. QCM2290_SLAVE_QM_CFG,
  185. QCM2290_SLAVE_BIMC_CFG,
  186. QCM2290_SLAVE_USB3,
  187. QCM2290_SLAVE_QM_MPU_CFG,
  188. QCM2290_SLAVE_CAMERA_NRT_THROTTLE_CFG,
  189. QCM2290_SLAVE_QDSS_CFG,
  190. QCM2290_SLAVE_PDM,
  191. QCM2290_SLAVE_IPA_CFG,
  192. QCM2290_SLAVE_DISPLAY_THROTTLE_CFG,
  193. QCM2290_SLAVE_TCSR,
  194. QCM2290_SLAVE_MESSAGE_RAM,
  195. QCM2290_SLAVE_PMIC_ARB,
  196. QCM2290_SLAVE_LPASS,
  197. QCM2290_SLAVE_DISPLAY_CFG,
  198. QCM2290_SLAVE_VENUS_CFG,
  199. QCM2290_SLAVE_GPU_CFG,
  200. QCM2290_SLAVE_IMEM_CFG,
  201. QCM2290_SLAVE_SNOC_CFG,
  202. QCM2290_SLAVE_SERVICE_CNOC,
  203. QCM2290_SLAVE_VENUS_THROTTLE_CFG,
  204. QCM2290_SLAVE_PKA_WRAPPER,
  205. QCM2290_SLAVE_HWKM,
  206. QCM2290_SLAVE_PRNG,
  207. QCM2290_SLAVE_VSENSE_CTRL_CFG,
  208. QCM2290_SLAVE_CRYPTO_0_CFG,
  209. QCM2290_SLAVE_PIMEM_CFG,
  210. QCM2290_SLAVE_QUP_0,
  211. QCM2290_SLAVE_CAMERA_CFG,
  212. QCM2290_SLAVE_CLK_CTL,
  213. QCM2290_SLAVE_QPIC,
  214. };
  215. static struct qcom_icc_node mas_snoc_cnoc = {
  216. .id = QCM2290_MASTER_SNOC_CNOC,
  217. .name = "mas_snoc_cnoc",
  218. .buswidth = 8,
  219. .qos.ap_owned = true,
  220. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  221. .mas_rpm_id = 52,
  222. .slv_rpm_id = -1,
  223. .num_links = ARRAY_SIZE(mas_snoc_cnoc_links),
  224. .links = mas_snoc_cnoc_links,
  225. };
  226. static const u16 mas_qdss_dap_links[] = {
  227. QCM2290_SLAVE_CAMERA_RT_THROTTLE_CFG,
  228. QCM2290_SLAVE_SDCC_2,
  229. QCM2290_SLAVE_SDCC_1,
  230. QCM2290_SLAVE_QM_CFG,
  231. QCM2290_SLAVE_BIMC_CFG,
  232. QCM2290_SLAVE_USB3,
  233. QCM2290_SLAVE_QM_MPU_CFG,
  234. QCM2290_SLAVE_CAMERA_NRT_THROTTLE_CFG,
  235. QCM2290_SLAVE_QDSS_CFG,
  236. QCM2290_SLAVE_PDM,
  237. QCM2290_SLAVE_IPA_CFG,
  238. QCM2290_SLAVE_DISPLAY_THROTTLE_CFG,
  239. QCM2290_SLAVE_TCSR,
  240. QCM2290_SLAVE_MESSAGE_RAM,
  241. QCM2290_SLAVE_PMIC_ARB,
  242. QCM2290_SLAVE_LPASS,
  243. QCM2290_SLAVE_DISPLAY_CFG,
  244. QCM2290_SLAVE_VENUS_CFG,
  245. QCM2290_SLAVE_GPU_CFG,
  246. QCM2290_SLAVE_IMEM_CFG,
  247. QCM2290_SLAVE_SNOC_CFG,
  248. QCM2290_SLAVE_SERVICE_CNOC,
  249. QCM2290_SLAVE_VENUS_THROTTLE_CFG,
  250. QCM2290_SLAVE_PKA_WRAPPER,
  251. QCM2290_SLAVE_HWKM,
  252. QCM2290_SLAVE_PRNG,
  253. QCM2290_SLAVE_VSENSE_CTRL_CFG,
  254. QCM2290_SLAVE_CRYPTO_0_CFG,
  255. QCM2290_SLAVE_PIMEM_CFG,
  256. QCM2290_SLAVE_QUP_0,
  257. QCM2290_SLAVE_CAMERA_CFG,
  258. QCM2290_SLAVE_CLK_CTL,
  259. QCM2290_SLAVE_QPIC,
  260. };
  261. static struct qcom_icc_node mas_qdss_dap = {
  262. .id = QCM2290_MASTER_QDSS_DAP,
  263. .name = "mas_qdss_dap",
  264. .buswidth = 8,
  265. .qos.ap_owned = true,
  266. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  267. .mas_rpm_id = 49,
  268. .slv_rpm_id = -1,
  269. .num_links = ARRAY_SIZE(mas_qdss_dap_links),
  270. .links = mas_qdss_dap_links,
  271. };
  272. static const u16 mas_crypto_core0_links[] = {
  273. QCM2290_SLAVE_ANOC_SNOC
  274. };
  275. static struct qcom_icc_node mas_crypto_core0 = {
  276. .id = QCM2290_MASTER_CRYPTO_CORE0,
  277. .name = "mas_crypto_core0",
  278. .buswidth = 8,
  279. .qos.ap_owned = true,
  280. .qos.qos_port = 22,
  281. .qos.qos_mode = NOC_QOS_MODE_FIXED,
  282. .qos.areq_prio = 2,
  283. .mas_rpm_id = 23,
  284. .slv_rpm_id = -1,
  285. .num_links = ARRAY_SIZE(mas_crypto_core0_links),
  286. .links = mas_crypto_core0_links,
  287. };
  288. static const u16 mas_qup_core_0_links[] = {
  289. QCM2290_SLAVE_QUP_CORE_0,
  290. };
  291. static struct qcom_icc_node mas_qup_core_0 = {
  292. .id = QCM2290_MASTER_QUP_CORE_0,
  293. .name = "mas_qup_core_0",
  294. .buswidth = 4,
  295. .mas_rpm_id = 170,
  296. .slv_rpm_id = -1,
  297. .num_links = ARRAY_SIZE(mas_qup_core_0_links),
  298. .links = mas_qup_core_0_links,
  299. };
  300. static const u16 mas_camnoc_sf_links[] = {
  301. QCM2290_SLAVE_SNOC_BIMC_NRT,
  302. };
  303. static struct qcom_icc_node mas_camnoc_sf = {
  304. .id = QCM2290_MASTER_CAMNOC_SF,
  305. .name = "mas_camnoc_sf",
  306. .buswidth = 32,
  307. .qos.ap_owned = true,
  308. .qos.qos_port = 4,
  309. .qos.qos_mode = NOC_QOS_MODE_FIXED,
  310. .qos.areq_prio = 3,
  311. .mas_rpm_id = 172,
  312. .slv_rpm_id = -1,
  313. .num_links = ARRAY_SIZE(mas_camnoc_sf_links),
  314. .links = mas_camnoc_sf_links,
  315. };
  316. static const u16 mas_camnoc_hf_links[] = {
  317. QCM2290_SLAVE_SNOC_BIMC_RT,
  318. };
  319. static struct qcom_icc_node mas_camnoc_hf = {
  320. .id = QCM2290_MASTER_CAMNOC_HF,
  321. .name = "mas_camnoc_hf",
  322. .buswidth = 32,
  323. .qos.ap_owned = true,
  324. .qos.qos_port = 10,
  325. .qos.qos_mode = NOC_QOS_MODE_FIXED,
  326. .qos.areq_prio = 3,
  327. .qos.urg_fwd_en = true,
  328. .mas_rpm_id = 173,
  329. .slv_rpm_id = -1,
  330. .num_links = ARRAY_SIZE(mas_camnoc_hf_links),
  331. .links = mas_camnoc_hf_links,
  332. };
  333. static const u16 mas_mdp0_links[] = {
  334. QCM2290_SLAVE_SNOC_BIMC_RT,
  335. };
  336. static struct qcom_icc_node mas_mdp0 = {
  337. .id = QCM2290_MASTER_MDP0,
  338. .name = "mas_mdp0",
  339. .buswidth = 16,
  340. .qos.ap_owned = true,
  341. .qos.qos_port = 5,
  342. .qos.qos_mode = NOC_QOS_MODE_FIXED,
  343. .qos.areq_prio = 3,
  344. .qos.urg_fwd_en = true,
  345. .mas_rpm_id = 8,
  346. .slv_rpm_id = -1,
  347. .num_links = ARRAY_SIZE(mas_mdp0_links),
  348. .links = mas_mdp0_links,
  349. };
  350. static const u16 mas_video_p0_links[] = {
  351. QCM2290_SLAVE_SNOC_BIMC_NRT,
  352. };
  353. static struct qcom_icc_node mas_video_p0 = {
  354. .id = QCM2290_MASTER_VIDEO_P0,
  355. .name = "mas_video_p0",
  356. .buswidth = 16,
  357. .qos.ap_owned = true,
  358. .qos.qos_port = 9,
  359. .qos.qos_mode = NOC_QOS_MODE_FIXED,
  360. .qos.areq_prio = 3,
  361. .qos.urg_fwd_en = true,
  362. .mas_rpm_id = 9,
  363. .slv_rpm_id = -1,
  364. .num_links = ARRAY_SIZE(mas_video_p0_links),
  365. .links = mas_video_p0_links,
  366. };
  367. static const u16 mas_video_proc_links[] = {
  368. QCM2290_SLAVE_SNOC_BIMC_NRT,
  369. };
  370. static struct qcom_icc_node mas_video_proc = {
  371. .id = QCM2290_MASTER_VIDEO_PROC,
  372. .name = "mas_video_proc",
  373. .buswidth = 8,
  374. .qos.ap_owned = true,
  375. .qos.qos_port = 13,
  376. .qos.qos_mode = NOC_QOS_MODE_FIXED,
  377. .qos.areq_prio = 4,
  378. .mas_rpm_id = 168,
  379. .slv_rpm_id = -1,
  380. .num_links = ARRAY_SIZE(mas_video_proc_links),
  381. .links = mas_video_proc_links,
  382. };
  383. static const u16 mas_snoc_cfg_links[] = {
  384. QCM2290_SLAVE_SERVICE_SNOC,
  385. };
  386. static struct qcom_icc_node mas_snoc_cfg = {
  387. .id = QCM2290_MASTER_SNOC_CFG,
  388. .name = "mas_snoc_cfg",
  389. .buswidth = 4,
  390. .qos.ap_owned = true,
  391. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  392. .mas_rpm_id = 20,
  393. .slv_rpm_id = -1,
  394. .num_links = ARRAY_SIZE(mas_snoc_cfg_links),
  395. .links = mas_snoc_cfg_links,
  396. };
  397. static const u16 mas_tic_links[] = {
  398. QCM2290_SLAVE_PIMEM,
  399. QCM2290_SLAVE_IMEM,
  400. QCM2290_SLAVE_APPSS,
  401. QCM2290_SLAVE_SNOC_BIMC,
  402. QCM2290_SLAVE_SNOC_CNOC,
  403. QCM2290_SLAVE_TCU,
  404. QCM2290_SLAVE_QDSS_STM,
  405. };
  406. static struct qcom_icc_node mas_tic = {
  407. .id = QCM2290_MASTER_TIC,
  408. .name = "mas_tic",
  409. .buswidth = 4,
  410. .qos.ap_owned = true,
  411. .qos.qos_port = 8,
  412. .qos.qos_mode = NOC_QOS_MODE_FIXED,
  413. .qos.areq_prio = 2,
  414. .mas_rpm_id = 51,
  415. .slv_rpm_id = -1,
  416. .num_links = ARRAY_SIZE(mas_tic_links),
  417. .links = mas_tic_links,
  418. };
  419. static const u16 mas_anoc_snoc_links[] = {
  420. QCM2290_SLAVE_PIMEM,
  421. QCM2290_SLAVE_IMEM,
  422. QCM2290_SLAVE_APPSS,
  423. QCM2290_SLAVE_SNOC_BIMC,
  424. QCM2290_SLAVE_SNOC_CNOC,
  425. QCM2290_SLAVE_TCU,
  426. QCM2290_SLAVE_QDSS_STM,
  427. };
  428. static struct qcom_icc_node mas_anoc_snoc = {
  429. .id = QCM2290_MASTER_ANOC_SNOC,
  430. .name = "mas_anoc_snoc",
  431. .buswidth = 16,
  432. .mas_rpm_id = 110,
  433. .slv_rpm_id = -1,
  434. .num_links = ARRAY_SIZE(mas_anoc_snoc_links),
  435. .links = mas_anoc_snoc_links,
  436. };
  437. static const u16 mas_bimc_snoc_links[] = {
  438. QCM2290_SLAVE_PIMEM,
  439. QCM2290_SLAVE_IMEM,
  440. QCM2290_SLAVE_APPSS,
  441. QCM2290_SLAVE_SNOC_CNOC,
  442. QCM2290_SLAVE_TCU,
  443. QCM2290_SLAVE_QDSS_STM,
  444. };
  445. static struct qcom_icc_node mas_bimc_snoc = {
  446. .id = QCM2290_MASTER_BIMC_SNOC,
  447. .name = "mas_bimc_snoc",
  448. .buswidth = 8,
  449. .mas_rpm_id = 21,
  450. .slv_rpm_id = -1,
  451. .num_links = ARRAY_SIZE(mas_bimc_snoc_links),
  452. .links = mas_bimc_snoc_links,
  453. };
  454. static const u16 mas_pimem_links[] = {
  455. QCM2290_SLAVE_IMEM,
  456. QCM2290_SLAVE_SNOC_BIMC,
  457. };
  458. static struct qcom_icc_node mas_pimem = {
  459. .id = QCM2290_MASTER_PIMEM,
  460. .name = "mas_pimem",
  461. .buswidth = 8,
  462. .qos.ap_owned = true,
  463. .qos.qos_port = 20,
  464. .qos.qos_mode = NOC_QOS_MODE_FIXED,
  465. .qos.areq_prio = 2,
  466. .mas_rpm_id = 113,
  467. .slv_rpm_id = -1,
  468. .num_links = ARRAY_SIZE(mas_pimem_links),
  469. .links = mas_pimem_links,
  470. };
  471. static const u16 mas_qdss_bam_links[] = {
  472. QCM2290_SLAVE_ANOC_SNOC,
  473. };
  474. static struct qcom_icc_node mas_qdss_bam = {
  475. .id = QCM2290_MASTER_QDSS_BAM,
  476. .name = "mas_qdss_bam",
  477. .buswidth = 4,
  478. .qos.ap_owned = true,
  479. .qos.qos_port = 2,
  480. .qos.qos_mode = NOC_QOS_MODE_FIXED,
  481. .qos.areq_prio = 2,
  482. .mas_rpm_id = 19,
  483. .slv_rpm_id = -1,
  484. .num_links = ARRAY_SIZE(mas_qdss_bam_links),
  485. .links = mas_qdss_bam_links,
  486. };
  487. static const u16 mas_qup_0_links[] = {
  488. QCM2290_SLAVE_ANOC_SNOC,
  489. };
  490. static struct qcom_icc_node mas_qup_0 = {
  491. .id = QCM2290_MASTER_QUP_0,
  492. .name = "mas_qup_0",
  493. .buswidth = 4,
  494. .qos.ap_owned = true,
  495. .qos.qos_port = 0,
  496. .qos.qos_mode = NOC_QOS_MODE_FIXED,
  497. .qos.areq_prio = 2,
  498. .mas_rpm_id = 166,
  499. .slv_rpm_id = -1,
  500. .num_links = ARRAY_SIZE(mas_qup_0_links),
  501. .links = mas_qup_0_links,
  502. };
  503. static const u16 mas_ipa_links[] = {
  504. QCM2290_SLAVE_ANOC_SNOC,
  505. };
  506. static struct qcom_icc_node mas_ipa = {
  507. .id = QCM2290_MASTER_IPA,
  508. .name = "mas_ipa",
  509. .buswidth = 8,
  510. .qos.ap_owned = true,
  511. .qos.qos_port = 3,
  512. .qos.qos_mode = NOC_QOS_MODE_FIXED,
  513. .qos.areq_prio = 2,
  514. .mas_rpm_id = 59,
  515. .slv_rpm_id = -1,
  516. .num_links = ARRAY_SIZE(mas_ipa_links),
  517. .links = mas_ipa_links,
  518. };
  519. static const u16 mas_qdss_etr_links[] = {
  520. QCM2290_SLAVE_ANOC_SNOC,
  521. };
  522. static struct qcom_icc_node mas_qdss_etr = {
  523. .id = QCM2290_MASTER_QDSS_ETR,
  524. .name = "mas_qdss_etr",
  525. .buswidth = 8,
  526. .qos.ap_owned = true,
  527. .qos.qos_port = 12,
  528. .qos.qos_mode = NOC_QOS_MODE_FIXED,
  529. .qos.areq_prio = 2,
  530. .mas_rpm_id = 31,
  531. .slv_rpm_id = -1,
  532. .num_links = ARRAY_SIZE(mas_qdss_etr_links),
  533. .links = mas_qdss_etr_links,
  534. };
  535. static const u16 mas_sdcc_1_links[] = {
  536. QCM2290_SLAVE_ANOC_SNOC,
  537. };
  538. static struct qcom_icc_node mas_sdcc_1 = {
  539. .id = QCM2290_MASTER_SDCC_1,
  540. .name = "mas_sdcc_1",
  541. .buswidth = 8,
  542. .qos.ap_owned = true,
  543. .qos.qos_port = 17,
  544. .qos.qos_mode = NOC_QOS_MODE_FIXED,
  545. .qos.areq_prio = 2,
  546. .mas_rpm_id = 33,
  547. .slv_rpm_id = -1,
  548. .num_links = ARRAY_SIZE(mas_sdcc_1_links),
  549. .links = mas_sdcc_1_links,
  550. };
  551. static const u16 mas_sdcc_2_links[] = {
  552. QCM2290_SLAVE_ANOC_SNOC,
  553. };
  554. static struct qcom_icc_node mas_sdcc_2 = {
  555. .id = QCM2290_MASTER_SDCC_2,
  556. .name = "mas_sdcc_2",
  557. .buswidth = 8,
  558. .qos.ap_owned = true,
  559. .qos.qos_port = 23,
  560. .qos.qos_mode = NOC_QOS_MODE_FIXED,
  561. .qos.areq_prio = 2,
  562. .mas_rpm_id = 35,
  563. .slv_rpm_id = -1,
  564. .num_links = ARRAY_SIZE(mas_sdcc_2_links),
  565. .links = mas_sdcc_2_links,
  566. };
  567. static const u16 mas_qpic_links[] = {
  568. QCM2290_SLAVE_ANOC_SNOC,
  569. };
  570. static struct qcom_icc_node mas_qpic = {
  571. .id = QCM2290_MASTER_QPIC,
  572. .name = "mas_qpic",
  573. .buswidth = 4,
  574. .qos.ap_owned = true,
  575. .qos.qos_port = 1,
  576. .qos.qos_mode = NOC_QOS_MODE_FIXED,
  577. .qos.areq_prio = 2,
  578. .mas_rpm_id = 58,
  579. .slv_rpm_id = -1,
  580. .num_links = ARRAY_SIZE(mas_qpic_links),
  581. .links = mas_qpic_links,
  582. };
  583. static const u16 mas_usb3_0_links[] = {
  584. QCM2290_SLAVE_ANOC_SNOC,
  585. };
  586. static struct qcom_icc_node mas_usb3_0 = {
  587. .id = QCM2290_MASTER_USB3_0,
  588. .name = "mas_usb3_0",
  589. .buswidth = 8,
  590. .qos.ap_owned = true,
  591. .qos.qos_port = 24,
  592. .qos.qos_mode = NOC_QOS_MODE_FIXED,
  593. .qos.areq_prio = 2,
  594. .mas_rpm_id = 32,
  595. .slv_rpm_id = -1,
  596. .num_links = ARRAY_SIZE(mas_usb3_0_links),
  597. .links = mas_usb3_0_links,
  598. };
  599. static const u16 mas_gfx3d_links[] = {
  600. QCM2290_SLAVE_EBI1,
  601. };
  602. static struct qcom_icc_node mas_gfx3d = {
  603. .id = QCM2290_MASTER_GFX3D,
  604. .name = "mas_gfx3d",
  605. .buswidth = 32,
  606. .qos.ap_owned = true,
  607. .qos.qos_port = 1,
  608. .qos.qos_mode = NOC_QOS_MODE_FIXED,
  609. .qos.prio_level = 0,
  610. .qos.areq_prio = 0,
  611. .mas_rpm_id = 6,
  612. .slv_rpm_id = -1,
  613. .num_links = ARRAY_SIZE(mas_gfx3d_links),
  614. .links = mas_gfx3d_links,
  615. };
  616. /* Slave nodes */
  617. static struct qcom_icc_node slv_ebi1 = {
  618. .name = "slv_ebi1",
  619. .id = QCM2290_SLAVE_EBI1,
  620. .buswidth = 4,
  621. .channels = 2,
  622. .mas_rpm_id = -1,
  623. .slv_rpm_id = 0,
  624. };
  625. static const u16 slv_bimc_snoc_links[] = {
  626. QCM2290_MASTER_BIMC_SNOC,
  627. };
  628. static struct qcom_icc_node slv_bimc_snoc = {
  629. .name = "slv_bimc_snoc",
  630. .id = QCM2290_SLAVE_BIMC_SNOC,
  631. .buswidth = 8,
  632. .mas_rpm_id = -1,
  633. .slv_rpm_id = 2,
  634. .num_links = ARRAY_SIZE(slv_bimc_snoc_links),
  635. .links = slv_bimc_snoc_links,
  636. };
  637. static struct qcom_icc_node slv_bimc_cfg = {
  638. .name = "slv_bimc_cfg",
  639. .id = QCM2290_SLAVE_BIMC_CFG,
  640. .buswidth = 4,
  641. .qos.ap_owned = true,
  642. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  643. .mas_rpm_id = -1,
  644. .slv_rpm_id = 56,
  645. };
  646. static struct qcom_icc_node slv_camera_nrt_throttle_cfg = {
  647. .name = "slv_camera_nrt_throttle_cfg",
  648. .id = QCM2290_SLAVE_CAMERA_NRT_THROTTLE_CFG,
  649. .buswidth = 4,
  650. .qos.ap_owned = true,
  651. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  652. .mas_rpm_id = -1,
  653. .slv_rpm_id = 271,
  654. };
  655. static struct qcom_icc_node slv_camera_rt_throttle_cfg = {
  656. .name = "slv_camera_rt_throttle_cfg",
  657. .id = QCM2290_SLAVE_CAMERA_RT_THROTTLE_CFG,
  658. .buswidth = 4,
  659. .qos.ap_owned = true,
  660. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  661. .mas_rpm_id = -1,
  662. .slv_rpm_id = 279,
  663. };
  664. static struct qcom_icc_node slv_camera_cfg = {
  665. .name = "slv_camera_cfg",
  666. .id = QCM2290_SLAVE_CAMERA_CFG,
  667. .buswidth = 4,
  668. .qos.ap_owned = true,
  669. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  670. .mas_rpm_id = -1,
  671. .slv_rpm_id = 3,
  672. };
  673. static struct qcom_icc_node slv_clk_ctl = {
  674. .name = "slv_clk_ctl",
  675. .id = QCM2290_SLAVE_CLK_CTL,
  676. .buswidth = 4,
  677. .qos.ap_owned = true,
  678. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  679. .mas_rpm_id = -1,
  680. .slv_rpm_id = 47,
  681. };
  682. static struct qcom_icc_node slv_crypto_0_cfg = {
  683. .name = "slv_crypto_0_cfg",
  684. .id = QCM2290_SLAVE_CRYPTO_0_CFG,
  685. .buswidth = 4,
  686. .qos.ap_owned = true,
  687. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  688. .mas_rpm_id = -1,
  689. .slv_rpm_id = 52,
  690. };
  691. static struct qcom_icc_node slv_display_cfg = {
  692. .name = "slv_display_cfg",
  693. .id = QCM2290_SLAVE_DISPLAY_CFG,
  694. .buswidth = 4,
  695. .qos.ap_owned = true,
  696. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  697. .mas_rpm_id = -1,
  698. .slv_rpm_id = 4,
  699. };
  700. static struct qcom_icc_node slv_display_throttle_cfg = {
  701. .name = "slv_display_throttle_cfg",
  702. .id = QCM2290_SLAVE_DISPLAY_THROTTLE_CFG,
  703. .buswidth = 4,
  704. .qos.ap_owned = true,
  705. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  706. .mas_rpm_id = -1,
  707. .slv_rpm_id = 156,
  708. };
  709. static struct qcom_icc_node slv_gpu_cfg = {
  710. .name = "slv_gpu_cfg",
  711. .id = QCM2290_SLAVE_GPU_CFG,
  712. .buswidth = 8,
  713. .qos.ap_owned = true,
  714. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  715. .mas_rpm_id = -1,
  716. .slv_rpm_id = 275,
  717. };
  718. static struct qcom_icc_node slv_hwkm = {
  719. .name = "slv_hwkm",
  720. .id = QCM2290_SLAVE_HWKM,
  721. .buswidth = 4,
  722. .qos.ap_owned = true,
  723. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  724. .mas_rpm_id = -1,
  725. .slv_rpm_id = 280,
  726. };
  727. static struct qcom_icc_node slv_imem_cfg = {
  728. .name = "slv_imem_cfg",
  729. .id = QCM2290_SLAVE_IMEM_CFG,
  730. .buswidth = 4,
  731. .qos.ap_owned = true,
  732. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  733. .mas_rpm_id = -1,
  734. .slv_rpm_id = 54,
  735. };
  736. static struct qcom_icc_node slv_ipa_cfg = {
  737. .name = "slv_ipa_cfg",
  738. .id = QCM2290_SLAVE_IPA_CFG,
  739. .buswidth = 4,
  740. .qos.ap_owned = true,
  741. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  742. .mas_rpm_id = -1,
  743. .slv_rpm_id = 183,
  744. };
  745. static struct qcom_icc_node slv_lpass = {
  746. .name = "slv_lpass",
  747. .id = QCM2290_SLAVE_LPASS,
  748. .buswidth = 4,
  749. .qos.ap_owned = true,
  750. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  751. .mas_rpm_id = -1,
  752. .slv_rpm_id = 21,
  753. };
  754. static struct qcom_icc_node slv_message_ram = {
  755. .name = "slv_message_ram",
  756. .id = QCM2290_SLAVE_MESSAGE_RAM,
  757. .buswidth = 4,
  758. .qos.ap_owned = true,
  759. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  760. .mas_rpm_id = -1,
  761. .slv_rpm_id = 55,
  762. };
  763. static struct qcom_icc_node slv_pdm = {
  764. .name = "slv_pdm",
  765. .id = QCM2290_SLAVE_PDM,
  766. .buswidth = 4,
  767. .qos.ap_owned = true,
  768. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  769. .mas_rpm_id = -1,
  770. .slv_rpm_id = 41,
  771. };
  772. static struct qcom_icc_node slv_pimem_cfg = {
  773. .name = "slv_pimem_cfg",
  774. .id = QCM2290_SLAVE_PIMEM_CFG,
  775. .buswidth = 4,
  776. .qos.ap_owned = true,
  777. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  778. .mas_rpm_id = -1,
  779. .slv_rpm_id = 167,
  780. };
  781. static struct qcom_icc_node slv_pka_wrapper = {
  782. .name = "slv_pka_wrapper",
  783. .id = QCM2290_SLAVE_PKA_WRAPPER,
  784. .buswidth = 4,
  785. .qos.ap_owned = true,
  786. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  787. .mas_rpm_id = -1,
  788. .slv_rpm_id = 281,
  789. };
  790. static struct qcom_icc_node slv_pmic_arb = {
  791. .name = "slv_pmic_arb",
  792. .id = QCM2290_SLAVE_PMIC_ARB,
  793. .buswidth = 4,
  794. .qos.ap_owned = true,
  795. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  796. .mas_rpm_id = -1,
  797. .slv_rpm_id = 59,
  798. };
  799. static struct qcom_icc_node slv_prng = {
  800. .name = "slv_prng",
  801. .id = QCM2290_SLAVE_PRNG,
  802. .buswidth = 4,
  803. .qos.ap_owned = true,
  804. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  805. .mas_rpm_id = -1,
  806. .slv_rpm_id = 44,
  807. };
  808. static struct qcom_icc_node slv_qdss_cfg = {
  809. .name = "slv_qdss_cfg",
  810. .id = QCM2290_SLAVE_QDSS_CFG,
  811. .buswidth = 4,
  812. .qos.ap_owned = true,
  813. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  814. .mas_rpm_id = -1,
  815. .slv_rpm_id = 63,
  816. };
  817. static struct qcom_icc_node slv_qm_cfg = {
  818. .name = "slv_qm_cfg",
  819. .id = QCM2290_SLAVE_QM_CFG,
  820. .buswidth = 4,
  821. .qos.ap_owned = true,
  822. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  823. .mas_rpm_id = -1,
  824. .slv_rpm_id = 212,
  825. };
  826. static struct qcom_icc_node slv_qm_mpu_cfg = {
  827. .name = "slv_qm_mpu_cfg",
  828. .id = QCM2290_SLAVE_QM_MPU_CFG,
  829. .buswidth = 4,
  830. .qos.ap_owned = true,
  831. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  832. .mas_rpm_id = -1,
  833. .slv_rpm_id = 231,
  834. };
  835. static struct qcom_icc_node slv_qpic = {
  836. .name = "slv_qpic",
  837. .id = QCM2290_SLAVE_QPIC,
  838. .buswidth = 4,
  839. .qos.ap_owned = true,
  840. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  841. .mas_rpm_id = -1,
  842. .slv_rpm_id = 80,
  843. };
  844. static struct qcom_icc_node slv_qup_0 = {
  845. .name = "slv_qup_0",
  846. .id = QCM2290_SLAVE_QUP_0,
  847. .buswidth = 4,
  848. .qos.ap_owned = true,
  849. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  850. .mas_rpm_id = -1,
  851. .slv_rpm_id = 261,
  852. };
  853. static struct qcom_icc_node slv_sdcc_1 = {
  854. .name = "slv_sdcc_1",
  855. .id = QCM2290_SLAVE_SDCC_1,
  856. .buswidth = 4,
  857. .qos.ap_owned = true,
  858. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  859. .mas_rpm_id = -1,
  860. .slv_rpm_id = 31,
  861. };
  862. static struct qcom_icc_node slv_sdcc_2 = {
  863. .name = "slv_sdcc_2",
  864. .id = QCM2290_SLAVE_SDCC_2,
  865. .buswidth = 4,
  866. .qos.ap_owned = true,
  867. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  868. .mas_rpm_id = -1,
  869. .slv_rpm_id = 33,
  870. };
  871. static const u16 slv_snoc_cfg_links[] = {
  872. QCM2290_MASTER_SNOC_CFG,
  873. };
  874. static struct qcom_icc_node slv_snoc_cfg = {
  875. .name = "slv_snoc_cfg",
  876. .id = QCM2290_SLAVE_SNOC_CFG,
  877. .buswidth = 4,
  878. .qos.ap_owned = true,
  879. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  880. .mas_rpm_id = -1,
  881. .slv_rpm_id = 70,
  882. .num_links = ARRAY_SIZE(slv_snoc_cfg_links),
  883. .links = slv_snoc_cfg_links,
  884. };
  885. static struct qcom_icc_node slv_tcsr = {
  886. .name = "slv_tcsr",
  887. .id = QCM2290_SLAVE_TCSR,
  888. .buswidth = 4,
  889. .qos.ap_owned = true,
  890. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  891. .mas_rpm_id = -1,
  892. .slv_rpm_id = 50,
  893. };
  894. static struct qcom_icc_node slv_usb3 = {
  895. .name = "slv_usb3",
  896. .id = QCM2290_SLAVE_USB3,
  897. .buswidth = 4,
  898. .qos.ap_owned = true,
  899. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  900. .mas_rpm_id = -1,
  901. .slv_rpm_id = 22,
  902. };
  903. static struct qcom_icc_node slv_venus_cfg = {
  904. .name = "slv_venus_cfg",
  905. .id = QCM2290_SLAVE_VENUS_CFG,
  906. .buswidth = 4,
  907. .qos.ap_owned = true,
  908. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  909. .mas_rpm_id = -1,
  910. .slv_rpm_id = 10,
  911. };
  912. static struct qcom_icc_node slv_venus_throttle_cfg = {
  913. .name = "slv_venus_throttle_cfg",
  914. .id = QCM2290_SLAVE_VENUS_THROTTLE_CFG,
  915. .buswidth = 4,
  916. .qos.ap_owned = true,
  917. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  918. .mas_rpm_id = -1,
  919. .slv_rpm_id = 178,
  920. };
  921. static struct qcom_icc_node slv_vsense_ctrl_cfg = {
  922. .name = "slv_vsense_ctrl_cfg",
  923. .id = QCM2290_SLAVE_VSENSE_CTRL_CFG,
  924. .buswidth = 4,
  925. .qos.ap_owned = true,
  926. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  927. .mas_rpm_id = -1,
  928. .slv_rpm_id = 263,
  929. };
  930. static struct qcom_icc_node slv_service_cnoc = {
  931. .name = "slv_service_cnoc",
  932. .id = QCM2290_SLAVE_SERVICE_CNOC,
  933. .buswidth = 4,
  934. .qos.ap_owned = true,
  935. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  936. .mas_rpm_id = -1,
  937. .slv_rpm_id = 76,
  938. };
  939. static struct qcom_icc_node slv_qup_core_0 = {
  940. .name = "slv_qup_core_0",
  941. .id = QCM2290_SLAVE_QUP_CORE_0,
  942. .buswidth = 4,
  943. .qos.ap_owned = true,
  944. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  945. .mas_rpm_id = -1,
  946. .slv_rpm_id = 264,
  947. };
  948. static const u16 slv_snoc_bimc_nrt_links[] = {
  949. QCM2290_MASTER_SNOC_BIMC_NRT,
  950. };
  951. static struct qcom_icc_node slv_snoc_bimc_nrt = {
  952. .name = "slv_snoc_bimc_nrt",
  953. .id = QCM2290_SLAVE_SNOC_BIMC_NRT,
  954. .buswidth = 16,
  955. .qos.ap_owned = true,
  956. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  957. .mas_rpm_id = -1,
  958. .slv_rpm_id = 259,
  959. .num_links = ARRAY_SIZE(slv_snoc_bimc_nrt_links),
  960. .links = slv_snoc_bimc_nrt_links,
  961. };
  962. static const u16 slv_snoc_bimc_rt_links[] = {
  963. QCM2290_MASTER_SNOC_BIMC_RT,
  964. };
  965. static struct qcom_icc_node slv_snoc_bimc_rt = {
  966. .name = "slv_snoc_bimc_rt",
  967. .id = QCM2290_SLAVE_SNOC_BIMC_RT,
  968. .buswidth = 16,
  969. .qos.ap_owned = true,
  970. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  971. .mas_rpm_id = -1,
  972. .slv_rpm_id = 260,
  973. .num_links = ARRAY_SIZE(slv_snoc_bimc_rt_links),
  974. .links = slv_snoc_bimc_rt_links,
  975. };
  976. static struct qcom_icc_node slv_appss = {
  977. .name = "slv_appss",
  978. .id = QCM2290_SLAVE_APPSS,
  979. .buswidth = 8,
  980. .qos.ap_owned = true,
  981. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  982. .mas_rpm_id = -1,
  983. .slv_rpm_id = 20,
  984. };
  985. static const u16 slv_snoc_cnoc_links[] = {
  986. QCM2290_MASTER_SNOC_CNOC,
  987. };
  988. static struct qcom_icc_node slv_snoc_cnoc = {
  989. .name = "slv_snoc_cnoc",
  990. .id = QCM2290_SLAVE_SNOC_CNOC,
  991. .buswidth = 8,
  992. .mas_rpm_id = -1,
  993. .slv_rpm_id = 25,
  994. .num_links = ARRAY_SIZE(slv_snoc_cnoc_links),
  995. .links = slv_snoc_cnoc_links,
  996. };
  997. static struct qcom_icc_node slv_imem = {
  998. .name = "slv_imem",
  999. .id = QCM2290_SLAVE_IMEM,
  1000. .buswidth = 8,
  1001. .mas_rpm_id = -1,
  1002. .slv_rpm_id = 26,
  1003. };
  1004. static struct qcom_icc_node slv_pimem = {
  1005. .name = "slv_pimem",
  1006. .id = QCM2290_SLAVE_PIMEM,
  1007. .buswidth = 8,
  1008. .qos.ap_owned = true,
  1009. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  1010. .mas_rpm_id = -1,
  1011. .slv_rpm_id = 166,
  1012. };
  1013. static const u16 slv_snoc_bimc_links[] = {
  1014. QCM2290_MASTER_SNOC_BIMC,
  1015. };
  1016. static struct qcom_icc_node slv_snoc_bimc = {
  1017. .name = "slv_snoc_bimc",
  1018. .id = QCM2290_SLAVE_SNOC_BIMC,
  1019. .buswidth = 16,
  1020. .mas_rpm_id = -1,
  1021. .slv_rpm_id = 24,
  1022. .num_links = ARRAY_SIZE(slv_snoc_bimc_links),
  1023. .links = slv_snoc_bimc_links,
  1024. };
  1025. static struct qcom_icc_node slv_service_snoc = {
  1026. .name = "slv_service_snoc",
  1027. .id = QCM2290_SLAVE_SERVICE_SNOC,
  1028. .buswidth = 4,
  1029. .qos.ap_owned = true,
  1030. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  1031. .mas_rpm_id = -1,
  1032. .slv_rpm_id = 29,
  1033. };
  1034. static struct qcom_icc_node slv_qdss_stm = {
  1035. .name = "slv_qdss_stm",
  1036. .id = QCM2290_SLAVE_QDSS_STM,
  1037. .buswidth = 4,
  1038. .mas_rpm_id = -1,
  1039. .slv_rpm_id = 30,
  1040. };
  1041. static struct qcom_icc_node slv_tcu = {
  1042. .name = "slv_tcu",
  1043. .id = QCM2290_SLAVE_TCU,
  1044. .buswidth = 8,
  1045. .qos.ap_owned = true,
  1046. .qos.qos_mode = NOC_QOS_MODE_INVALID,
  1047. .mas_rpm_id = -1,
  1048. .slv_rpm_id = 133,
  1049. };
  1050. static const u16 slv_anoc_snoc_links[] = {
  1051. QCM2290_MASTER_ANOC_SNOC,
  1052. };
  1053. static struct qcom_icc_node slv_anoc_snoc = {
  1054. .name = "slv_anoc_snoc",
  1055. .id = QCM2290_SLAVE_ANOC_SNOC,
  1056. .buswidth = 16,
  1057. .mas_rpm_id = -1,
  1058. .slv_rpm_id = 141,
  1059. .num_links = ARRAY_SIZE(slv_anoc_snoc_links),
  1060. .links = slv_anoc_snoc_links,
  1061. };
  1062. /* NoC descriptors */
  1063. static struct qcom_icc_node * const qcm2290_bimc_nodes[] = {
  1064. [MASTER_APPSS_PROC] = &mas_appss_proc,
  1065. [MASTER_SNOC_BIMC_RT] = &mas_snoc_bimc_rt,
  1066. [MASTER_SNOC_BIMC_NRT] = &mas_snoc_bimc_nrt,
  1067. [MASTER_SNOC_BIMC] = &mas_snoc_bimc,
  1068. [MASTER_TCU_0] = &mas_tcu_0,
  1069. [MASTER_GFX3D] = &mas_gfx3d,
  1070. [SLAVE_EBI1] = &slv_ebi1,
  1071. [SLAVE_BIMC_SNOC] = &slv_bimc_snoc,
  1072. };
  1073. static const struct regmap_config qcm2290_bimc_regmap_config = {
  1074. .reg_bits = 32,
  1075. .reg_stride = 4,
  1076. .val_bits = 32,
  1077. .max_register = 0x80000,
  1078. .fast_io = true,
  1079. };
  1080. static const struct qcom_icc_desc qcm2290_bimc = {
  1081. .type = QCOM_ICC_BIMC,
  1082. .nodes = qcm2290_bimc_nodes,
  1083. .num_nodes = ARRAY_SIZE(qcm2290_bimc_nodes),
  1084. .bus_clk_desc = &bimc_clk,
  1085. .regmap_cfg = &qcm2290_bimc_regmap_config,
  1086. .keep_alive = true,
  1087. /* M_REG_BASE() in vendor msm_bus_bimc_adhoc driver */
  1088. .qos_offset = 0x8000,
  1089. .ab_coeff = 153,
  1090. };
  1091. static struct qcom_icc_node * const qcm2290_cnoc_nodes[] = {
  1092. [MASTER_SNOC_CNOC] = &mas_snoc_cnoc,
  1093. [MASTER_QDSS_DAP] = &mas_qdss_dap,
  1094. [SLAVE_BIMC_CFG] = &slv_bimc_cfg,
  1095. [SLAVE_CAMERA_NRT_THROTTLE_CFG] = &slv_camera_nrt_throttle_cfg,
  1096. [SLAVE_CAMERA_RT_THROTTLE_CFG] = &slv_camera_rt_throttle_cfg,
  1097. [SLAVE_CAMERA_CFG] = &slv_camera_cfg,
  1098. [SLAVE_CLK_CTL] = &slv_clk_ctl,
  1099. [SLAVE_CRYPTO_0_CFG] = &slv_crypto_0_cfg,
  1100. [SLAVE_DISPLAY_CFG] = &slv_display_cfg,
  1101. [SLAVE_DISPLAY_THROTTLE_CFG] = &slv_display_throttle_cfg,
  1102. [SLAVE_GPU_CFG] = &slv_gpu_cfg,
  1103. [SLAVE_HWKM] = &slv_hwkm,
  1104. [SLAVE_IMEM_CFG] = &slv_imem_cfg,
  1105. [SLAVE_IPA_CFG] = &slv_ipa_cfg,
  1106. [SLAVE_LPASS] = &slv_lpass,
  1107. [SLAVE_MESSAGE_RAM] = &slv_message_ram,
  1108. [SLAVE_PDM] = &slv_pdm,
  1109. [SLAVE_PIMEM_CFG] = &slv_pimem_cfg,
  1110. [SLAVE_PKA_WRAPPER] = &slv_pka_wrapper,
  1111. [SLAVE_PMIC_ARB] = &slv_pmic_arb,
  1112. [SLAVE_PRNG] = &slv_prng,
  1113. [SLAVE_QDSS_CFG] = &slv_qdss_cfg,
  1114. [SLAVE_QM_CFG] = &slv_qm_cfg,
  1115. [SLAVE_QM_MPU_CFG] = &slv_qm_mpu_cfg,
  1116. [SLAVE_QPIC] = &slv_qpic,
  1117. [SLAVE_QUP_0] = &slv_qup_0,
  1118. [SLAVE_SDCC_1] = &slv_sdcc_1,
  1119. [SLAVE_SDCC_2] = &slv_sdcc_2,
  1120. [SLAVE_SNOC_CFG] = &slv_snoc_cfg,
  1121. [SLAVE_TCSR] = &slv_tcsr,
  1122. [SLAVE_USB3] = &slv_usb3,
  1123. [SLAVE_VENUS_CFG] = &slv_venus_cfg,
  1124. [SLAVE_VENUS_THROTTLE_CFG] = &slv_venus_throttle_cfg,
  1125. [SLAVE_VSENSE_CTRL_CFG] = &slv_vsense_ctrl_cfg,
  1126. [SLAVE_SERVICE_CNOC] = &slv_service_cnoc,
  1127. };
  1128. static const struct regmap_config qcm2290_cnoc_regmap_config = {
  1129. .reg_bits = 32,
  1130. .reg_stride = 4,
  1131. .val_bits = 32,
  1132. .max_register = 0x8200,
  1133. .fast_io = true,
  1134. };
  1135. static const struct qcom_icc_desc qcm2290_cnoc = {
  1136. .type = QCOM_ICC_NOC,
  1137. .nodes = qcm2290_cnoc_nodes,
  1138. .num_nodes = ARRAY_SIZE(qcm2290_cnoc_nodes),
  1139. .bus_clk_desc = &bus_1_clk,
  1140. .regmap_cfg = &qcm2290_cnoc_regmap_config,
  1141. .keep_alive = true,
  1142. };
  1143. static struct qcom_icc_node * const qcm2290_snoc_nodes[] = {
  1144. [MASTER_CRYPTO_CORE0] = &mas_crypto_core0,
  1145. [MASTER_SNOC_CFG] = &mas_snoc_cfg,
  1146. [MASTER_TIC] = &mas_tic,
  1147. [MASTER_ANOC_SNOC] = &mas_anoc_snoc,
  1148. [MASTER_BIMC_SNOC] = &mas_bimc_snoc,
  1149. [MASTER_PIMEM] = &mas_pimem,
  1150. [MASTER_QDSS_BAM] = &mas_qdss_bam,
  1151. [MASTER_QUP_0] = &mas_qup_0,
  1152. [MASTER_IPA] = &mas_ipa,
  1153. [MASTER_QDSS_ETR] = &mas_qdss_etr,
  1154. [MASTER_SDCC_1] = &mas_sdcc_1,
  1155. [MASTER_SDCC_2] = &mas_sdcc_2,
  1156. [MASTER_QPIC] = &mas_qpic,
  1157. [MASTER_USB3_0] = &mas_usb3_0,
  1158. [SLAVE_APPSS] = &slv_appss,
  1159. [SLAVE_SNOC_CNOC] = &slv_snoc_cnoc,
  1160. [SLAVE_IMEM] = &slv_imem,
  1161. [SLAVE_PIMEM] = &slv_pimem,
  1162. [SLAVE_SNOC_BIMC] = &slv_snoc_bimc,
  1163. [SLAVE_SERVICE_SNOC] = &slv_service_snoc,
  1164. [SLAVE_QDSS_STM] = &slv_qdss_stm,
  1165. [SLAVE_TCU] = &slv_tcu,
  1166. [SLAVE_ANOC_SNOC] = &slv_anoc_snoc,
  1167. };
  1168. static const struct regmap_config qcm2290_snoc_regmap_config = {
  1169. .reg_bits = 32,
  1170. .reg_stride = 4,
  1171. .val_bits = 32,
  1172. .max_register = 0x60200,
  1173. .fast_io = true,
  1174. };
  1175. static const struct qcom_icc_desc qcm2290_snoc = {
  1176. .type = QCOM_ICC_QNOC,
  1177. .nodes = qcm2290_snoc_nodes,
  1178. .num_nodes = ARRAY_SIZE(qcm2290_snoc_nodes),
  1179. .bus_clk_desc = &bus_2_clk,
  1180. .regmap_cfg = &qcm2290_snoc_regmap_config,
  1181. .keep_alive = true,
  1182. /* Vendor DT node fab-sys_noc property 'qcom,base-offset' */
  1183. .qos_offset = 0x15000,
  1184. };
  1185. static struct qcom_icc_node * const qcm2290_qup_virt_nodes[] = {
  1186. [MASTER_QUP_CORE_0] = &mas_qup_core_0,
  1187. [SLAVE_QUP_CORE_0] = &slv_qup_core_0
  1188. };
  1189. static const struct qcom_icc_desc qcm2290_qup_virt = {
  1190. .type = QCOM_ICC_QNOC,
  1191. .nodes = qcm2290_qup_virt_nodes,
  1192. .num_nodes = ARRAY_SIZE(qcm2290_qup_virt_nodes),
  1193. .bus_clk_desc = &qup_clk,
  1194. .keep_alive = true,
  1195. };
  1196. static struct qcom_icc_node * const qcm2290_mmnrt_virt_nodes[] = {
  1197. [MASTER_CAMNOC_SF] = &mas_camnoc_sf,
  1198. [MASTER_VIDEO_P0] = &mas_video_p0,
  1199. [MASTER_VIDEO_PROC] = &mas_video_proc,
  1200. [SLAVE_SNOC_BIMC_NRT] = &slv_snoc_bimc_nrt,
  1201. };
  1202. static const struct qcom_icc_desc qcm2290_mmnrt_virt = {
  1203. .type = QCOM_ICC_QNOC,
  1204. .nodes = qcm2290_mmnrt_virt_nodes,
  1205. .num_nodes = ARRAY_SIZE(qcm2290_mmnrt_virt_nodes),
  1206. .bus_clk_desc = &mmaxi_0_clk,
  1207. .regmap_cfg = &qcm2290_snoc_regmap_config,
  1208. .keep_alive = true,
  1209. .qos_offset = 0x15000,
  1210. .ab_coeff = 142,
  1211. };
  1212. static struct qcom_icc_node * const qcm2290_mmrt_virt_nodes[] = {
  1213. [MASTER_CAMNOC_HF] = &mas_camnoc_hf,
  1214. [MASTER_MDP0] = &mas_mdp0,
  1215. [SLAVE_SNOC_BIMC_RT] = &slv_snoc_bimc_rt,
  1216. };
  1217. static const struct qcom_icc_desc qcm2290_mmrt_virt = {
  1218. .type = QCOM_ICC_QNOC,
  1219. .nodes = qcm2290_mmrt_virt_nodes,
  1220. .num_nodes = ARRAY_SIZE(qcm2290_mmrt_virt_nodes),
  1221. .bus_clk_desc = &mmaxi_1_clk,
  1222. .regmap_cfg = &qcm2290_snoc_regmap_config,
  1223. .keep_alive = true,
  1224. .qos_offset = 0x15000,
  1225. .ab_coeff = 139,
  1226. };
  1227. static const struct of_device_id qcm2290_noc_of_match[] = {
  1228. { .compatible = "qcom,qcm2290-bimc", .data = &qcm2290_bimc },
  1229. { .compatible = "qcom,qcm2290-cnoc", .data = &qcm2290_cnoc },
  1230. { .compatible = "qcom,qcm2290-snoc", .data = &qcm2290_snoc },
  1231. { .compatible = "qcom,qcm2290-qup-virt", .data = &qcm2290_qup_virt },
  1232. { .compatible = "qcom,qcm2290-mmrt-virt", .data = &qcm2290_mmrt_virt },
  1233. { .compatible = "qcom,qcm2290-mmnrt-virt", .data = &qcm2290_mmnrt_virt },
  1234. { },
  1235. };
  1236. MODULE_DEVICE_TABLE(of, qcm2290_noc_of_match);
  1237. static struct platform_driver qcm2290_noc_driver = {
  1238. .probe = qnoc_probe,
  1239. .remove_new = qnoc_remove,
  1240. .driver = {
  1241. .name = "qnoc-qcm2290",
  1242. .of_match_table = qcm2290_noc_of_match,
  1243. .sync_state = icc_sync_state,
  1244. },
  1245. };
  1246. module_platform_driver(qcm2290_noc_driver);
  1247. MODULE_DESCRIPTION("Qualcomm QCM2290 NoC driver");
  1248. MODULE_LICENSE("GPL v2");