fsl_pamu.c 26 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. *
  4. * Copyright (C) 2013 Freescale Semiconductor, Inc.
  5. */
  6. #define pr_fmt(fmt) "fsl-pamu: %s: " fmt, __func__
  7. #include "fsl_pamu.h"
  8. #include <linux/fsl/guts.h>
  9. #include <linux/interrupt.h>
  10. #include <linux/genalloc.h>
  11. #include <linux/of_address.h>
  12. #include <linux/of_irq.h>
  13. #include <linux/platform_device.h>
  14. #include <asm/mpc85xx.h>
  15. /* define indexes for each operation mapping scenario */
  16. #define OMI_QMAN 0x00
  17. #define OMI_FMAN 0x01
  18. #define OMI_QMAN_PRIV 0x02
  19. #define OMI_CAAM 0x03
  20. #define make64(high, low) (((u64)(high) << 32) | (low))
  21. struct pamu_isr_data {
  22. void __iomem *pamu_reg_base; /* Base address of PAMU regs */
  23. unsigned int count; /* The number of PAMUs */
  24. };
  25. static struct paace *ppaact;
  26. static struct paace *spaact;
  27. static bool probed; /* Has PAMU been probed? */
  28. /*
  29. * Table for matching compatible strings, for device tree
  30. * guts node, for QorIQ SOCs.
  31. * "fsl,qoriq-device-config-2.0" corresponds to T4 & B4
  32. * SOCs. For the older SOCs "fsl,qoriq-device-config-1.0"
  33. * string would be used.
  34. */
  35. static const struct of_device_id guts_device_ids[] = {
  36. { .compatible = "fsl,qoriq-device-config-1.0", },
  37. { .compatible = "fsl,qoriq-device-config-2.0", },
  38. {}
  39. };
  40. /*
  41. * Table for matching compatible strings, for device tree
  42. * L3 cache controller node.
  43. * "fsl,t4240-l3-cache-controller" corresponds to T4,
  44. * "fsl,b4860-l3-cache-controller" corresponds to B4 &
  45. * "fsl,p4080-l3-cache-controller" corresponds to other,
  46. * SOCs.
  47. */
  48. static const struct of_device_id l3_device_ids[] = {
  49. { .compatible = "fsl,t4240-l3-cache-controller", },
  50. { .compatible = "fsl,b4860-l3-cache-controller", },
  51. { .compatible = "fsl,p4080-l3-cache-controller", },
  52. {}
  53. };
  54. /* maximum subwindows permitted per liodn */
  55. static u32 max_subwindow_count;
  56. /**
  57. * pamu_get_ppaace() - Return the primary PACCE
  58. * @liodn: liodn PAACT index for desired PAACE
  59. *
  60. * Returns the ppace pointer upon success else return
  61. * null.
  62. */
  63. static struct paace *pamu_get_ppaace(int liodn)
  64. {
  65. if (!ppaact || liodn >= PAACE_NUMBER_ENTRIES) {
  66. pr_debug("PPAACT doesn't exist\n");
  67. return NULL;
  68. }
  69. return &ppaact[liodn];
  70. }
  71. /**
  72. * pamu_enable_liodn() - Set valid bit of PACCE
  73. * @liodn: liodn PAACT index for desired PAACE
  74. *
  75. * Returns 0 upon success else error code < 0 returned
  76. */
  77. int pamu_enable_liodn(int liodn)
  78. {
  79. struct paace *ppaace;
  80. ppaace = pamu_get_ppaace(liodn);
  81. if (!ppaace) {
  82. pr_debug("Invalid primary paace entry\n");
  83. return -ENOENT;
  84. }
  85. if (!get_bf(ppaace->addr_bitfields, PPAACE_AF_WSE)) {
  86. pr_debug("liodn %d not configured\n", liodn);
  87. return -EINVAL;
  88. }
  89. /* Ensure that all other stores to the ppaace complete first */
  90. mb();
  91. set_bf(ppaace->addr_bitfields, PAACE_AF_V, PAACE_V_VALID);
  92. mb();
  93. return 0;
  94. }
  95. /**
  96. * pamu_disable_liodn() - Clears valid bit of PACCE
  97. * @liodn: liodn PAACT index for desired PAACE
  98. *
  99. * Returns 0 upon success else error code < 0 returned
  100. */
  101. int pamu_disable_liodn(int liodn)
  102. {
  103. struct paace *ppaace;
  104. ppaace = pamu_get_ppaace(liodn);
  105. if (!ppaace) {
  106. pr_debug("Invalid primary paace entry\n");
  107. return -ENOENT;
  108. }
  109. set_bf(ppaace->addr_bitfields, PAACE_AF_V, PAACE_V_INVALID);
  110. mb();
  111. return 0;
  112. }
  113. /* Derive the window size encoding for a particular PAACE entry */
  114. static unsigned int map_addrspace_size_to_wse(phys_addr_t addrspace_size)
  115. {
  116. /* Bug if not a power of 2 */
  117. BUG_ON(addrspace_size & (addrspace_size - 1));
  118. /* window size is 2^(WSE+1) bytes */
  119. return fls64(addrspace_size) - 2;
  120. }
  121. /*
  122. * Set the PAACE type as primary and set the coherency required domain
  123. * attribute
  124. */
  125. static void pamu_init_ppaace(struct paace *ppaace)
  126. {
  127. set_bf(ppaace->addr_bitfields, PAACE_AF_PT, PAACE_PT_PRIMARY);
  128. set_bf(ppaace->domain_attr.to_host.coherency_required, PAACE_DA_HOST_CR,
  129. PAACE_M_COHERENCE_REQ);
  130. }
  131. /*
  132. * Function used for updating stash destination for the coressponding
  133. * LIODN.
  134. */
  135. int pamu_update_paace_stash(int liodn, u32 value)
  136. {
  137. struct paace *paace;
  138. paace = pamu_get_ppaace(liodn);
  139. if (!paace) {
  140. pr_debug("Invalid liodn entry\n");
  141. return -ENOENT;
  142. }
  143. set_bf(paace->impl_attr, PAACE_IA_CID, value);
  144. mb();
  145. return 0;
  146. }
  147. /**
  148. * pamu_config_ppaace() - Sets up PPAACE entry for specified liodn
  149. *
  150. * @liodn: Logical IO device number
  151. * @omi: Operation mapping index -- if ~omi == 0 then omi not defined
  152. * @stashid: cache stash id for associated cpu -- if ~stashid == 0 then
  153. * stashid not defined
  154. * @prot: window permissions
  155. *
  156. * Returns 0 upon success else error code < 0 returned
  157. */
  158. int pamu_config_ppaace(int liodn, u32 omi, u32 stashid, int prot)
  159. {
  160. struct paace *ppaace;
  161. ppaace = pamu_get_ppaace(liodn);
  162. if (!ppaace)
  163. return -ENOENT;
  164. /* window size is 2^(WSE+1) bytes */
  165. set_bf(ppaace->addr_bitfields, PPAACE_AF_WSE,
  166. map_addrspace_size_to_wse(1ULL << 36));
  167. pamu_init_ppaace(ppaace);
  168. ppaace->wbah = 0;
  169. set_bf(ppaace->addr_bitfields, PPAACE_AF_WBAL, 0);
  170. /* set up operation mapping if it's configured */
  171. if (omi < OME_NUMBER_ENTRIES) {
  172. set_bf(ppaace->impl_attr, PAACE_IA_OTM, PAACE_OTM_INDEXED);
  173. ppaace->op_encode.index_ot.omi = omi;
  174. } else if (~omi != 0) {
  175. pr_debug("bad operation mapping index: %d\n", omi);
  176. return -ENODEV;
  177. }
  178. /* configure stash id */
  179. if (~stashid != 0)
  180. set_bf(ppaace->impl_attr, PAACE_IA_CID, stashid);
  181. set_bf(ppaace->impl_attr, PAACE_IA_ATM, PAACE_ATM_WINDOW_XLATE);
  182. ppaace->twbah = 0;
  183. set_bf(ppaace->win_bitfields, PAACE_WIN_TWBAL, 0);
  184. set_bf(ppaace->addr_bitfields, PAACE_AF_AP, prot);
  185. set_bf(ppaace->impl_attr, PAACE_IA_WCE, 0);
  186. set_bf(ppaace->addr_bitfields, PPAACE_AF_MW, 0);
  187. mb();
  188. return 0;
  189. }
  190. /**
  191. * get_ome_index() - Returns the index in the operation mapping table
  192. * for device.
  193. * @omi_index: pointer for storing the index value
  194. * @dev: target device
  195. *
  196. */
  197. void get_ome_index(u32 *omi_index, struct device *dev)
  198. {
  199. if (of_device_is_compatible(dev->of_node, "fsl,qman-portal"))
  200. *omi_index = OMI_QMAN;
  201. if (of_device_is_compatible(dev->of_node, "fsl,qman"))
  202. *omi_index = OMI_QMAN_PRIV;
  203. }
  204. /**
  205. * get_stash_id - Returns stash destination id corresponding to a
  206. * cache type and vcpu.
  207. * @stash_dest_hint: L1, L2 or L3
  208. * @vcpu: vpcu target for a particular cache type.
  209. *
  210. * Returs stash on success or ~(u32)0 on failure.
  211. *
  212. */
  213. u32 get_stash_id(u32 stash_dest_hint, u32 vcpu)
  214. {
  215. const u32 *prop;
  216. struct device_node *node;
  217. u32 cache_level;
  218. int len, found = 0;
  219. int i;
  220. /* Fastpath, exit early if L3/CPC cache is target for stashing */
  221. if (stash_dest_hint == PAMU_ATTR_CACHE_L3) {
  222. node = of_find_matching_node(NULL, l3_device_ids);
  223. if (node) {
  224. prop = of_get_property(node, "cache-stash-id", NULL);
  225. if (!prop) {
  226. pr_debug("missing cache-stash-id at %pOF\n",
  227. node);
  228. of_node_put(node);
  229. return ~(u32)0;
  230. }
  231. of_node_put(node);
  232. return be32_to_cpup(prop);
  233. }
  234. return ~(u32)0;
  235. }
  236. for_each_of_cpu_node(node) {
  237. prop = of_get_property(node, "reg", &len);
  238. for (i = 0; i < len / sizeof(u32); i++) {
  239. if (be32_to_cpup(&prop[i]) == vcpu) {
  240. found = 1;
  241. goto found_cpu_node;
  242. }
  243. }
  244. }
  245. found_cpu_node:
  246. /* find the hwnode that represents the cache */
  247. for (cache_level = PAMU_ATTR_CACHE_L1; (cache_level < PAMU_ATTR_CACHE_L3) && found; cache_level++) {
  248. if (stash_dest_hint == cache_level) {
  249. prop = of_get_property(node, "cache-stash-id", NULL);
  250. if (!prop) {
  251. pr_debug("missing cache-stash-id at %pOF\n",
  252. node);
  253. of_node_put(node);
  254. return ~(u32)0;
  255. }
  256. of_node_put(node);
  257. return be32_to_cpup(prop);
  258. }
  259. prop = of_get_property(node, "next-level-cache", NULL);
  260. if (!prop) {
  261. pr_debug("can't find next-level-cache at %pOF\n", node);
  262. of_node_put(node);
  263. return ~(u32)0; /* can't traverse any further */
  264. }
  265. of_node_put(node);
  266. /* advance to next node in cache hierarchy */
  267. node = of_find_node_by_phandle(*prop);
  268. if (!node) {
  269. pr_debug("Invalid node for cache hierarchy\n");
  270. return ~(u32)0;
  271. }
  272. }
  273. pr_debug("stash dest not found for %d on vcpu %d\n",
  274. stash_dest_hint, vcpu);
  275. return ~(u32)0;
  276. }
  277. /* Identify if the PAACT table entry belongs to QMAN, BMAN or QMAN Portal */
  278. #define QMAN_PAACE 1
  279. #define QMAN_PORTAL_PAACE 2
  280. #define BMAN_PAACE 3
  281. /*
  282. * Setup operation mapping and stash destinations for QMAN and QMAN portal.
  283. * Memory accesses to QMAN and BMAN private memory need not be coherent, so
  284. * clear the PAACE entry coherency attribute for them.
  285. */
  286. static void setup_qbman_paace(struct paace *ppaace, int paace_type)
  287. {
  288. switch (paace_type) {
  289. case QMAN_PAACE:
  290. set_bf(ppaace->impl_attr, PAACE_IA_OTM, PAACE_OTM_INDEXED);
  291. ppaace->op_encode.index_ot.omi = OMI_QMAN_PRIV;
  292. /* setup QMAN Private data stashing for the L3 cache */
  293. set_bf(ppaace->impl_attr, PAACE_IA_CID, get_stash_id(PAMU_ATTR_CACHE_L3, 0));
  294. set_bf(ppaace->domain_attr.to_host.coherency_required, PAACE_DA_HOST_CR,
  295. 0);
  296. break;
  297. case QMAN_PORTAL_PAACE:
  298. set_bf(ppaace->impl_attr, PAACE_IA_OTM, PAACE_OTM_INDEXED);
  299. ppaace->op_encode.index_ot.omi = OMI_QMAN;
  300. /* Set DQRR and Frame stashing for the L3 cache */
  301. set_bf(ppaace->impl_attr, PAACE_IA_CID, get_stash_id(PAMU_ATTR_CACHE_L3, 0));
  302. break;
  303. case BMAN_PAACE:
  304. set_bf(ppaace->domain_attr.to_host.coherency_required, PAACE_DA_HOST_CR,
  305. 0);
  306. break;
  307. }
  308. }
  309. /*
  310. * Setup the operation mapping table for various devices. This is a static
  311. * table where each table index corresponds to a particular device. PAMU uses
  312. * this table to translate device transaction to appropriate corenet
  313. * transaction.
  314. */
  315. static void setup_omt(struct ome *omt)
  316. {
  317. struct ome *ome;
  318. /* Configure OMI_QMAN */
  319. ome = &omt[OMI_QMAN];
  320. ome->moe[IOE_READ_IDX] = EOE_VALID | EOE_READ;
  321. ome->moe[IOE_EREAD0_IDX] = EOE_VALID | EOE_RSA;
  322. ome->moe[IOE_WRITE_IDX] = EOE_VALID | EOE_WRITE;
  323. ome->moe[IOE_EWRITE0_IDX] = EOE_VALID | EOE_WWSAO;
  324. ome->moe[IOE_DIRECT0_IDX] = EOE_VALID | EOE_LDEC;
  325. ome->moe[IOE_DIRECT1_IDX] = EOE_VALID | EOE_LDECPE;
  326. /* Configure OMI_FMAN */
  327. ome = &omt[OMI_FMAN];
  328. ome->moe[IOE_READ_IDX] = EOE_VALID | EOE_READI;
  329. ome->moe[IOE_WRITE_IDX] = EOE_VALID | EOE_WRITE;
  330. /* Configure OMI_QMAN private */
  331. ome = &omt[OMI_QMAN_PRIV];
  332. ome->moe[IOE_READ_IDX] = EOE_VALID | EOE_READ;
  333. ome->moe[IOE_WRITE_IDX] = EOE_VALID | EOE_WRITE;
  334. ome->moe[IOE_EREAD0_IDX] = EOE_VALID | EOE_RSA;
  335. ome->moe[IOE_EWRITE0_IDX] = EOE_VALID | EOE_WWSA;
  336. /* Configure OMI_CAAM */
  337. ome = &omt[OMI_CAAM];
  338. ome->moe[IOE_READ_IDX] = EOE_VALID | EOE_READI;
  339. ome->moe[IOE_WRITE_IDX] = EOE_VALID | EOE_WRITE;
  340. }
  341. /*
  342. * Get the maximum number of PAACT table entries
  343. * and subwindows supported by PAMU
  344. */
  345. static void get_pamu_cap_values(unsigned long pamu_reg_base)
  346. {
  347. u32 pc_val;
  348. pc_val = in_be32((u32 *)(pamu_reg_base + PAMU_PC3));
  349. /* Maximum number of subwindows per liodn */
  350. max_subwindow_count = 1 << (1 + PAMU_PC3_MWCE(pc_val));
  351. }
  352. /* Setup PAMU registers pointing to PAACT, SPAACT and OMT */
  353. static int setup_one_pamu(unsigned long pamu_reg_base, unsigned long pamu_reg_size,
  354. phys_addr_t ppaact_phys, phys_addr_t spaact_phys,
  355. phys_addr_t omt_phys)
  356. {
  357. u32 *pc;
  358. struct pamu_mmap_regs *pamu_regs;
  359. pc = (u32 *) (pamu_reg_base + PAMU_PC);
  360. pamu_regs = (struct pamu_mmap_regs *)
  361. (pamu_reg_base + PAMU_MMAP_REGS_BASE);
  362. /* set up pointers to corenet control blocks */
  363. out_be32(&pamu_regs->ppbah, upper_32_bits(ppaact_phys));
  364. out_be32(&pamu_regs->ppbal, lower_32_bits(ppaact_phys));
  365. ppaact_phys = ppaact_phys + PAACT_SIZE;
  366. out_be32(&pamu_regs->pplah, upper_32_bits(ppaact_phys));
  367. out_be32(&pamu_regs->pplal, lower_32_bits(ppaact_phys));
  368. out_be32(&pamu_regs->spbah, upper_32_bits(spaact_phys));
  369. out_be32(&pamu_regs->spbal, lower_32_bits(spaact_phys));
  370. spaact_phys = spaact_phys + SPAACT_SIZE;
  371. out_be32(&pamu_regs->splah, upper_32_bits(spaact_phys));
  372. out_be32(&pamu_regs->splal, lower_32_bits(spaact_phys));
  373. out_be32(&pamu_regs->obah, upper_32_bits(omt_phys));
  374. out_be32(&pamu_regs->obal, lower_32_bits(omt_phys));
  375. omt_phys = omt_phys + OMT_SIZE;
  376. out_be32(&pamu_regs->olah, upper_32_bits(omt_phys));
  377. out_be32(&pamu_regs->olal, lower_32_bits(omt_phys));
  378. /*
  379. * set PAMU enable bit,
  380. * allow ppaact & omt to be cached
  381. * & enable PAMU access violation interrupts.
  382. */
  383. out_be32((u32 *)(pamu_reg_base + PAMU_PICS),
  384. PAMU_ACCESS_VIOLATION_ENABLE);
  385. out_be32(pc, PAMU_PC_PE | PAMU_PC_OCE | PAMU_PC_SPCC | PAMU_PC_PPCC);
  386. return 0;
  387. }
  388. /* Enable all device LIODNS */
  389. static void setup_liodns(void)
  390. {
  391. int i, len;
  392. struct paace *ppaace;
  393. struct device_node *node = NULL;
  394. const u32 *prop;
  395. for_each_node_with_property(node, "fsl,liodn") {
  396. prop = of_get_property(node, "fsl,liodn", &len);
  397. for (i = 0; i < len / sizeof(u32); i++) {
  398. int liodn;
  399. liodn = be32_to_cpup(&prop[i]);
  400. if (liodn >= PAACE_NUMBER_ENTRIES) {
  401. pr_debug("Invalid LIODN value %d\n", liodn);
  402. continue;
  403. }
  404. ppaace = pamu_get_ppaace(liodn);
  405. pamu_init_ppaace(ppaace);
  406. /* window size is 2^(WSE+1) bytes */
  407. set_bf(ppaace->addr_bitfields, PPAACE_AF_WSE, 35);
  408. ppaace->wbah = 0;
  409. set_bf(ppaace->addr_bitfields, PPAACE_AF_WBAL, 0);
  410. set_bf(ppaace->impl_attr, PAACE_IA_ATM,
  411. PAACE_ATM_NO_XLATE);
  412. set_bf(ppaace->addr_bitfields, PAACE_AF_AP,
  413. PAACE_AP_PERMS_ALL);
  414. if (of_device_is_compatible(node, "fsl,qman-portal"))
  415. setup_qbman_paace(ppaace, QMAN_PORTAL_PAACE);
  416. if (of_device_is_compatible(node, "fsl,qman"))
  417. setup_qbman_paace(ppaace, QMAN_PAACE);
  418. if (of_device_is_compatible(node, "fsl,bman"))
  419. setup_qbman_paace(ppaace, BMAN_PAACE);
  420. mb();
  421. pamu_enable_liodn(liodn);
  422. }
  423. }
  424. }
  425. static irqreturn_t pamu_av_isr(int irq, void *arg)
  426. {
  427. struct pamu_isr_data *data = arg;
  428. phys_addr_t phys;
  429. unsigned int i, j, ret;
  430. pr_emerg("access violation interrupt\n");
  431. for (i = 0; i < data->count; i++) {
  432. void __iomem *p = data->pamu_reg_base + i * PAMU_OFFSET;
  433. u32 pics = in_be32(p + PAMU_PICS);
  434. if (pics & PAMU_ACCESS_VIOLATION_STAT) {
  435. u32 avs1 = in_be32(p + PAMU_AVS1);
  436. struct paace *paace;
  437. pr_emerg("POES1=%08x\n", in_be32(p + PAMU_POES1));
  438. pr_emerg("POES2=%08x\n", in_be32(p + PAMU_POES2));
  439. pr_emerg("AVS1=%08x\n", avs1);
  440. pr_emerg("AVS2=%08x\n", in_be32(p + PAMU_AVS2));
  441. pr_emerg("AVA=%016llx\n",
  442. make64(in_be32(p + PAMU_AVAH),
  443. in_be32(p + PAMU_AVAL)));
  444. pr_emerg("UDAD=%08x\n", in_be32(p + PAMU_UDAD));
  445. pr_emerg("POEA=%016llx\n",
  446. make64(in_be32(p + PAMU_POEAH),
  447. in_be32(p + PAMU_POEAL)));
  448. phys = make64(in_be32(p + PAMU_POEAH),
  449. in_be32(p + PAMU_POEAL));
  450. /* Assume that POEA points to a PAACE */
  451. if (phys) {
  452. u32 *paace = phys_to_virt(phys);
  453. /* Only the first four words are relevant */
  454. for (j = 0; j < 4; j++)
  455. pr_emerg("PAACE[%u]=%08x\n",
  456. j, in_be32(paace + j));
  457. }
  458. /* clear access violation condition */
  459. out_be32(p + PAMU_AVS1, avs1 & PAMU_AV_MASK);
  460. paace = pamu_get_ppaace(avs1 >> PAMU_AVS1_LIODN_SHIFT);
  461. BUG_ON(!paace);
  462. /* check if we got a violation for a disabled LIODN */
  463. if (!get_bf(paace->addr_bitfields, PAACE_AF_V)) {
  464. /*
  465. * As per hardware erratum A-003638, access
  466. * violation can be reported for a disabled
  467. * LIODN. If we hit that condition, disable
  468. * access violation reporting.
  469. */
  470. pics &= ~PAMU_ACCESS_VIOLATION_ENABLE;
  471. } else {
  472. /* Disable the LIODN */
  473. ret = pamu_disable_liodn(avs1 >> PAMU_AVS1_LIODN_SHIFT);
  474. BUG_ON(ret);
  475. pr_emerg("Disabling liodn %x\n",
  476. avs1 >> PAMU_AVS1_LIODN_SHIFT);
  477. }
  478. out_be32((p + PAMU_PICS), pics);
  479. }
  480. }
  481. return IRQ_HANDLED;
  482. }
  483. #define LAWAR_EN 0x80000000
  484. #define LAWAR_TARGET_MASK 0x0FF00000
  485. #define LAWAR_TARGET_SHIFT 20
  486. #define LAWAR_SIZE_MASK 0x0000003F
  487. #define LAWAR_CSDID_MASK 0x000FF000
  488. #define LAWAR_CSDID_SHIFT 12
  489. #define LAW_SIZE_4K 0xb
  490. struct ccsr_law {
  491. u32 lawbarh; /* LAWn base address high */
  492. u32 lawbarl; /* LAWn base address low */
  493. u32 lawar; /* LAWn attributes */
  494. u32 reserved;
  495. };
  496. /*
  497. * Create a coherence subdomain for a given memory block.
  498. */
  499. static int create_csd(phys_addr_t phys, size_t size, u32 csd_port_id)
  500. {
  501. struct device_node *np;
  502. const __be32 *iprop;
  503. void __iomem *lac = NULL; /* Local Access Control registers */
  504. struct ccsr_law __iomem *law;
  505. void __iomem *ccm = NULL;
  506. u32 __iomem *csdids;
  507. unsigned int i, num_laws, num_csds;
  508. u32 law_target = 0;
  509. u32 csd_id = 0;
  510. int ret = 0;
  511. np = of_find_compatible_node(NULL, NULL, "fsl,corenet-law");
  512. if (!np)
  513. return -ENODEV;
  514. iprop = of_get_property(np, "fsl,num-laws", NULL);
  515. if (!iprop) {
  516. ret = -ENODEV;
  517. goto error;
  518. }
  519. num_laws = be32_to_cpup(iprop);
  520. if (!num_laws) {
  521. ret = -ENODEV;
  522. goto error;
  523. }
  524. lac = of_iomap(np, 0);
  525. if (!lac) {
  526. ret = -ENODEV;
  527. goto error;
  528. }
  529. /* LAW registers are at offset 0xC00 */
  530. law = lac + 0xC00;
  531. of_node_put(np);
  532. np = of_find_compatible_node(NULL, NULL, "fsl,corenet-cf");
  533. if (!np) {
  534. ret = -ENODEV;
  535. goto error;
  536. }
  537. iprop = of_get_property(np, "fsl,ccf-num-csdids", NULL);
  538. if (!iprop) {
  539. ret = -ENODEV;
  540. goto error;
  541. }
  542. num_csds = be32_to_cpup(iprop);
  543. if (!num_csds) {
  544. ret = -ENODEV;
  545. goto error;
  546. }
  547. ccm = of_iomap(np, 0);
  548. if (!ccm) {
  549. ret = -ENOMEM;
  550. goto error;
  551. }
  552. /* The undocumented CSDID registers are at offset 0x600 */
  553. csdids = ccm + 0x600;
  554. of_node_put(np);
  555. np = NULL;
  556. /* Find an unused coherence subdomain ID */
  557. for (csd_id = 0; csd_id < num_csds; csd_id++) {
  558. if (!csdids[csd_id])
  559. break;
  560. }
  561. /* Store the Port ID in the (undocumented) proper CIDMRxx register */
  562. csdids[csd_id] = csd_port_id;
  563. /* Find the DDR LAW that maps to our buffer. */
  564. for (i = 0; i < num_laws; i++) {
  565. if (law[i].lawar & LAWAR_EN) {
  566. phys_addr_t law_start, law_end;
  567. law_start = make64(law[i].lawbarh, law[i].lawbarl);
  568. law_end = law_start +
  569. (2ULL << (law[i].lawar & LAWAR_SIZE_MASK));
  570. if (law_start <= phys && phys < law_end) {
  571. law_target = law[i].lawar & LAWAR_TARGET_MASK;
  572. break;
  573. }
  574. }
  575. }
  576. if (i == 0 || i == num_laws) {
  577. /* This should never happen */
  578. ret = -ENOENT;
  579. goto error;
  580. }
  581. /* Find a free LAW entry */
  582. while (law[--i].lawar & LAWAR_EN) {
  583. if (i == 0) {
  584. /* No higher priority LAW slots available */
  585. ret = -ENOENT;
  586. goto error;
  587. }
  588. }
  589. law[i].lawbarh = upper_32_bits(phys);
  590. law[i].lawbarl = lower_32_bits(phys);
  591. wmb();
  592. law[i].lawar = LAWAR_EN | law_target | (csd_id << LAWAR_CSDID_SHIFT) |
  593. (LAW_SIZE_4K + get_order(size));
  594. wmb();
  595. error:
  596. if (ccm)
  597. iounmap(ccm);
  598. if (lac)
  599. iounmap(lac);
  600. if (np)
  601. of_node_put(np);
  602. return ret;
  603. }
  604. /*
  605. * Table of SVRs and the corresponding PORT_ID values. Port ID corresponds to a
  606. * bit map of snoopers for a given range of memory mapped by a LAW.
  607. *
  608. * All future CoreNet-enabled SOCs will have this erratum(A-004510) fixed, so this
  609. * table should never need to be updated. SVRs are guaranteed to be unique, so
  610. * there is no worry that a future SOC will inadvertently have one of these
  611. * values.
  612. */
  613. static const struct {
  614. u32 svr;
  615. u32 port_id;
  616. } port_id_map[] = {
  617. {(SVR_P2040 << 8) | 0x10, 0xFF000000}, /* P2040 1.0 */
  618. {(SVR_P2040 << 8) | 0x11, 0xFF000000}, /* P2040 1.1 */
  619. {(SVR_P2041 << 8) | 0x10, 0xFF000000}, /* P2041 1.0 */
  620. {(SVR_P2041 << 8) | 0x11, 0xFF000000}, /* P2041 1.1 */
  621. {(SVR_P3041 << 8) | 0x10, 0xFF000000}, /* P3041 1.0 */
  622. {(SVR_P3041 << 8) | 0x11, 0xFF000000}, /* P3041 1.1 */
  623. {(SVR_P4040 << 8) | 0x20, 0xFFF80000}, /* P4040 2.0 */
  624. {(SVR_P4080 << 8) | 0x20, 0xFFF80000}, /* P4080 2.0 */
  625. {(SVR_P5010 << 8) | 0x10, 0xFC000000}, /* P5010 1.0 */
  626. {(SVR_P5010 << 8) | 0x20, 0xFC000000}, /* P5010 2.0 */
  627. {(SVR_P5020 << 8) | 0x10, 0xFC000000}, /* P5020 1.0 */
  628. {(SVR_P5021 << 8) | 0x10, 0xFF800000}, /* P5021 1.0 */
  629. {(SVR_P5040 << 8) | 0x10, 0xFF800000}, /* P5040 1.0 */
  630. };
  631. #define SVR_SECURITY 0x80000 /* The Security (E) bit */
  632. static int fsl_pamu_probe(struct platform_device *pdev)
  633. {
  634. struct device *dev = &pdev->dev;
  635. void __iomem *pamu_regs = NULL;
  636. struct ccsr_guts __iomem *guts_regs = NULL;
  637. u32 pamubypenr, pamu_counter;
  638. unsigned long pamu_reg_off;
  639. unsigned long pamu_reg_base;
  640. struct pamu_isr_data *data = NULL;
  641. struct device_node *guts_node;
  642. u64 size;
  643. struct page *p;
  644. int ret = 0;
  645. int irq;
  646. phys_addr_t ppaact_phys;
  647. phys_addr_t spaact_phys;
  648. struct ome *omt;
  649. phys_addr_t omt_phys;
  650. size_t mem_size = 0;
  651. unsigned int order = 0;
  652. u32 csd_port_id = 0;
  653. unsigned i;
  654. /*
  655. * enumerate all PAMUs and allocate and setup PAMU tables
  656. * for each of them,
  657. * NOTE : All PAMUs share the same LIODN tables.
  658. */
  659. if (WARN_ON(probed))
  660. return -EBUSY;
  661. pamu_regs = of_iomap(dev->of_node, 0);
  662. if (!pamu_regs) {
  663. dev_err(dev, "ioremap of PAMU node failed\n");
  664. return -ENOMEM;
  665. }
  666. of_get_address(dev->of_node, 0, &size, NULL);
  667. irq = irq_of_parse_and_map(dev->of_node, 0);
  668. if (!irq) {
  669. dev_warn(dev, "no interrupts listed in PAMU node\n");
  670. goto error;
  671. }
  672. data = kzalloc(sizeof(*data), GFP_KERNEL);
  673. if (!data) {
  674. ret = -ENOMEM;
  675. goto error;
  676. }
  677. data->pamu_reg_base = pamu_regs;
  678. data->count = size / PAMU_OFFSET;
  679. /* The ISR needs access to the regs, so we won't iounmap them */
  680. ret = request_irq(irq, pamu_av_isr, 0, "pamu", data);
  681. if (ret < 0) {
  682. dev_err(dev, "error %i installing ISR for irq %i\n", ret, irq);
  683. goto error;
  684. }
  685. guts_node = of_find_matching_node(NULL, guts_device_ids);
  686. if (!guts_node) {
  687. dev_err(dev, "could not find GUTS node %pOF\n", dev->of_node);
  688. ret = -ENODEV;
  689. goto error;
  690. }
  691. guts_regs = of_iomap(guts_node, 0);
  692. of_node_put(guts_node);
  693. if (!guts_regs) {
  694. dev_err(dev, "ioremap of GUTS node failed\n");
  695. ret = -ENODEV;
  696. goto error;
  697. }
  698. /* read in the PAMU capability registers */
  699. get_pamu_cap_values((unsigned long)pamu_regs);
  700. /*
  701. * To simplify the allocation of a coherency domain, we allocate the
  702. * PAACT and the OMT in the same memory buffer. Unfortunately, this
  703. * wastes more memory compared to allocating the buffers separately.
  704. */
  705. /* Determine how much memory we need */
  706. mem_size = (PAGE_SIZE << get_order(PAACT_SIZE)) +
  707. (PAGE_SIZE << get_order(SPAACT_SIZE)) +
  708. (PAGE_SIZE << get_order(OMT_SIZE));
  709. order = get_order(mem_size);
  710. p = alloc_pages(GFP_KERNEL | __GFP_ZERO, order);
  711. if (!p) {
  712. dev_err(dev, "unable to allocate PAACT/SPAACT/OMT block\n");
  713. ret = -ENOMEM;
  714. goto error;
  715. }
  716. ppaact = page_address(p);
  717. ppaact_phys = page_to_phys(p);
  718. /* Make sure the memory is naturally aligned */
  719. if (ppaact_phys & ((PAGE_SIZE << order) - 1)) {
  720. dev_err(dev, "PAACT/OMT block is unaligned\n");
  721. ret = -ENOMEM;
  722. goto error;
  723. }
  724. spaact = (void *)ppaact + (PAGE_SIZE << get_order(PAACT_SIZE));
  725. omt = (void *)spaact + (PAGE_SIZE << get_order(SPAACT_SIZE));
  726. dev_dbg(dev, "ppaact virt=%p phys=%pa\n", ppaact, &ppaact_phys);
  727. /* Check to see if we need to implement the work-around on this SOC */
  728. /* Determine the Port ID for our coherence subdomain */
  729. for (i = 0; i < ARRAY_SIZE(port_id_map); i++) {
  730. if (port_id_map[i].svr == (mfspr(SPRN_SVR) & ~SVR_SECURITY)) {
  731. csd_port_id = port_id_map[i].port_id;
  732. dev_dbg(dev, "found matching SVR %08x\n",
  733. port_id_map[i].svr);
  734. break;
  735. }
  736. }
  737. if (csd_port_id) {
  738. dev_dbg(dev, "creating coherency subdomain at address %pa, size %zu, port id 0x%08x",
  739. &ppaact_phys, mem_size, csd_port_id);
  740. ret = create_csd(ppaact_phys, mem_size, csd_port_id);
  741. if (ret) {
  742. dev_err(dev, "could not create coherence subdomain\n");
  743. goto error;
  744. }
  745. }
  746. spaact_phys = virt_to_phys(spaact);
  747. omt_phys = virt_to_phys(omt);
  748. pamubypenr = in_be32(&guts_regs->pamubypenr);
  749. for (pamu_reg_off = 0, pamu_counter = 0x80000000; pamu_reg_off < size;
  750. pamu_reg_off += PAMU_OFFSET, pamu_counter >>= 1) {
  751. pamu_reg_base = (unsigned long)pamu_regs + pamu_reg_off;
  752. setup_one_pamu(pamu_reg_base, pamu_reg_off, ppaact_phys,
  753. spaact_phys, omt_phys);
  754. /* Disable PAMU bypass for this PAMU */
  755. pamubypenr &= ~pamu_counter;
  756. }
  757. setup_omt(omt);
  758. /* Enable all relevant PAMU(s) */
  759. out_be32(&guts_regs->pamubypenr, pamubypenr);
  760. iounmap(guts_regs);
  761. /* Enable DMA for the LIODNs in the device tree */
  762. setup_liodns();
  763. probed = true;
  764. return 0;
  765. error:
  766. if (irq)
  767. free_irq(irq, data);
  768. kfree_sensitive(data);
  769. if (pamu_regs)
  770. iounmap(pamu_regs);
  771. if (guts_regs)
  772. iounmap(guts_regs);
  773. if (ppaact)
  774. free_pages((unsigned long)ppaact, order);
  775. ppaact = NULL;
  776. return ret;
  777. }
  778. static struct platform_driver fsl_of_pamu_driver = {
  779. .driver = {
  780. .name = "fsl-of-pamu",
  781. },
  782. .probe = fsl_pamu_probe,
  783. };
  784. static __init int fsl_pamu_init(void)
  785. {
  786. struct platform_device *pdev = NULL;
  787. struct device_node *np;
  788. int ret;
  789. /*
  790. * The normal OF process calls the probe function at some
  791. * indeterminate later time, after most drivers have loaded. This is
  792. * too late for us, because PAMU clients (like the Qman driver)
  793. * depend on PAMU being initialized early.
  794. *
  795. * So instead, we "manually" call our probe function by creating the
  796. * platform devices ourselves.
  797. */
  798. /*
  799. * We assume that there is only one PAMU node in the device tree. A
  800. * single PAMU node represents all of the PAMU devices in the SOC
  801. * already. Everything else already makes that assumption, and the
  802. * binding for the PAMU nodes doesn't allow for any parent-child
  803. * relationships anyway. In other words, support for more than one
  804. * PAMU node would require significant changes to a lot of code.
  805. */
  806. np = of_find_compatible_node(NULL, NULL, "fsl,pamu");
  807. if (!np) {
  808. pr_err("could not find a PAMU node\n");
  809. return -ENODEV;
  810. }
  811. ret = platform_driver_register(&fsl_of_pamu_driver);
  812. if (ret) {
  813. pr_err("could not register driver (err=%i)\n", ret);
  814. goto error_driver_register;
  815. }
  816. pdev = platform_device_alloc("fsl-of-pamu", 0);
  817. if (!pdev) {
  818. pr_err("could not allocate device %pOF\n", np);
  819. ret = -ENOMEM;
  820. goto error_device_alloc;
  821. }
  822. pdev->dev.of_node = of_node_get(np);
  823. ret = pamu_domain_init();
  824. if (ret)
  825. goto error_device_add;
  826. ret = platform_device_add(pdev);
  827. if (ret) {
  828. pr_err("could not add device %pOF (err=%i)\n", np, ret);
  829. goto error_device_add;
  830. }
  831. return 0;
  832. error_device_add:
  833. of_node_put(pdev->dev.of_node);
  834. pdev->dev.of_node = NULL;
  835. platform_device_put(pdev);
  836. error_device_alloc:
  837. platform_driver_unregister(&fsl_of_pamu_driver);
  838. error_driver_register:
  839. of_node_put(np);
  840. return ret;
  841. }
  842. arch_initcall(fsl_pamu_init);