irq-gic-v2m.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * ARM GIC v2m MSI(-X) support
  4. * Support for Message Signaled Interrupts for systems that
  5. * implement ARM Generic Interrupt Controller: GICv2m.
  6. *
  7. * Copyright (C) 2014 Advanced Micro Devices, Inc.
  8. * Authors: Suravee Suthikulpanit <suravee.suthikulpanit@amd.com>
  9. * Harish Kasiviswanathan <harish.kasiviswanathan@amd.com>
  10. * Brandon Anderson <brandon.anderson@amd.com>
  11. */
  12. #define pr_fmt(fmt) "GICv2m: " fmt
  13. #include <linux/acpi.h>
  14. #include <linux/iommu.h>
  15. #include <linux/irq.h>
  16. #include <linux/irqdomain.h>
  17. #include <linux/kernel.h>
  18. #include <linux/pci.h>
  19. #include <linux/msi.h>
  20. #include <linux/of_address.h>
  21. #include <linux/of_pci.h>
  22. #include <linux/slab.h>
  23. #include <linux/spinlock.h>
  24. #include <linux/irqchip/arm-gic.h>
  25. #include <linux/irqchip/arm-gic-common.h>
  26. #include "irq-msi-lib.h"
  27. /*
  28. * MSI_TYPER:
  29. * [31:26] Reserved
  30. * [25:16] lowest SPI assigned to MSI
  31. * [15:10] Reserved
  32. * [9:0] Numer of SPIs assigned to MSI
  33. */
  34. #define V2M_MSI_TYPER 0x008
  35. #define V2M_MSI_TYPER_BASE_SHIFT 16
  36. #define V2M_MSI_TYPER_BASE_MASK 0x3FF
  37. #define V2M_MSI_TYPER_NUM_MASK 0x3FF
  38. #define V2M_MSI_SETSPI_NS 0x040
  39. #define V2M_MIN_SPI 32
  40. #define V2M_MAX_SPI 1019
  41. #define V2M_MSI_IIDR 0xFCC
  42. #define V2M_MSI_TYPER_BASE_SPI(x) \
  43. (((x) >> V2M_MSI_TYPER_BASE_SHIFT) & V2M_MSI_TYPER_BASE_MASK)
  44. #define V2M_MSI_TYPER_NUM_SPI(x) ((x) & V2M_MSI_TYPER_NUM_MASK)
  45. /* APM X-Gene with GICv2m MSI_IIDR register value */
  46. #define XGENE_GICV2M_MSI_IIDR 0x06000170
  47. /* Broadcom NS2 GICv2m MSI_IIDR register value */
  48. #define BCM_NS2_GICV2M_MSI_IIDR 0x0000013f
  49. /* List of flags for specific v2m implementation */
  50. #define GICV2M_NEEDS_SPI_OFFSET 0x00000001
  51. #define GICV2M_GRAVITON_ADDRESS_ONLY 0x00000002
  52. static LIST_HEAD(v2m_nodes);
  53. static DEFINE_SPINLOCK(v2m_lock);
  54. struct v2m_data {
  55. struct list_head entry;
  56. struct fwnode_handle *fwnode;
  57. struct resource res; /* GICv2m resource */
  58. void __iomem *base; /* GICv2m virt address */
  59. u32 spi_start; /* The SPI number that MSIs start */
  60. u32 nr_spis; /* The number of SPIs for MSIs */
  61. u32 spi_offset; /* offset to be subtracted from SPI number */
  62. unsigned long *bm; /* MSI vector bitmap */
  63. u32 flags; /* v2m flags for specific implementation */
  64. };
  65. static phys_addr_t gicv2m_get_msi_addr(struct v2m_data *v2m, int hwirq)
  66. {
  67. if (v2m->flags & GICV2M_GRAVITON_ADDRESS_ONLY)
  68. return v2m->res.start | ((hwirq - 32) << 3);
  69. else
  70. return v2m->res.start + V2M_MSI_SETSPI_NS;
  71. }
  72. static void gicv2m_compose_msi_msg(struct irq_data *data, struct msi_msg *msg)
  73. {
  74. struct v2m_data *v2m = irq_data_get_irq_chip_data(data);
  75. phys_addr_t addr = gicv2m_get_msi_addr(v2m, data->hwirq);
  76. msg->address_hi = upper_32_bits(addr);
  77. msg->address_lo = lower_32_bits(addr);
  78. if (v2m->flags & GICV2M_GRAVITON_ADDRESS_ONLY)
  79. msg->data = 0;
  80. else
  81. msg->data = data->hwirq;
  82. if (v2m->flags & GICV2M_NEEDS_SPI_OFFSET)
  83. msg->data -= v2m->spi_offset;
  84. iommu_dma_compose_msi_msg(irq_data_get_msi_desc(data), msg);
  85. }
  86. static struct irq_chip gicv2m_irq_chip = {
  87. .name = "GICv2m",
  88. .irq_mask = irq_chip_mask_parent,
  89. .irq_unmask = irq_chip_unmask_parent,
  90. .irq_eoi = irq_chip_eoi_parent,
  91. .irq_set_affinity = irq_chip_set_affinity_parent,
  92. .irq_compose_msi_msg = gicv2m_compose_msi_msg,
  93. };
  94. static int gicv2m_irq_gic_domain_alloc(struct irq_domain *domain,
  95. unsigned int virq,
  96. irq_hw_number_t hwirq)
  97. {
  98. struct irq_fwspec fwspec;
  99. struct irq_data *d;
  100. int err;
  101. if (is_of_node(domain->parent->fwnode)) {
  102. fwspec.fwnode = domain->parent->fwnode;
  103. fwspec.param_count = 3;
  104. fwspec.param[0] = 0;
  105. fwspec.param[1] = hwirq - 32;
  106. fwspec.param[2] = IRQ_TYPE_EDGE_RISING;
  107. } else if (is_fwnode_irqchip(domain->parent->fwnode)) {
  108. fwspec.fwnode = domain->parent->fwnode;
  109. fwspec.param_count = 2;
  110. fwspec.param[0] = hwirq;
  111. fwspec.param[1] = IRQ_TYPE_EDGE_RISING;
  112. } else {
  113. return -EINVAL;
  114. }
  115. err = irq_domain_alloc_irqs_parent(domain, virq, 1, &fwspec);
  116. if (err)
  117. return err;
  118. /* Configure the interrupt line to be edge */
  119. d = irq_domain_get_irq_data(domain->parent, virq);
  120. d->chip->irq_set_type(d, IRQ_TYPE_EDGE_RISING);
  121. return 0;
  122. }
  123. static void gicv2m_unalloc_msi(struct v2m_data *v2m, unsigned int hwirq,
  124. int nr_irqs)
  125. {
  126. spin_lock(&v2m_lock);
  127. bitmap_release_region(v2m->bm, hwirq - v2m->spi_start,
  128. get_count_order(nr_irqs));
  129. spin_unlock(&v2m_lock);
  130. }
  131. static int gicv2m_irq_domain_alloc(struct irq_domain *domain, unsigned int virq,
  132. unsigned int nr_irqs, void *args)
  133. {
  134. msi_alloc_info_t *info = args;
  135. struct v2m_data *v2m = NULL, *tmp;
  136. int hwirq, offset, i, err = 0;
  137. spin_lock(&v2m_lock);
  138. list_for_each_entry(tmp, &v2m_nodes, entry) {
  139. offset = bitmap_find_free_region(tmp->bm, tmp->nr_spis,
  140. get_count_order(nr_irqs));
  141. if (offset >= 0) {
  142. v2m = tmp;
  143. break;
  144. }
  145. }
  146. spin_unlock(&v2m_lock);
  147. if (!v2m)
  148. return -ENOSPC;
  149. hwirq = v2m->spi_start + offset;
  150. err = iommu_dma_prepare_msi(info->desc,
  151. gicv2m_get_msi_addr(v2m, hwirq));
  152. if (err)
  153. return err;
  154. for (i = 0; i < nr_irqs; i++) {
  155. err = gicv2m_irq_gic_domain_alloc(domain, virq + i, hwirq + i);
  156. if (err)
  157. goto fail;
  158. irq_domain_set_hwirq_and_chip(domain, virq + i, hwirq + i,
  159. &gicv2m_irq_chip, v2m);
  160. }
  161. return 0;
  162. fail:
  163. irq_domain_free_irqs_parent(domain, virq, nr_irqs);
  164. gicv2m_unalloc_msi(v2m, hwirq, nr_irqs);
  165. return err;
  166. }
  167. static void gicv2m_irq_domain_free(struct irq_domain *domain,
  168. unsigned int virq, unsigned int nr_irqs)
  169. {
  170. struct irq_data *d = irq_domain_get_irq_data(domain, virq);
  171. struct v2m_data *v2m = irq_data_get_irq_chip_data(d);
  172. gicv2m_unalloc_msi(v2m, d->hwirq, nr_irqs);
  173. irq_domain_free_irqs_parent(domain, virq, nr_irqs);
  174. }
  175. static const struct irq_domain_ops gicv2m_domain_ops = {
  176. .select = msi_lib_irq_domain_select,
  177. .alloc = gicv2m_irq_domain_alloc,
  178. .free = gicv2m_irq_domain_free,
  179. };
  180. static bool is_msi_spi_valid(u32 base, u32 num)
  181. {
  182. if (base < V2M_MIN_SPI) {
  183. pr_err("Invalid MSI base SPI (base:%u)\n", base);
  184. return false;
  185. }
  186. if ((num == 0) || (base + num > V2M_MAX_SPI)) {
  187. pr_err("Number of SPIs (%u) exceed maximum (%u)\n",
  188. num, V2M_MAX_SPI - V2M_MIN_SPI + 1);
  189. return false;
  190. }
  191. return true;
  192. }
  193. static void __init gicv2m_teardown(void)
  194. {
  195. struct v2m_data *v2m, *tmp;
  196. list_for_each_entry_safe(v2m, tmp, &v2m_nodes, entry) {
  197. list_del(&v2m->entry);
  198. bitmap_free(v2m->bm);
  199. iounmap(v2m->base);
  200. of_node_put(to_of_node(v2m->fwnode));
  201. if (is_fwnode_irqchip(v2m->fwnode))
  202. irq_domain_free_fwnode(v2m->fwnode);
  203. kfree(v2m);
  204. }
  205. }
  206. #define GICV2M_MSI_FLAGS_REQUIRED (MSI_FLAG_USE_DEF_DOM_OPS | \
  207. MSI_FLAG_USE_DEF_CHIP_OPS | \
  208. MSI_FLAG_PCI_MSI_MASK_PARENT)
  209. #define GICV2M_MSI_FLAGS_SUPPORTED (MSI_GENERIC_FLAGS_MASK | \
  210. MSI_FLAG_PCI_MSIX | \
  211. MSI_FLAG_MULTI_PCI_MSI)
  212. static struct msi_parent_ops gicv2m_msi_parent_ops = {
  213. .supported_flags = GICV2M_MSI_FLAGS_SUPPORTED,
  214. .required_flags = GICV2M_MSI_FLAGS_REQUIRED,
  215. .bus_select_token = DOMAIN_BUS_NEXUS,
  216. .bus_select_mask = MATCH_PCI_MSI | MATCH_PLATFORM_MSI,
  217. .prefix = "GICv2m-",
  218. .init_dev_msi_info = msi_lib_init_dev_msi_info,
  219. };
  220. static __init int gicv2m_allocate_domains(struct irq_domain *parent)
  221. {
  222. struct irq_domain *inner_domain;
  223. struct v2m_data *v2m;
  224. v2m = list_first_entry_or_null(&v2m_nodes, struct v2m_data, entry);
  225. if (!v2m)
  226. return 0;
  227. inner_domain = irq_domain_create_hierarchy(parent, 0, 0, v2m->fwnode,
  228. &gicv2m_domain_ops, v2m);
  229. if (!inner_domain) {
  230. pr_err("Failed to create GICv2m domain\n");
  231. return -ENOMEM;
  232. }
  233. irq_domain_update_bus_token(inner_domain, DOMAIN_BUS_NEXUS);
  234. inner_domain->flags |= IRQ_DOMAIN_FLAG_MSI_PARENT;
  235. inner_domain->msi_parent_ops = &gicv2m_msi_parent_ops;
  236. return 0;
  237. }
  238. static int __init gicv2m_init_one(struct fwnode_handle *fwnode,
  239. u32 spi_start, u32 nr_spis,
  240. struct resource *res, u32 flags)
  241. {
  242. int ret;
  243. struct v2m_data *v2m;
  244. v2m = kzalloc(sizeof(struct v2m_data), GFP_KERNEL);
  245. if (!v2m)
  246. return -ENOMEM;
  247. INIT_LIST_HEAD(&v2m->entry);
  248. v2m->fwnode = fwnode;
  249. v2m->flags = flags;
  250. memcpy(&v2m->res, res, sizeof(struct resource));
  251. v2m->base = ioremap(v2m->res.start, resource_size(&v2m->res));
  252. if (!v2m->base) {
  253. pr_err("Failed to map GICv2m resource\n");
  254. ret = -ENOMEM;
  255. goto err_free_v2m;
  256. }
  257. if (spi_start && nr_spis) {
  258. v2m->spi_start = spi_start;
  259. v2m->nr_spis = nr_spis;
  260. } else {
  261. u32 typer;
  262. /* Graviton should always have explicit spi_start/nr_spis */
  263. if (v2m->flags & GICV2M_GRAVITON_ADDRESS_ONLY) {
  264. ret = -EINVAL;
  265. goto err_iounmap;
  266. }
  267. typer = readl_relaxed(v2m->base + V2M_MSI_TYPER);
  268. v2m->spi_start = V2M_MSI_TYPER_BASE_SPI(typer);
  269. v2m->nr_spis = V2M_MSI_TYPER_NUM_SPI(typer);
  270. }
  271. if (!is_msi_spi_valid(v2m->spi_start, v2m->nr_spis)) {
  272. ret = -EINVAL;
  273. goto err_iounmap;
  274. }
  275. /*
  276. * APM X-Gene GICv2m implementation has an erratum where
  277. * the MSI data needs to be the offset from the spi_start
  278. * in order to trigger the correct MSI interrupt. This is
  279. * different from the standard GICv2m implementation where
  280. * the MSI data is the absolute value within the range from
  281. * spi_start to (spi_start + num_spis).
  282. *
  283. * Broadcom NS2 GICv2m implementation has an erratum where the MSI data
  284. * is 'spi_number - 32'
  285. *
  286. * Reading that register fails on the Graviton implementation
  287. */
  288. if (!(v2m->flags & GICV2M_GRAVITON_ADDRESS_ONLY)) {
  289. switch (readl_relaxed(v2m->base + V2M_MSI_IIDR)) {
  290. case XGENE_GICV2M_MSI_IIDR:
  291. v2m->flags |= GICV2M_NEEDS_SPI_OFFSET;
  292. v2m->spi_offset = v2m->spi_start;
  293. break;
  294. case BCM_NS2_GICV2M_MSI_IIDR:
  295. v2m->flags |= GICV2M_NEEDS_SPI_OFFSET;
  296. v2m->spi_offset = 32;
  297. break;
  298. }
  299. }
  300. v2m->bm = bitmap_zalloc(v2m->nr_spis, GFP_KERNEL);
  301. if (!v2m->bm) {
  302. ret = -ENOMEM;
  303. goto err_iounmap;
  304. }
  305. list_add_tail(&v2m->entry, &v2m_nodes);
  306. pr_info("range%pR, SPI[%d:%d]\n", res,
  307. v2m->spi_start, (v2m->spi_start + v2m->nr_spis - 1));
  308. return 0;
  309. err_iounmap:
  310. iounmap(v2m->base);
  311. err_free_v2m:
  312. kfree(v2m);
  313. return ret;
  314. }
  315. static __initconst struct of_device_id gicv2m_device_id[] = {
  316. { .compatible = "arm,gic-v2m-frame", },
  317. {},
  318. };
  319. static int __init gicv2m_of_init(struct fwnode_handle *parent_handle,
  320. struct irq_domain *parent)
  321. {
  322. int ret = 0;
  323. struct device_node *node = to_of_node(parent_handle);
  324. struct device_node *child;
  325. for (child = of_find_matching_node(node, gicv2m_device_id); child;
  326. child = of_find_matching_node(child, gicv2m_device_id)) {
  327. u32 spi_start = 0, nr_spis = 0;
  328. struct resource res;
  329. if (!of_property_read_bool(child, "msi-controller"))
  330. continue;
  331. ret = of_address_to_resource(child, 0, &res);
  332. if (ret) {
  333. pr_err("Failed to allocate v2m resource.\n");
  334. break;
  335. }
  336. if (!of_property_read_u32(child, "arm,msi-base-spi",
  337. &spi_start) &&
  338. !of_property_read_u32(child, "arm,msi-num-spis", &nr_spis))
  339. pr_info("DT overriding V2M MSI_TYPER (base:%u, num:%u)\n",
  340. spi_start, nr_spis);
  341. ret = gicv2m_init_one(&child->fwnode, spi_start, nr_spis,
  342. &res, 0);
  343. if (ret)
  344. break;
  345. }
  346. if (ret && child)
  347. of_node_put(child);
  348. if (!ret)
  349. ret = gicv2m_allocate_domains(parent);
  350. if (ret)
  351. gicv2m_teardown();
  352. return ret;
  353. }
  354. #ifdef CONFIG_ACPI
  355. static int acpi_num_msi;
  356. static struct fwnode_handle *gicv2m_get_fwnode(struct device *dev)
  357. {
  358. struct v2m_data *data;
  359. if (WARN_ON(acpi_num_msi <= 0))
  360. return NULL;
  361. /* We only return the fwnode of the first MSI frame. */
  362. data = list_first_entry_or_null(&v2m_nodes, struct v2m_data, entry);
  363. if (!data)
  364. return NULL;
  365. return data->fwnode;
  366. }
  367. static __init bool acpi_check_amazon_graviton_quirks(void)
  368. {
  369. static struct acpi_table_madt *madt;
  370. acpi_status status;
  371. bool rc = false;
  372. #define ACPI_AMZN_OEM_ID "AMAZON"
  373. status = acpi_get_table(ACPI_SIG_MADT, 0,
  374. (struct acpi_table_header **)&madt);
  375. if (ACPI_FAILURE(status) || !madt)
  376. return rc;
  377. rc = !memcmp(madt->header.oem_id, ACPI_AMZN_OEM_ID, ACPI_OEM_ID_SIZE);
  378. acpi_put_table((struct acpi_table_header *)madt);
  379. return rc;
  380. }
  381. static int __init
  382. acpi_parse_madt_msi(union acpi_subtable_headers *header,
  383. const unsigned long end)
  384. {
  385. int ret;
  386. struct resource res;
  387. u32 spi_start = 0, nr_spis = 0;
  388. struct acpi_madt_generic_msi_frame *m;
  389. struct fwnode_handle *fwnode;
  390. u32 flags = 0;
  391. m = (struct acpi_madt_generic_msi_frame *)header;
  392. if (BAD_MADT_ENTRY(m, end))
  393. return -EINVAL;
  394. res.start = m->base_address;
  395. res.end = m->base_address + SZ_4K - 1;
  396. res.flags = IORESOURCE_MEM;
  397. if (acpi_check_amazon_graviton_quirks()) {
  398. pr_info("applying Amazon Graviton quirk\n");
  399. res.end = res.start + SZ_8K - 1;
  400. flags |= GICV2M_GRAVITON_ADDRESS_ONLY;
  401. gicv2m_msi_parent_ops.supported_flags &= ~MSI_FLAG_MULTI_PCI_MSI;
  402. }
  403. if (m->flags & ACPI_MADT_OVERRIDE_SPI_VALUES) {
  404. spi_start = m->spi_base;
  405. nr_spis = m->spi_count;
  406. pr_info("ACPI overriding V2M MSI_TYPER (base:%u, num:%u)\n",
  407. spi_start, nr_spis);
  408. }
  409. fwnode = irq_domain_alloc_fwnode(&res.start);
  410. if (!fwnode) {
  411. pr_err("Unable to allocate GICv2m domain token\n");
  412. return -EINVAL;
  413. }
  414. ret = gicv2m_init_one(fwnode, spi_start, nr_spis, &res, flags);
  415. if (ret)
  416. irq_domain_free_fwnode(fwnode);
  417. return ret;
  418. }
  419. static int __init gicv2m_acpi_init(struct irq_domain *parent)
  420. {
  421. int ret;
  422. if (acpi_num_msi > 0)
  423. return 0;
  424. acpi_num_msi = acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_MSI_FRAME,
  425. acpi_parse_madt_msi, 0);
  426. if (acpi_num_msi <= 0)
  427. goto err_out;
  428. ret = gicv2m_allocate_domains(parent);
  429. if (ret)
  430. goto err_out;
  431. pci_msi_register_fwnode_provider(&gicv2m_get_fwnode);
  432. return 0;
  433. err_out:
  434. gicv2m_teardown();
  435. return -EINVAL;
  436. }
  437. #else /* CONFIG_ACPI */
  438. static int __init gicv2m_acpi_init(struct irq_domain *parent)
  439. {
  440. return -EINVAL;
  441. }
  442. #endif /* CONFIG_ACPI */
  443. int __init gicv2m_init(struct fwnode_handle *parent_handle,
  444. struct irq_domain *parent)
  445. {
  446. if (is_of_node(parent_handle))
  447. return gicv2m_of_init(parent_handle, parent);
  448. return gicv2m_acpi_init(parent);
  449. }