irq-loongarch-cpu.c 4.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (C) 2020-2022 Loongson Technology Corporation Limited
  4. */
  5. #include <linux/init.h>
  6. #include <linux/kernel.h>
  7. #include <linux/interrupt.h>
  8. #include <linux/irq.h>
  9. #include <linux/irqchip.h>
  10. #include <linux/irqdomain.h>
  11. #include <asm/loongarch.h>
  12. #include <asm/setup.h>
  13. #include "irq-loongson.h"
  14. static struct irq_domain *irq_domain;
  15. struct fwnode_handle *cpuintc_handle;
  16. static u32 lpic_gsi_to_irq(u32 gsi)
  17. {
  18. int irq = 0;
  19. /* Only pch irqdomain transferring is required for LoongArch. */
  20. if (gsi >= GSI_MIN_PCH_IRQ && gsi <= GSI_MAX_PCH_IRQ)
  21. irq = acpi_register_gsi(NULL, gsi, ACPI_LEVEL_SENSITIVE, ACPI_ACTIVE_HIGH);
  22. return (irq > 0) ? irq : 0;
  23. }
  24. static struct fwnode_handle *lpic_get_gsi_domain_id(u32 gsi)
  25. {
  26. int id;
  27. struct fwnode_handle *domain_handle = NULL;
  28. switch (gsi) {
  29. case GSI_MIN_CPU_IRQ ... GSI_MAX_CPU_IRQ:
  30. if (liointc_handle)
  31. domain_handle = liointc_handle;
  32. break;
  33. case GSI_MIN_LPC_IRQ ... GSI_MAX_LPC_IRQ:
  34. if (pch_lpc_handle)
  35. domain_handle = pch_lpc_handle;
  36. break;
  37. case GSI_MIN_PCH_IRQ ... GSI_MAX_PCH_IRQ:
  38. id = find_pch_pic(gsi);
  39. if (id >= 0 && pch_pic_handle[id])
  40. domain_handle = pch_pic_handle[id];
  41. break;
  42. }
  43. return domain_handle;
  44. }
  45. static void mask_loongarch_irq(struct irq_data *d)
  46. {
  47. clear_csr_ecfg(ECFGF(d->hwirq));
  48. }
  49. static void unmask_loongarch_irq(struct irq_data *d)
  50. {
  51. set_csr_ecfg(ECFGF(d->hwirq));
  52. }
  53. static struct irq_chip cpu_irq_controller = {
  54. .name = "CPUINTC",
  55. .irq_mask = mask_loongarch_irq,
  56. .irq_unmask = unmask_loongarch_irq,
  57. };
  58. static void handle_cpu_irq(struct pt_regs *regs)
  59. {
  60. int hwirq;
  61. unsigned int estat = read_csr_estat() & CSR_ESTAT_IS;
  62. while ((hwirq = ffs(estat))) {
  63. estat &= ~BIT(hwirq - 1);
  64. generic_handle_domain_irq(irq_domain, hwirq - 1);
  65. }
  66. }
  67. static int loongarch_cpu_intc_map(struct irq_domain *d, unsigned int irq,
  68. irq_hw_number_t hwirq)
  69. {
  70. irq_set_noprobe(irq);
  71. irq_set_chip_and_handler(irq, &cpu_irq_controller, handle_percpu_irq);
  72. return 0;
  73. }
  74. static const struct irq_domain_ops loongarch_cpu_intc_irq_domain_ops = {
  75. .map = loongarch_cpu_intc_map,
  76. .xlate = irq_domain_xlate_onecell,
  77. };
  78. #ifdef CONFIG_OF
  79. static int __init cpuintc_of_init(struct device_node *of_node,
  80. struct device_node *parent)
  81. {
  82. cpuintc_handle = of_node_to_fwnode(of_node);
  83. irq_domain = irq_domain_create_linear(cpuintc_handle, EXCCODE_INT_NUM,
  84. &loongarch_cpu_intc_irq_domain_ops, NULL);
  85. if (!irq_domain)
  86. panic("Failed to add irqdomain for loongarch CPU");
  87. set_handle_irq(&handle_cpu_irq);
  88. return 0;
  89. }
  90. IRQCHIP_DECLARE(cpu_intc, "loongson,cpu-interrupt-controller", cpuintc_of_init);
  91. #endif
  92. static int __init liointc_parse_madt(union acpi_subtable_headers *header,
  93. const unsigned long end)
  94. {
  95. struct acpi_madt_lio_pic *liointc_entry = (struct acpi_madt_lio_pic *)header;
  96. return liointc_acpi_init(irq_domain, liointc_entry);
  97. }
  98. static int __init eiointc_parse_madt(union acpi_subtable_headers *header,
  99. const unsigned long end)
  100. {
  101. struct acpi_madt_eio_pic *eiointc_entry = (struct acpi_madt_eio_pic *)header;
  102. return eiointc_acpi_init(irq_domain, eiointc_entry);
  103. }
  104. static int __init acpi_cascade_irqdomain_init(void)
  105. {
  106. int r;
  107. r = acpi_table_parse_madt(ACPI_MADT_TYPE_LIO_PIC, liointc_parse_madt, 0);
  108. if (r < 0)
  109. return r;
  110. r = acpi_table_parse_madt(ACPI_MADT_TYPE_EIO_PIC, eiointc_parse_madt, 0);
  111. if (r < 0)
  112. return r;
  113. if (cpu_has_avecint)
  114. r = avecintc_acpi_init(irq_domain);
  115. return r;
  116. }
  117. static int __init cpuintc_acpi_init(union acpi_subtable_headers *header,
  118. const unsigned long end)
  119. {
  120. int ret;
  121. if (irq_domain)
  122. return 0;
  123. /* Mask interrupts. */
  124. clear_csr_ecfg(ECFG0_IM);
  125. clear_csr_estat(ESTATF_IP);
  126. cpuintc_handle = irq_domain_alloc_named_fwnode("CPUINTC");
  127. irq_domain = irq_domain_create_linear(cpuintc_handle, EXCCODE_INT_NUM,
  128. &loongarch_cpu_intc_irq_domain_ops, NULL);
  129. if (!irq_domain)
  130. panic("Failed to add irqdomain for LoongArch CPU");
  131. set_handle_irq(&handle_cpu_irq);
  132. acpi_set_irq_model(ACPI_IRQ_MODEL_LPIC, lpic_get_gsi_domain_id);
  133. acpi_set_gsi_to_irq_fallback(lpic_gsi_to_irq);
  134. ret = acpi_cascade_irqdomain_init();
  135. return ret;
  136. }
  137. IRQCHIP_ACPI_DECLARE(cpuintc_v1, ACPI_MADT_TYPE_CORE_PIC,
  138. NULL, ACPI_MADT_CORE_PIC_VERSION_V1, cpuintc_acpi_init);