qcom-cpucp-mbox.c 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2024, Qualcomm Innovation Center, Inc. All rights reserved.
  4. */
  5. #include <linux/bitops.h>
  6. #include <linux/interrupt.h>
  7. #include <linux/io.h>
  8. #include <linux/irq.h>
  9. #include <linux/irqdomain.h>
  10. #include <linux/mailbox_controller.h>
  11. #include <linux/module.h>
  12. #include <linux/platform_device.h>
  13. #define APSS_CPUCP_IPC_CHAN_SUPPORTED 3
  14. #define APSS_CPUCP_MBOX_CMD_OFF 0x4
  15. /* Tx Registers */
  16. #define APSS_CPUCP_TX_MBOX_CMD(i) (0x100 + ((i) * 8))
  17. /* Rx Registers */
  18. #define APSS_CPUCP_RX_MBOX_CMD(i) (0x100 + ((i) * 8))
  19. #define APSS_CPUCP_RX_MBOX_MAP 0x4000
  20. #define APSS_CPUCP_RX_MBOX_STAT 0x4400
  21. #define APSS_CPUCP_RX_MBOX_CLEAR 0x4800
  22. #define APSS_CPUCP_RX_MBOX_EN 0x4c00
  23. #define APSS_CPUCP_RX_MBOX_CMD_MASK GENMASK_ULL(63, 0)
  24. /**
  25. * struct qcom_cpucp_mbox - Holder for the mailbox driver
  26. * @chans: The mailbox channel
  27. * @mbox: The mailbox controller
  28. * @tx_base: Base address of the CPUCP tx registers
  29. * @rx_base: Base address of the CPUCP rx registers
  30. */
  31. struct qcom_cpucp_mbox {
  32. struct mbox_chan chans[APSS_CPUCP_IPC_CHAN_SUPPORTED];
  33. struct mbox_controller mbox;
  34. void __iomem *tx_base;
  35. void __iomem *rx_base;
  36. };
  37. static inline int channel_number(struct mbox_chan *chan)
  38. {
  39. return chan - chan->mbox->chans;
  40. }
  41. static irqreturn_t qcom_cpucp_mbox_irq_fn(int irq, void *data)
  42. {
  43. struct qcom_cpucp_mbox *cpucp = data;
  44. u64 status;
  45. int i;
  46. status = readq(cpucp->rx_base + APSS_CPUCP_RX_MBOX_STAT);
  47. for_each_set_bit(i, (unsigned long *)&status, APSS_CPUCP_IPC_CHAN_SUPPORTED) {
  48. u32 val = readl(cpucp->rx_base + APSS_CPUCP_RX_MBOX_CMD(i) + APSS_CPUCP_MBOX_CMD_OFF);
  49. struct mbox_chan *chan = &cpucp->chans[i];
  50. unsigned long flags;
  51. /* Provide mutual exclusion with changes to chan->cl */
  52. spin_lock_irqsave(&chan->lock, flags);
  53. if (chan->cl)
  54. mbox_chan_received_data(chan, &val);
  55. writeq(BIT(i), cpucp->rx_base + APSS_CPUCP_RX_MBOX_CLEAR);
  56. spin_unlock_irqrestore(&chan->lock, flags);
  57. }
  58. return IRQ_HANDLED;
  59. }
  60. static int qcom_cpucp_mbox_startup(struct mbox_chan *chan)
  61. {
  62. struct qcom_cpucp_mbox *cpucp = container_of(chan->mbox, struct qcom_cpucp_mbox, mbox);
  63. unsigned long chan_id = channel_number(chan);
  64. u64 val;
  65. val = readq(cpucp->rx_base + APSS_CPUCP_RX_MBOX_EN);
  66. val |= BIT(chan_id);
  67. writeq(val, cpucp->rx_base + APSS_CPUCP_RX_MBOX_EN);
  68. return 0;
  69. }
  70. static void qcom_cpucp_mbox_shutdown(struct mbox_chan *chan)
  71. {
  72. struct qcom_cpucp_mbox *cpucp = container_of(chan->mbox, struct qcom_cpucp_mbox, mbox);
  73. unsigned long chan_id = channel_number(chan);
  74. u64 val;
  75. val = readq(cpucp->rx_base + APSS_CPUCP_RX_MBOX_EN);
  76. val &= ~BIT(chan_id);
  77. writeq(val, cpucp->rx_base + APSS_CPUCP_RX_MBOX_EN);
  78. }
  79. static int qcom_cpucp_mbox_send_data(struct mbox_chan *chan, void *data)
  80. {
  81. struct qcom_cpucp_mbox *cpucp = container_of(chan->mbox, struct qcom_cpucp_mbox, mbox);
  82. unsigned long chan_id = channel_number(chan);
  83. u32 *val = data;
  84. writel(*val, cpucp->tx_base + APSS_CPUCP_TX_MBOX_CMD(chan_id) + APSS_CPUCP_MBOX_CMD_OFF);
  85. return 0;
  86. }
  87. static const struct mbox_chan_ops qcom_cpucp_mbox_chan_ops = {
  88. .startup = qcom_cpucp_mbox_startup,
  89. .send_data = qcom_cpucp_mbox_send_data,
  90. .shutdown = qcom_cpucp_mbox_shutdown
  91. };
  92. static int qcom_cpucp_mbox_probe(struct platform_device *pdev)
  93. {
  94. struct device *dev = &pdev->dev;
  95. struct qcom_cpucp_mbox *cpucp;
  96. struct mbox_controller *mbox;
  97. int irq, ret;
  98. cpucp = devm_kzalloc(dev, sizeof(*cpucp), GFP_KERNEL);
  99. if (!cpucp)
  100. return -ENOMEM;
  101. cpucp->rx_base = devm_of_iomap(dev, dev->of_node, 0, NULL);
  102. if (IS_ERR(cpucp->rx_base))
  103. return PTR_ERR(cpucp->rx_base);
  104. cpucp->tx_base = devm_of_iomap(dev, dev->of_node, 1, NULL);
  105. if (IS_ERR(cpucp->tx_base))
  106. return PTR_ERR(cpucp->tx_base);
  107. writeq(0, cpucp->rx_base + APSS_CPUCP_RX_MBOX_EN);
  108. writeq(0, cpucp->rx_base + APSS_CPUCP_RX_MBOX_CLEAR);
  109. writeq(0, cpucp->rx_base + APSS_CPUCP_RX_MBOX_MAP);
  110. irq = platform_get_irq(pdev, 0);
  111. if (irq < 0)
  112. return irq;
  113. ret = devm_request_irq(dev, irq, qcom_cpucp_mbox_irq_fn,
  114. IRQF_TRIGGER_HIGH | IRQF_NO_SUSPEND, "apss_cpucp_mbox", cpucp);
  115. if (ret < 0)
  116. return dev_err_probe(dev, ret, "Failed to register irq: %d\n", irq);
  117. writeq(APSS_CPUCP_RX_MBOX_CMD_MASK, cpucp->rx_base + APSS_CPUCP_RX_MBOX_MAP);
  118. mbox = &cpucp->mbox;
  119. mbox->dev = dev;
  120. mbox->num_chans = APSS_CPUCP_IPC_CHAN_SUPPORTED;
  121. mbox->chans = cpucp->chans;
  122. mbox->ops = &qcom_cpucp_mbox_chan_ops;
  123. ret = devm_mbox_controller_register(dev, mbox);
  124. if (ret)
  125. return dev_err_probe(dev, ret, "Failed to create mailbox\n");
  126. return 0;
  127. }
  128. static const struct of_device_id qcom_cpucp_mbox_of_match[] = {
  129. { .compatible = "qcom,x1e80100-cpucp-mbox" },
  130. {}
  131. };
  132. MODULE_DEVICE_TABLE(of, qcom_cpucp_mbox_of_match);
  133. static struct platform_driver qcom_cpucp_mbox_driver = {
  134. .probe = qcom_cpucp_mbox_probe,
  135. .driver = {
  136. .name = "qcom_cpucp_mbox",
  137. .of_match_table = qcom_cpucp_mbox_of_match,
  138. },
  139. };
  140. static int __init qcom_cpucp_mbox_init(void)
  141. {
  142. return platform_driver_register(&qcom_cpucp_mbox_driver);
  143. }
  144. core_initcall(qcom_cpucp_mbox_init);
  145. static void __exit qcom_cpucp_mbox_exit(void)
  146. {
  147. platform_driver_unregister(&qcom_cpucp_mbox_driver);
  148. }
  149. module_exit(qcom_cpucp_mbox_exit);
  150. MODULE_DESCRIPTION("QTI CPUCP MBOX Driver");
  151. MODULE_LICENSE("GPL");