rtsx_pci_sdmmc.c 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /* Realtek PCI-Express SD/MMC Card Interface driver
  3. *
  4. * Copyright(c) 2009-2013 Realtek Semiconductor Corp. All rights reserved.
  5. *
  6. * Author:
  7. * Wei WANG <wei_wang@realsil.com.cn>
  8. */
  9. #include <linux/pci.h>
  10. #include <linux/module.h>
  11. #include <linux/slab.h>
  12. #include <linux/highmem.h>
  13. #include <linux/delay.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/workqueue.h>
  16. #include <linux/mmc/host.h>
  17. #include <linux/mmc/mmc.h>
  18. #include <linux/mmc/sd.h>
  19. #include <linux/mmc/sdio.h>
  20. #include <linux/mmc/card.h>
  21. #include <linux/rtsx_pci.h>
  22. #include <linux/unaligned.h>
  23. #include <linux/pm_runtime.h>
  24. struct realtek_pci_sdmmc {
  25. struct platform_device *pdev;
  26. struct rtsx_pcr *pcr;
  27. struct mmc_host *mmc;
  28. struct mmc_request *mrq;
  29. #define SDMMC_WORKQ_NAME "rtsx_pci_sdmmc_workq"
  30. struct work_struct work;
  31. struct mutex host_mutex;
  32. u8 ssc_depth;
  33. unsigned int clock;
  34. bool vpclk;
  35. bool double_clk;
  36. bool eject;
  37. bool initial_mode;
  38. int prev_power_state;
  39. int sg_count;
  40. s32 cookie;
  41. int cookie_sg_count;
  42. bool using_cookie;
  43. };
  44. static int sdmmc_init_sd_express(struct mmc_host *mmc, struct mmc_ios *ios);
  45. static inline struct device *sdmmc_dev(struct realtek_pci_sdmmc *host)
  46. {
  47. return &(host->pdev->dev);
  48. }
  49. static inline void sd_clear_error(struct realtek_pci_sdmmc *host)
  50. {
  51. rtsx_pci_write_register(host->pcr, CARD_STOP,
  52. SD_STOP | SD_CLR_ERR, SD_STOP | SD_CLR_ERR);
  53. }
  54. #ifdef DEBUG
  55. static void dump_reg_range(struct realtek_pci_sdmmc *host, u16 start, u16 end)
  56. {
  57. u16 len = end - start + 1;
  58. int i;
  59. u8 data[8];
  60. for (i = 0; i < len; i += 8) {
  61. int j;
  62. int n = min(8, len - i);
  63. memset(&data, 0, sizeof(data));
  64. for (j = 0; j < n; j++)
  65. rtsx_pci_read_register(host->pcr, start + i + j,
  66. data + j);
  67. dev_dbg(sdmmc_dev(host), "0x%04X(%d): %8ph\n",
  68. start + i, n, data);
  69. }
  70. }
  71. static void sd_print_debug_regs(struct realtek_pci_sdmmc *host)
  72. {
  73. dump_reg_range(host, 0xFDA0, 0xFDB3);
  74. dump_reg_range(host, 0xFD52, 0xFD69);
  75. }
  76. #else
  77. #define sd_print_debug_regs(host)
  78. #endif /* DEBUG */
  79. static inline int sd_get_cd_int(struct realtek_pci_sdmmc *host)
  80. {
  81. return rtsx_pci_readl(host->pcr, RTSX_BIPR) & SD_EXIST;
  82. }
  83. static void sd_cmd_set_sd_cmd(struct rtsx_pcr *pcr, struct mmc_command *cmd)
  84. {
  85. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CMD0, 0xFF,
  86. SD_CMD_START | cmd->opcode);
  87. rtsx_pci_write_be32(pcr, SD_CMD1, cmd->arg);
  88. }
  89. static void sd_cmd_set_data_len(struct rtsx_pcr *pcr, u16 blocks, u16 blksz)
  90. {
  91. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_L, 0xFF, blocks);
  92. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_H, 0xFF, blocks >> 8);
  93. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_L, 0xFF, blksz);
  94. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_H, 0xFF, blksz >> 8);
  95. }
  96. static int sd_response_type(struct mmc_command *cmd)
  97. {
  98. switch (mmc_resp_type(cmd)) {
  99. case MMC_RSP_NONE:
  100. return SD_RSP_TYPE_R0;
  101. case MMC_RSP_R1:
  102. return SD_RSP_TYPE_R1;
  103. case MMC_RSP_R1_NO_CRC:
  104. return SD_RSP_TYPE_R1 | SD_NO_CHECK_CRC7;
  105. case MMC_RSP_R1B:
  106. return SD_RSP_TYPE_R1b;
  107. case MMC_RSP_R2:
  108. return SD_RSP_TYPE_R2;
  109. case MMC_RSP_R3:
  110. return SD_RSP_TYPE_R3;
  111. default:
  112. return -EINVAL;
  113. }
  114. }
  115. static int sd_status_index(int resp_type)
  116. {
  117. if (resp_type == SD_RSP_TYPE_R0)
  118. return 0;
  119. else if (resp_type == SD_RSP_TYPE_R2)
  120. return 16;
  121. return 5;
  122. }
  123. /*
  124. * sd_pre_dma_transfer - do dma_map_sg() or using cookie
  125. *
  126. * @pre: if called in pre_req()
  127. * return:
  128. * 0 - do dma_map_sg()
  129. * 1 - using cookie
  130. */
  131. static int sd_pre_dma_transfer(struct realtek_pci_sdmmc *host,
  132. struct mmc_data *data, bool pre)
  133. {
  134. struct rtsx_pcr *pcr = host->pcr;
  135. int read = data->flags & MMC_DATA_READ;
  136. int count = 0;
  137. int using_cookie = 0;
  138. if (!pre && data->host_cookie && data->host_cookie != host->cookie) {
  139. dev_err(sdmmc_dev(host),
  140. "error: data->host_cookie = %d, host->cookie = %d\n",
  141. data->host_cookie, host->cookie);
  142. data->host_cookie = 0;
  143. }
  144. if (pre || data->host_cookie != host->cookie) {
  145. count = rtsx_pci_dma_map_sg(pcr, data->sg, data->sg_len, read);
  146. } else {
  147. count = host->cookie_sg_count;
  148. using_cookie = 1;
  149. }
  150. if (pre) {
  151. host->cookie_sg_count = count;
  152. if (++host->cookie < 0)
  153. host->cookie = 1;
  154. data->host_cookie = host->cookie;
  155. } else {
  156. host->sg_count = count;
  157. }
  158. return using_cookie;
  159. }
  160. static void sdmmc_pre_req(struct mmc_host *mmc, struct mmc_request *mrq)
  161. {
  162. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  163. struct mmc_data *data = mrq->data;
  164. if (data->host_cookie) {
  165. dev_err(sdmmc_dev(host),
  166. "error: reset data->host_cookie = %d\n",
  167. data->host_cookie);
  168. data->host_cookie = 0;
  169. }
  170. sd_pre_dma_transfer(host, data, true);
  171. dev_dbg(sdmmc_dev(host), "pre dma sg: %d\n", host->cookie_sg_count);
  172. }
  173. static void sdmmc_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
  174. int err)
  175. {
  176. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  177. struct rtsx_pcr *pcr = host->pcr;
  178. struct mmc_data *data = mrq->data;
  179. int read = data->flags & MMC_DATA_READ;
  180. rtsx_pci_dma_unmap_sg(pcr, data->sg, data->sg_len, read);
  181. data->host_cookie = 0;
  182. }
  183. static void sd_send_cmd_get_rsp(struct realtek_pci_sdmmc *host,
  184. struct mmc_command *cmd)
  185. {
  186. struct rtsx_pcr *pcr = host->pcr;
  187. u8 cmd_idx = (u8)cmd->opcode;
  188. u32 arg = cmd->arg;
  189. int err = 0;
  190. int timeout = 100;
  191. int i;
  192. u8 *ptr;
  193. int rsp_type;
  194. int stat_idx;
  195. bool clock_toggled = false;
  196. dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD %d, arg = 0x%08x\n",
  197. __func__, cmd_idx, arg);
  198. rsp_type = sd_response_type(cmd);
  199. if (rsp_type < 0)
  200. goto out;
  201. stat_idx = sd_status_index(rsp_type);
  202. if (rsp_type == SD_RSP_TYPE_R1b)
  203. timeout = cmd->busy_timeout ? cmd->busy_timeout : 3000;
  204. if (cmd->opcode == SD_SWITCH_VOLTAGE) {
  205. err = rtsx_pci_write_register(pcr, SD_BUS_STAT,
  206. 0xFF, SD_CLK_TOGGLE_EN);
  207. if (err < 0)
  208. goto out;
  209. clock_toggled = true;
  210. }
  211. rtsx_pci_init_cmd(pcr);
  212. sd_cmd_set_sd_cmd(pcr, cmd);
  213. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF, rsp_type);
  214. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_DATA_SOURCE,
  215. 0x01, PINGPONG_BUFFER);
  216. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER,
  217. 0xFF, SD_TM_CMD_RSP | SD_TRANSFER_START);
  218. rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
  219. SD_TRANSFER_END | SD_STAT_IDLE,
  220. SD_TRANSFER_END | SD_STAT_IDLE);
  221. if (rsp_type == SD_RSP_TYPE_R2) {
  222. /* Read data from ping-pong buffer */
  223. for (i = PPBUF_BASE2; i < PPBUF_BASE2 + 16; i++)
  224. rtsx_pci_add_cmd(pcr, READ_REG_CMD, (u16)i, 0, 0);
  225. } else if (rsp_type != SD_RSP_TYPE_R0) {
  226. /* Read data from SD_CMDx registers */
  227. for (i = SD_CMD0; i <= SD_CMD4; i++)
  228. rtsx_pci_add_cmd(pcr, READ_REG_CMD, (u16)i, 0, 0);
  229. }
  230. rtsx_pci_add_cmd(pcr, READ_REG_CMD, SD_STAT1, 0, 0);
  231. err = rtsx_pci_send_cmd(pcr, timeout);
  232. if (err < 0) {
  233. sd_print_debug_regs(host);
  234. sd_clear_error(host);
  235. dev_dbg(sdmmc_dev(host),
  236. "rtsx_pci_send_cmd error (err = %d)\n", err);
  237. goto out;
  238. }
  239. if (rsp_type == SD_RSP_TYPE_R0) {
  240. err = 0;
  241. goto out;
  242. }
  243. /* Eliminate returned value of CHECK_REG_CMD */
  244. ptr = rtsx_pci_get_cmd_data(pcr) + 1;
  245. /* Check (Start,Transmission) bit of Response */
  246. if ((ptr[0] & 0xC0) != 0) {
  247. err = -EILSEQ;
  248. dev_dbg(sdmmc_dev(host), "Invalid response bit\n");
  249. goto out;
  250. }
  251. /* Check CRC7 */
  252. if (!(rsp_type & SD_NO_CHECK_CRC7)) {
  253. if (ptr[stat_idx] & SD_CRC7_ERR) {
  254. err = -EILSEQ;
  255. dev_dbg(sdmmc_dev(host), "CRC7 error\n");
  256. goto out;
  257. }
  258. }
  259. if (rsp_type == SD_RSP_TYPE_R2) {
  260. /*
  261. * The controller offloads the last byte {CRC-7, end bit 1'b1}
  262. * of response type R2. Assign dummy CRC, 0, and end bit to the
  263. * byte(ptr[16], goes into the LSB of resp[3] later).
  264. */
  265. ptr[16] = 1;
  266. for (i = 0; i < 4; i++) {
  267. cmd->resp[i] = get_unaligned_be32(ptr + 1 + i * 4);
  268. dev_dbg(sdmmc_dev(host), "cmd->resp[%d] = 0x%08x\n",
  269. i, cmd->resp[i]);
  270. }
  271. } else {
  272. cmd->resp[0] = get_unaligned_be32(ptr + 1);
  273. dev_dbg(sdmmc_dev(host), "cmd->resp[0] = 0x%08x\n",
  274. cmd->resp[0]);
  275. }
  276. out:
  277. cmd->error = err;
  278. if (err && clock_toggled)
  279. rtsx_pci_write_register(pcr, SD_BUS_STAT,
  280. SD_CLK_TOGGLE_EN | SD_CLK_FORCE_STOP, 0);
  281. }
  282. static int sd_read_data(struct realtek_pci_sdmmc *host, struct mmc_command *cmd,
  283. u16 byte_cnt, u8 *buf, int buf_len, int timeout)
  284. {
  285. struct rtsx_pcr *pcr = host->pcr;
  286. int err;
  287. u8 trans_mode;
  288. dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD %d, arg = 0x%08x\n",
  289. __func__, cmd->opcode, cmd->arg);
  290. if (!buf)
  291. buf_len = 0;
  292. if (cmd->opcode == MMC_SEND_TUNING_BLOCK)
  293. trans_mode = SD_TM_AUTO_TUNING;
  294. else
  295. trans_mode = SD_TM_NORMAL_READ;
  296. rtsx_pci_init_cmd(pcr);
  297. sd_cmd_set_sd_cmd(pcr, cmd);
  298. sd_cmd_set_data_len(pcr, 1, byte_cnt);
  299. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF,
  300. SD_CALCULATE_CRC7 | SD_CHECK_CRC16 |
  301. SD_NO_WAIT_BUSY_END | SD_CHECK_CRC7 | SD_RSP_LEN_6);
  302. if (trans_mode != SD_TM_AUTO_TUNING)
  303. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  304. CARD_DATA_SOURCE, 0x01, PINGPONG_BUFFER);
  305. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER,
  306. 0xFF, trans_mode | SD_TRANSFER_START);
  307. rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
  308. SD_TRANSFER_END, SD_TRANSFER_END);
  309. err = rtsx_pci_send_cmd(pcr, timeout);
  310. if (err < 0) {
  311. sd_print_debug_regs(host);
  312. dev_dbg(sdmmc_dev(host),
  313. "rtsx_pci_send_cmd fail (err = %d)\n", err);
  314. return err;
  315. }
  316. if (buf && buf_len) {
  317. err = rtsx_pci_read_ppbuf(pcr, buf, buf_len);
  318. if (err < 0) {
  319. dev_dbg(sdmmc_dev(host),
  320. "rtsx_pci_read_ppbuf fail (err = %d)\n", err);
  321. return err;
  322. }
  323. }
  324. return 0;
  325. }
  326. static int sd_write_data(struct realtek_pci_sdmmc *host,
  327. struct mmc_command *cmd, u16 byte_cnt, u8 *buf, int buf_len,
  328. int timeout)
  329. {
  330. struct rtsx_pcr *pcr = host->pcr;
  331. int err;
  332. dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD %d, arg = 0x%08x\n",
  333. __func__, cmd->opcode, cmd->arg);
  334. if (!buf)
  335. buf_len = 0;
  336. sd_send_cmd_get_rsp(host, cmd);
  337. if (cmd->error)
  338. return cmd->error;
  339. if (buf && buf_len) {
  340. err = rtsx_pci_write_ppbuf(pcr, buf, buf_len);
  341. if (err < 0) {
  342. dev_dbg(sdmmc_dev(host),
  343. "rtsx_pci_write_ppbuf fail (err = %d)\n", err);
  344. return err;
  345. }
  346. }
  347. rtsx_pci_init_cmd(pcr);
  348. sd_cmd_set_data_len(pcr, 1, byte_cnt);
  349. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF,
  350. SD_CALCULATE_CRC7 | SD_CHECK_CRC16 |
  351. SD_NO_WAIT_BUSY_END | SD_CHECK_CRC7 | SD_RSP_LEN_0);
  352. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER, 0xFF,
  353. SD_TRANSFER_START | SD_TM_AUTO_WRITE_3);
  354. rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
  355. SD_TRANSFER_END, SD_TRANSFER_END);
  356. err = rtsx_pci_send_cmd(pcr, timeout);
  357. if (err < 0) {
  358. sd_print_debug_regs(host);
  359. dev_dbg(sdmmc_dev(host),
  360. "rtsx_pci_send_cmd fail (err = %d)\n", err);
  361. return err;
  362. }
  363. return 0;
  364. }
  365. static int sd_read_long_data(struct realtek_pci_sdmmc *host,
  366. struct mmc_request *mrq)
  367. {
  368. struct rtsx_pcr *pcr = host->pcr;
  369. struct mmc_host *mmc = host->mmc;
  370. struct mmc_card *card = mmc->card;
  371. struct mmc_command *cmd = mrq->cmd;
  372. struct mmc_data *data = mrq->data;
  373. int uhs = mmc_card_uhs(card);
  374. u8 cfg2 = 0;
  375. int err;
  376. int resp_type;
  377. size_t data_len = data->blksz * data->blocks;
  378. dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD %d, arg = 0x%08x\n",
  379. __func__, cmd->opcode, cmd->arg);
  380. resp_type = sd_response_type(cmd);
  381. if (resp_type < 0)
  382. return resp_type;
  383. if (!uhs)
  384. cfg2 |= SD_NO_CHECK_WAIT_CRC_TO;
  385. rtsx_pci_init_cmd(pcr);
  386. sd_cmd_set_sd_cmd(pcr, cmd);
  387. sd_cmd_set_data_len(pcr, data->blocks, data->blksz);
  388. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, IRQSTAT0,
  389. DMA_DONE_INT, DMA_DONE_INT);
  390. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC3,
  391. 0xFF, (u8)(data_len >> 24));
  392. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC2,
  393. 0xFF, (u8)(data_len >> 16));
  394. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC1,
  395. 0xFF, (u8)(data_len >> 8));
  396. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC0, 0xFF, (u8)data_len);
  397. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMACTL,
  398. 0x03 | DMA_PACK_SIZE_MASK,
  399. DMA_DIR_FROM_CARD | DMA_EN | DMA_512);
  400. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_DATA_SOURCE,
  401. 0x01, RING_BUFFER);
  402. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF, cfg2 | resp_type);
  403. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER, 0xFF,
  404. SD_TRANSFER_START | SD_TM_AUTO_READ_2);
  405. rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
  406. SD_TRANSFER_END, SD_TRANSFER_END);
  407. rtsx_pci_send_cmd_no_wait(pcr);
  408. err = rtsx_pci_dma_transfer(pcr, data->sg, host->sg_count, 1, 10000);
  409. if (err < 0) {
  410. sd_print_debug_regs(host);
  411. sd_clear_error(host);
  412. return err;
  413. }
  414. return 0;
  415. }
  416. static int sd_write_long_data(struct realtek_pci_sdmmc *host,
  417. struct mmc_request *mrq)
  418. {
  419. struct rtsx_pcr *pcr = host->pcr;
  420. struct mmc_host *mmc = host->mmc;
  421. struct mmc_card *card = mmc->card;
  422. struct mmc_command *cmd = mrq->cmd;
  423. struct mmc_data *data = mrq->data;
  424. int uhs = mmc_card_uhs(card);
  425. u8 cfg2;
  426. int err;
  427. size_t data_len = data->blksz * data->blocks;
  428. sd_send_cmd_get_rsp(host, cmd);
  429. if (cmd->error)
  430. return cmd->error;
  431. dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD %d, arg = 0x%08x\n",
  432. __func__, cmd->opcode, cmd->arg);
  433. cfg2 = SD_NO_CALCULATE_CRC7 | SD_CHECK_CRC16 |
  434. SD_NO_WAIT_BUSY_END | SD_NO_CHECK_CRC7 | SD_RSP_LEN_0;
  435. if (!uhs)
  436. cfg2 |= SD_NO_CHECK_WAIT_CRC_TO;
  437. rtsx_pci_init_cmd(pcr);
  438. sd_cmd_set_data_len(pcr, data->blocks, data->blksz);
  439. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, IRQSTAT0,
  440. DMA_DONE_INT, DMA_DONE_INT);
  441. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC3,
  442. 0xFF, (u8)(data_len >> 24));
  443. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC2,
  444. 0xFF, (u8)(data_len >> 16));
  445. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC1,
  446. 0xFF, (u8)(data_len >> 8));
  447. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC0, 0xFF, (u8)data_len);
  448. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMACTL,
  449. 0x03 | DMA_PACK_SIZE_MASK,
  450. DMA_DIR_TO_CARD | DMA_EN | DMA_512);
  451. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_DATA_SOURCE,
  452. 0x01, RING_BUFFER);
  453. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF, cfg2);
  454. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER, 0xFF,
  455. SD_TRANSFER_START | SD_TM_AUTO_WRITE_3);
  456. rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
  457. SD_TRANSFER_END, SD_TRANSFER_END);
  458. rtsx_pci_send_cmd_no_wait(pcr);
  459. err = rtsx_pci_dma_transfer(pcr, data->sg, host->sg_count, 0, 10000);
  460. if (err < 0) {
  461. sd_clear_error(host);
  462. return err;
  463. }
  464. return 0;
  465. }
  466. static inline void sd_enable_initial_mode(struct realtek_pci_sdmmc *host)
  467. {
  468. rtsx_pci_write_register(host->pcr, SD_CFG1,
  469. SD_CLK_DIVIDE_MASK, SD_CLK_DIVIDE_128);
  470. }
  471. static inline void sd_disable_initial_mode(struct realtek_pci_sdmmc *host)
  472. {
  473. rtsx_pci_write_register(host->pcr, SD_CFG1,
  474. SD_CLK_DIVIDE_MASK, SD_CLK_DIVIDE_0);
  475. }
  476. static int sd_rw_multi(struct realtek_pci_sdmmc *host, struct mmc_request *mrq)
  477. {
  478. struct mmc_data *data = mrq->data;
  479. int err;
  480. if (host->sg_count < 0) {
  481. data->error = host->sg_count;
  482. dev_dbg(sdmmc_dev(host), "%s: sg_count = %d is invalid\n",
  483. __func__, host->sg_count);
  484. return data->error;
  485. }
  486. if (data->flags & MMC_DATA_READ) {
  487. if (host->initial_mode)
  488. sd_disable_initial_mode(host);
  489. err = sd_read_long_data(host, mrq);
  490. if (host->initial_mode)
  491. sd_enable_initial_mode(host);
  492. return err;
  493. }
  494. return sd_write_long_data(host, mrq);
  495. }
  496. static void sd_normal_rw(struct realtek_pci_sdmmc *host,
  497. struct mmc_request *mrq)
  498. {
  499. struct mmc_command *cmd = mrq->cmd;
  500. struct mmc_data *data = mrq->data;
  501. u8 *buf;
  502. buf = kzalloc(data->blksz, GFP_NOIO);
  503. if (!buf) {
  504. cmd->error = -ENOMEM;
  505. return;
  506. }
  507. if (data->flags & MMC_DATA_READ) {
  508. if (host->initial_mode)
  509. sd_disable_initial_mode(host);
  510. cmd->error = sd_read_data(host, cmd, (u16)data->blksz, buf,
  511. data->blksz, 200);
  512. if (host->initial_mode)
  513. sd_enable_initial_mode(host);
  514. sg_copy_from_buffer(data->sg, data->sg_len, buf, data->blksz);
  515. } else {
  516. sg_copy_to_buffer(data->sg, data->sg_len, buf, data->blksz);
  517. cmd->error = sd_write_data(host, cmd, (u16)data->blksz, buf,
  518. data->blksz, 200);
  519. }
  520. kfree(buf);
  521. }
  522. static int sd_change_phase(struct realtek_pci_sdmmc *host,
  523. u8 sample_point, bool rx)
  524. {
  525. struct rtsx_pcr *pcr = host->pcr;
  526. u16 SD_VP_CTL = 0;
  527. dev_dbg(sdmmc_dev(host), "%s(%s): sample_point = %d\n",
  528. __func__, rx ? "RX" : "TX", sample_point);
  529. rtsx_pci_write_register(pcr, CLK_CTL, CHANGE_CLK, CHANGE_CLK);
  530. if (rx) {
  531. SD_VP_CTL = SD_VPRX_CTL;
  532. rtsx_pci_write_register(pcr, SD_VPRX_CTL,
  533. PHASE_SELECT_MASK, sample_point);
  534. } else {
  535. SD_VP_CTL = SD_VPTX_CTL;
  536. rtsx_pci_write_register(pcr, SD_VPTX_CTL,
  537. PHASE_SELECT_MASK, sample_point);
  538. }
  539. rtsx_pci_write_register(pcr, SD_VP_CTL, PHASE_NOT_RESET, 0);
  540. rtsx_pci_write_register(pcr, SD_VP_CTL, PHASE_NOT_RESET,
  541. PHASE_NOT_RESET);
  542. rtsx_pci_write_register(pcr, CLK_CTL, CHANGE_CLK, 0);
  543. rtsx_pci_write_register(pcr, SD_CFG1, SD_ASYNC_FIFO_NOT_RST, 0);
  544. return 0;
  545. }
  546. static inline u32 test_phase_bit(u32 phase_map, unsigned int bit)
  547. {
  548. bit %= RTSX_PHASE_MAX;
  549. return phase_map & (1 << bit);
  550. }
  551. static int sd_get_phase_len(u32 phase_map, unsigned int start_bit)
  552. {
  553. int i;
  554. for (i = 0; i < RTSX_PHASE_MAX; i++) {
  555. if (test_phase_bit(phase_map, start_bit + i) == 0)
  556. return i;
  557. }
  558. return RTSX_PHASE_MAX;
  559. }
  560. static u8 sd_search_final_phase(struct realtek_pci_sdmmc *host, u32 phase_map)
  561. {
  562. int start = 0, len = 0;
  563. int start_final = 0, len_final = 0;
  564. u8 final_phase = 0xFF;
  565. if (phase_map == 0) {
  566. dev_err(sdmmc_dev(host), "phase error: [map:%x]\n", phase_map);
  567. return final_phase;
  568. }
  569. while (start < RTSX_PHASE_MAX) {
  570. len = sd_get_phase_len(phase_map, start);
  571. if (len_final < len) {
  572. start_final = start;
  573. len_final = len;
  574. }
  575. start += len ? len : 1;
  576. }
  577. final_phase = (start_final + len_final / 2) % RTSX_PHASE_MAX;
  578. dev_dbg(sdmmc_dev(host), "phase: [map:%x] [maxlen:%d] [final:%d]\n",
  579. phase_map, len_final, final_phase);
  580. return final_phase;
  581. }
  582. static void sd_wait_data_idle(struct realtek_pci_sdmmc *host)
  583. {
  584. int i;
  585. u8 val = 0;
  586. for (i = 0; i < 100; i++) {
  587. rtsx_pci_read_register(host->pcr, SD_DATA_STATE, &val);
  588. if (val & SD_DATA_IDLE)
  589. return;
  590. udelay(100);
  591. }
  592. }
  593. static int sd_tuning_rx_cmd(struct realtek_pci_sdmmc *host,
  594. u8 opcode, u8 sample_point)
  595. {
  596. int err;
  597. struct mmc_command cmd = {};
  598. struct rtsx_pcr *pcr = host->pcr;
  599. sd_change_phase(host, sample_point, true);
  600. rtsx_pci_write_register(pcr, SD_CFG3, SD_RSP_80CLK_TIMEOUT_EN,
  601. SD_RSP_80CLK_TIMEOUT_EN);
  602. cmd.opcode = opcode;
  603. err = sd_read_data(host, &cmd, 0x40, NULL, 0, 100);
  604. if (err < 0) {
  605. /* Wait till SD DATA IDLE */
  606. sd_wait_data_idle(host);
  607. sd_clear_error(host);
  608. rtsx_pci_write_register(pcr, SD_CFG3,
  609. SD_RSP_80CLK_TIMEOUT_EN, 0);
  610. return err;
  611. }
  612. rtsx_pci_write_register(pcr, SD_CFG3, SD_RSP_80CLK_TIMEOUT_EN, 0);
  613. return 0;
  614. }
  615. static int sd_tuning_phase(struct realtek_pci_sdmmc *host,
  616. u8 opcode, u32 *phase_map)
  617. {
  618. int err, i;
  619. u32 raw_phase_map = 0;
  620. for (i = 0; i < RTSX_PHASE_MAX; i++) {
  621. err = sd_tuning_rx_cmd(host, opcode, (u8)i);
  622. if (err == 0)
  623. raw_phase_map |= 1 << i;
  624. }
  625. if (phase_map)
  626. *phase_map = raw_phase_map;
  627. return 0;
  628. }
  629. static int sd_tuning_rx(struct realtek_pci_sdmmc *host, u8 opcode)
  630. {
  631. int err, i;
  632. u32 raw_phase_map[RX_TUNING_CNT] = {0}, phase_map;
  633. u8 final_phase;
  634. for (i = 0; i < RX_TUNING_CNT; i++) {
  635. err = sd_tuning_phase(host, opcode, &(raw_phase_map[i]));
  636. if (err < 0)
  637. return err;
  638. if (raw_phase_map[i] == 0)
  639. break;
  640. }
  641. phase_map = 0xFFFFFFFF;
  642. for (i = 0; i < RX_TUNING_CNT; i++) {
  643. dev_dbg(sdmmc_dev(host), "RX raw_phase_map[%d] = 0x%08x\n",
  644. i, raw_phase_map[i]);
  645. phase_map &= raw_phase_map[i];
  646. }
  647. dev_dbg(sdmmc_dev(host), "RX phase_map = 0x%08x\n", phase_map);
  648. if (phase_map) {
  649. final_phase = sd_search_final_phase(host, phase_map);
  650. if (final_phase == 0xFF)
  651. return -EINVAL;
  652. err = sd_change_phase(host, final_phase, true);
  653. if (err < 0)
  654. return err;
  655. } else {
  656. return -EINVAL;
  657. }
  658. return 0;
  659. }
  660. static inline int sdio_extblock_cmd(struct mmc_command *cmd,
  661. struct mmc_data *data)
  662. {
  663. return (cmd->opcode == SD_IO_RW_EXTENDED) && (data->blksz == 512);
  664. }
  665. static inline int sd_rw_cmd(struct mmc_command *cmd)
  666. {
  667. return mmc_op_multi(cmd->opcode) ||
  668. (cmd->opcode == MMC_READ_SINGLE_BLOCK) ||
  669. (cmd->opcode == MMC_WRITE_BLOCK);
  670. }
  671. static void sd_request(struct work_struct *work)
  672. {
  673. struct realtek_pci_sdmmc *host = container_of(work,
  674. struct realtek_pci_sdmmc, work);
  675. struct rtsx_pcr *pcr = host->pcr;
  676. struct mmc_host *mmc = host->mmc;
  677. struct mmc_request *mrq = host->mrq;
  678. struct mmc_command *cmd = mrq->cmd;
  679. struct mmc_data *data = mrq->data;
  680. unsigned int data_size = 0;
  681. int err;
  682. if (host->eject || !sd_get_cd_int(host)) {
  683. cmd->error = -ENOMEDIUM;
  684. goto finish;
  685. }
  686. err = rtsx_pci_card_exclusive_check(host->pcr, RTSX_SD_CARD);
  687. if (err) {
  688. cmd->error = err;
  689. goto finish;
  690. }
  691. mutex_lock(&pcr->pcr_mutex);
  692. rtsx_pci_start_run(pcr);
  693. rtsx_pci_switch_clock(pcr, host->clock, host->ssc_depth,
  694. host->initial_mode, host->double_clk, host->vpclk);
  695. rtsx_pci_write_register(pcr, CARD_SELECT, 0x07, SD_MOD_SEL);
  696. rtsx_pci_write_register(pcr, CARD_SHARE_MODE,
  697. CARD_SHARE_MASK, CARD_SHARE_48_SD);
  698. mutex_lock(&host->host_mutex);
  699. host->mrq = mrq;
  700. mutex_unlock(&host->host_mutex);
  701. if (mrq->data)
  702. data_size = data->blocks * data->blksz;
  703. if (!data_size) {
  704. sd_send_cmd_get_rsp(host, cmd);
  705. } else if (sd_rw_cmd(cmd) || sdio_extblock_cmd(cmd, data)) {
  706. cmd->error = sd_rw_multi(host, mrq);
  707. if (!host->using_cookie)
  708. sdmmc_post_req(host->mmc, host->mrq, 0);
  709. if (mmc_op_multi(cmd->opcode) && mrq->stop)
  710. sd_send_cmd_get_rsp(host, mrq->stop);
  711. } else {
  712. sd_normal_rw(host, mrq);
  713. }
  714. if (mrq->data) {
  715. if (cmd->error || data->error)
  716. data->bytes_xfered = 0;
  717. else
  718. data->bytes_xfered = data->blocks * data->blksz;
  719. }
  720. mutex_unlock(&pcr->pcr_mutex);
  721. finish:
  722. if (cmd->error) {
  723. dev_dbg(sdmmc_dev(host), "CMD %d 0x%08x error(%d)\n",
  724. cmd->opcode, cmd->arg, cmd->error);
  725. }
  726. mutex_lock(&host->host_mutex);
  727. host->mrq = NULL;
  728. mutex_unlock(&host->host_mutex);
  729. mmc_request_done(mmc, mrq);
  730. }
  731. static void sdmmc_request(struct mmc_host *mmc, struct mmc_request *mrq)
  732. {
  733. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  734. struct mmc_data *data = mrq->data;
  735. mutex_lock(&host->host_mutex);
  736. host->mrq = mrq;
  737. mutex_unlock(&host->host_mutex);
  738. if (sd_rw_cmd(mrq->cmd) || sdio_extblock_cmd(mrq->cmd, data))
  739. host->using_cookie = sd_pre_dma_transfer(host, data, false);
  740. schedule_work(&host->work);
  741. }
  742. static int sd_set_bus_width(struct realtek_pci_sdmmc *host,
  743. unsigned char bus_width)
  744. {
  745. int err = 0;
  746. u8 width[] = {
  747. [MMC_BUS_WIDTH_1] = SD_BUS_WIDTH_1BIT,
  748. [MMC_BUS_WIDTH_4] = SD_BUS_WIDTH_4BIT,
  749. [MMC_BUS_WIDTH_8] = SD_BUS_WIDTH_8BIT,
  750. };
  751. if (bus_width <= MMC_BUS_WIDTH_8)
  752. err = rtsx_pci_write_register(host->pcr, SD_CFG1,
  753. 0x03, width[bus_width]);
  754. return err;
  755. }
  756. static int sd_power_on(struct realtek_pci_sdmmc *host, unsigned char power_mode)
  757. {
  758. struct rtsx_pcr *pcr = host->pcr;
  759. struct mmc_host *mmc = host->mmc;
  760. int err;
  761. u32 val;
  762. u8 test_mode;
  763. if (host->prev_power_state == MMC_POWER_ON)
  764. return 0;
  765. if (host->prev_power_state == MMC_POWER_UP) {
  766. rtsx_pci_write_register(pcr, SD_BUS_STAT, SD_CLK_TOGGLE_EN, 0);
  767. goto finish;
  768. }
  769. msleep(100);
  770. rtsx_pci_init_cmd(pcr);
  771. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_SELECT, 0x07, SD_MOD_SEL);
  772. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_SHARE_MODE,
  773. CARD_SHARE_MASK, CARD_SHARE_48_SD);
  774. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_EN,
  775. SD_CLK_EN, SD_CLK_EN);
  776. err = rtsx_pci_send_cmd(pcr, 100);
  777. if (err < 0)
  778. return err;
  779. err = rtsx_pci_card_pull_ctl_enable(pcr, RTSX_SD_CARD);
  780. if (err < 0)
  781. return err;
  782. err = rtsx_pci_card_power_on(pcr, RTSX_SD_CARD);
  783. if (err < 0)
  784. return err;
  785. mdelay(1);
  786. err = rtsx_pci_write_register(pcr, CARD_OE, SD_OUTPUT_EN, SD_OUTPUT_EN);
  787. if (err < 0)
  788. return err;
  789. /* send at least 74 clocks */
  790. rtsx_pci_write_register(pcr, SD_BUS_STAT, SD_CLK_TOGGLE_EN, SD_CLK_TOGGLE_EN);
  791. if ((PCI_PID(pcr) == PID_5261) || (PCI_PID(pcr) == PID_5264)) {
  792. /*
  793. * If test mode is set switch to SD Express mandatorily,
  794. * this is only for factory testing.
  795. */
  796. rtsx_pci_read_register(pcr, RTS5261_FW_CFG_INFO0, &test_mode);
  797. if (test_mode & RTS5261_FW_EXPRESS_TEST_MASK) {
  798. sdmmc_init_sd_express(mmc, NULL);
  799. return 0;
  800. }
  801. if (pcr->extra_caps & EXTRA_CAPS_SD_EXPRESS)
  802. mmc->caps2 |= MMC_CAP2_SD_EXP | MMC_CAP2_SD_EXP_1_2V;
  803. /*
  804. * HW read wp status when resuming from S3/S4,
  805. * and then picks SD legacy interface if it's set
  806. * in read-only mode.
  807. */
  808. val = rtsx_pci_readl(pcr, RTSX_BIPR);
  809. if (val & SD_WRITE_PROTECT) {
  810. pcr->extra_caps &= ~EXTRA_CAPS_SD_EXPRESS;
  811. mmc->caps2 &= ~(MMC_CAP2_SD_EXP | MMC_CAP2_SD_EXP_1_2V);
  812. }
  813. }
  814. finish:
  815. host->prev_power_state = power_mode;
  816. return 0;
  817. }
  818. static int sd_power_off(struct realtek_pci_sdmmc *host)
  819. {
  820. struct rtsx_pcr *pcr = host->pcr;
  821. int err;
  822. host->prev_power_state = MMC_POWER_OFF;
  823. rtsx_pci_init_cmd(pcr);
  824. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_EN, SD_CLK_EN, 0);
  825. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_OE, SD_OUTPUT_EN, 0);
  826. err = rtsx_pci_send_cmd(pcr, 100);
  827. if (err < 0)
  828. return err;
  829. err = rtsx_pci_card_power_off(pcr, RTSX_SD_CARD);
  830. if (err < 0)
  831. return err;
  832. return rtsx_pci_card_pull_ctl_disable(pcr, RTSX_SD_CARD);
  833. }
  834. static int sd_set_power_mode(struct realtek_pci_sdmmc *host,
  835. unsigned char power_mode)
  836. {
  837. int err;
  838. if (power_mode == MMC_POWER_OFF)
  839. err = sd_power_off(host);
  840. else
  841. err = sd_power_on(host, power_mode);
  842. return err;
  843. }
  844. static int sd_set_timing(struct realtek_pci_sdmmc *host, unsigned char timing)
  845. {
  846. struct rtsx_pcr *pcr = host->pcr;
  847. int err = 0;
  848. rtsx_pci_init_cmd(pcr);
  849. switch (timing) {
  850. case MMC_TIMING_UHS_SDR104:
  851. case MMC_TIMING_UHS_SDR50:
  852. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG1,
  853. 0x0C | SD_ASYNC_FIFO_NOT_RST,
  854. SD_30_MODE | SD_ASYNC_FIFO_NOT_RST);
  855. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
  856. CLK_LOW_FREQ, CLK_LOW_FREQ);
  857. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
  858. CRC_VAR_CLK0 | SD30_FIX_CLK | SAMPLE_VAR_CLK1);
  859. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
  860. break;
  861. case MMC_TIMING_MMC_DDR52:
  862. case MMC_TIMING_UHS_DDR50:
  863. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG1,
  864. 0x0C | SD_ASYNC_FIFO_NOT_RST,
  865. SD_DDR_MODE | SD_ASYNC_FIFO_NOT_RST);
  866. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
  867. CLK_LOW_FREQ, CLK_LOW_FREQ);
  868. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
  869. CRC_VAR_CLK0 | SD30_FIX_CLK | SAMPLE_VAR_CLK1);
  870. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
  871. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_PUSH_POINT_CTL,
  872. DDR_VAR_TX_CMD_DAT, DDR_VAR_TX_CMD_DAT);
  873. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_SAMPLE_POINT_CTL,
  874. DDR_VAR_RX_DAT | DDR_VAR_RX_CMD,
  875. DDR_VAR_RX_DAT | DDR_VAR_RX_CMD);
  876. break;
  877. case MMC_TIMING_MMC_HS:
  878. case MMC_TIMING_SD_HS:
  879. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG1,
  880. 0x0C, SD_20_MODE);
  881. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
  882. CLK_LOW_FREQ, CLK_LOW_FREQ);
  883. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
  884. CRC_FIX_CLK | SD30_VAR_CLK0 | SAMPLE_VAR_CLK1);
  885. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
  886. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_PUSH_POINT_CTL,
  887. SD20_TX_SEL_MASK, SD20_TX_14_AHEAD);
  888. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_SAMPLE_POINT_CTL,
  889. SD20_RX_SEL_MASK, SD20_RX_14_DELAY);
  890. break;
  891. default:
  892. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  893. SD_CFG1, 0x0C, SD_20_MODE);
  894. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
  895. CLK_LOW_FREQ, CLK_LOW_FREQ);
  896. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
  897. CRC_FIX_CLK | SD30_VAR_CLK0 | SAMPLE_VAR_CLK1);
  898. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
  899. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  900. SD_PUSH_POINT_CTL, 0xFF, 0);
  901. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_SAMPLE_POINT_CTL,
  902. SD20_RX_SEL_MASK, SD20_RX_POS_EDGE);
  903. break;
  904. }
  905. err = rtsx_pci_send_cmd(pcr, 100);
  906. return err;
  907. }
  908. static void sdmmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  909. {
  910. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  911. struct rtsx_pcr *pcr = host->pcr;
  912. if (host->eject)
  913. return;
  914. if (rtsx_pci_card_exclusive_check(host->pcr, RTSX_SD_CARD))
  915. return;
  916. mutex_lock(&pcr->pcr_mutex);
  917. rtsx_pci_start_run(pcr);
  918. sd_set_bus_width(host, ios->bus_width);
  919. sd_set_power_mode(host, ios->power_mode);
  920. sd_set_timing(host, ios->timing);
  921. host->vpclk = false;
  922. host->double_clk = true;
  923. switch (ios->timing) {
  924. case MMC_TIMING_UHS_SDR104:
  925. case MMC_TIMING_UHS_SDR50:
  926. host->ssc_depth = RTSX_SSC_DEPTH_2M;
  927. host->vpclk = true;
  928. host->double_clk = false;
  929. break;
  930. case MMC_TIMING_MMC_DDR52:
  931. case MMC_TIMING_UHS_DDR50:
  932. case MMC_TIMING_UHS_SDR25:
  933. host->ssc_depth = RTSX_SSC_DEPTH_1M;
  934. break;
  935. default:
  936. host->ssc_depth = RTSX_SSC_DEPTH_500K;
  937. break;
  938. }
  939. host->initial_mode = (ios->clock <= 1000000) ? true : false;
  940. host->clock = ios->clock;
  941. rtsx_pci_switch_clock(pcr, ios->clock, host->ssc_depth,
  942. host->initial_mode, host->double_clk, host->vpclk);
  943. mutex_unlock(&pcr->pcr_mutex);
  944. }
  945. static int sdmmc_get_ro(struct mmc_host *mmc)
  946. {
  947. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  948. struct rtsx_pcr *pcr = host->pcr;
  949. int ro = 0;
  950. u32 val;
  951. if (host->eject)
  952. return -ENOMEDIUM;
  953. mutex_lock(&pcr->pcr_mutex);
  954. rtsx_pci_start_run(pcr);
  955. /* Check SD mechanical write-protect switch */
  956. val = rtsx_pci_readl(pcr, RTSX_BIPR);
  957. dev_dbg(sdmmc_dev(host), "%s: RTSX_BIPR = 0x%08x\n", __func__, val);
  958. if (val & SD_WRITE_PROTECT)
  959. ro = 1;
  960. mutex_unlock(&pcr->pcr_mutex);
  961. return ro;
  962. }
  963. static int sdmmc_get_cd(struct mmc_host *mmc)
  964. {
  965. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  966. struct rtsx_pcr *pcr = host->pcr;
  967. int cd = 0;
  968. u32 val;
  969. if (host->eject)
  970. return cd;
  971. mutex_lock(&pcr->pcr_mutex);
  972. rtsx_pci_start_run(pcr);
  973. /* Check SD card detect */
  974. val = rtsx_pci_card_exist(pcr);
  975. dev_dbg(sdmmc_dev(host), "%s: RTSX_BIPR = 0x%08x\n", __func__, val);
  976. if (val & SD_EXIST)
  977. cd = 1;
  978. mutex_unlock(&pcr->pcr_mutex);
  979. return cd;
  980. }
  981. static int sd_wait_voltage_stable_1(struct realtek_pci_sdmmc *host)
  982. {
  983. struct rtsx_pcr *pcr = host->pcr;
  984. int err;
  985. u8 stat;
  986. /* Reference to Signal Voltage Switch Sequence in SD spec.
  987. * Wait for a period of time so that the card can drive SD_CMD and
  988. * SD_DAT[3:0] to low after sending back CMD11 response.
  989. */
  990. mdelay(1);
  991. /* SD_CMD, SD_DAT[3:0] should be driven to low by card;
  992. * If either one of SD_CMD,SD_DAT[3:0] is not low,
  993. * abort the voltage switch sequence;
  994. */
  995. err = rtsx_pci_read_register(pcr, SD_BUS_STAT, &stat);
  996. if (err < 0)
  997. return err;
  998. if (stat & (SD_CMD_STATUS | SD_DAT3_STATUS | SD_DAT2_STATUS |
  999. SD_DAT1_STATUS | SD_DAT0_STATUS))
  1000. return -EINVAL;
  1001. /* Stop toggle SD clock */
  1002. err = rtsx_pci_write_register(pcr, SD_BUS_STAT,
  1003. 0xFF, SD_CLK_FORCE_STOP);
  1004. if (err < 0)
  1005. return err;
  1006. return 0;
  1007. }
  1008. static int sd_wait_voltage_stable_2(struct realtek_pci_sdmmc *host)
  1009. {
  1010. struct rtsx_pcr *pcr = host->pcr;
  1011. int err;
  1012. u8 stat, mask, val;
  1013. /* Wait 1.8V output of voltage regulator in card stable */
  1014. msleep(50);
  1015. /* Toggle SD clock again */
  1016. err = rtsx_pci_write_register(pcr, SD_BUS_STAT, 0xFF, SD_CLK_TOGGLE_EN);
  1017. if (err < 0)
  1018. return err;
  1019. /* Wait for a period of time so that the card can drive
  1020. * SD_DAT[3:0] to high at 1.8V
  1021. */
  1022. msleep(20);
  1023. /* SD_CMD, SD_DAT[3:0] should be pulled high by host */
  1024. err = rtsx_pci_read_register(pcr, SD_BUS_STAT, &stat);
  1025. if (err < 0)
  1026. return err;
  1027. mask = SD_CMD_STATUS | SD_DAT3_STATUS | SD_DAT2_STATUS |
  1028. SD_DAT1_STATUS | SD_DAT0_STATUS;
  1029. val = SD_CMD_STATUS | SD_DAT3_STATUS | SD_DAT2_STATUS |
  1030. SD_DAT1_STATUS | SD_DAT0_STATUS;
  1031. if ((stat & mask) != val) {
  1032. dev_dbg(sdmmc_dev(host),
  1033. "%s: SD_BUS_STAT = 0x%x\n", __func__, stat);
  1034. rtsx_pci_write_register(pcr, SD_BUS_STAT,
  1035. SD_CLK_TOGGLE_EN | SD_CLK_FORCE_STOP, 0);
  1036. rtsx_pci_write_register(pcr, CARD_CLK_EN, 0xFF, 0);
  1037. return -EINVAL;
  1038. }
  1039. return 0;
  1040. }
  1041. static int sdmmc_switch_voltage(struct mmc_host *mmc, struct mmc_ios *ios)
  1042. {
  1043. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  1044. struct rtsx_pcr *pcr = host->pcr;
  1045. int err = 0;
  1046. u8 voltage;
  1047. dev_dbg(sdmmc_dev(host), "%s: signal_voltage = %d\n",
  1048. __func__, ios->signal_voltage);
  1049. if (host->eject)
  1050. return -ENOMEDIUM;
  1051. err = rtsx_pci_card_exclusive_check(host->pcr, RTSX_SD_CARD);
  1052. if (err)
  1053. return err;
  1054. mutex_lock(&pcr->pcr_mutex);
  1055. rtsx_pci_start_run(pcr);
  1056. if (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_330)
  1057. voltage = OUTPUT_3V3;
  1058. else
  1059. voltage = OUTPUT_1V8;
  1060. if (voltage == OUTPUT_1V8) {
  1061. err = sd_wait_voltage_stable_1(host);
  1062. if (err < 0)
  1063. goto out;
  1064. }
  1065. err = rtsx_pci_switch_output_voltage(pcr, voltage);
  1066. if (err < 0)
  1067. goto out;
  1068. if (voltage == OUTPUT_1V8) {
  1069. err = sd_wait_voltage_stable_2(host);
  1070. if (err < 0)
  1071. goto out;
  1072. }
  1073. out:
  1074. /* Stop toggle SD clock in idle */
  1075. err = rtsx_pci_write_register(pcr, SD_BUS_STAT,
  1076. SD_CLK_TOGGLE_EN | SD_CLK_FORCE_STOP, 0);
  1077. mutex_unlock(&pcr->pcr_mutex);
  1078. return err;
  1079. }
  1080. static int sdmmc_execute_tuning(struct mmc_host *mmc, u32 opcode)
  1081. {
  1082. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  1083. struct rtsx_pcr *pcr = host->pcr;
  1084. int err = 0;
  1085. if (host->eject)
  1086. return -ENOMEDIUM;
  1087. err = rtsx_pci_card_exclusive_check(host->pcr, RTSX_SD_CARD);
  1088. if (err)
  1089. return err;
  1090. mutex_lock(&pcr->pcr_mutex);
  1091. rtsx_pci_start_run(pcr);
  1092. /* Set initial TX phase */
  1093. switch (mmc->ios.timing) {
  1094. case MMC_TIMING_UHS_SDR104:
  1095. err = sd_change_phase(host, SDR104_TX_PHASE(pcr), false);
  1096. break;
  1097. case MMC_TIMING_UHS_SDR50:
  1098. err = sd_change_phase(host, SDR50_TX_PHASE(pcr), false);
  1099. break;
  1100. case MMC_TIMING_UHS_DDR50:
  1101. err = sd_change_phase(host, DDR50_TX_PHASE(pcr), false);
  1102. break;
  1103. default:
  1104. err = 0;
  1105. }
  1106. if (err)
  1107. goto out;
  1108. /* Tuning RX phase */
  1109. if ((mmc->ios.timing == MMC_TIMING_UHS_SDR104) ||
  1110. (mmc->ios.timing == MMC_TIMING_UHS_SDR50))
  1111. err = sd_tuning_rx(host, opcode);
  1112. else if (mmc->ios.timing == MMC_TIMING_UHS_DDR50)
  1113. err = sd_change_phase(host, DDR50_RX_PHASE(pcr), true);
  1114. out:
  1115. mutex_unlock(&pcr->pcr_mutex);
  1116. return err;
  1117. }
  1118. static int sdmmc_init_sd_express(struct mmc_host *mmc, struct mmc_ios *ios)
  1119. {
  1120. u32 relink_time;
  1121. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  1122. struct rtsx_pcr *pcr = host->pcr;
  1123. if (PCI_PID(pcr) == PID_5264) {
  1124. pcie_capability_clear_and_set_word(pcr->pci, PCI_EXP_LNKCTL2,
  1125. PCI_EXP_LNKCTL2_TLS, PCI_EXP_LNKCTL2_TLS_2_5GT);
  1126. pci_write_config_byte(pcr->pci, 0x80e, 0x02);
  1127. pcie_capability_clear_and_set_word(pcr->pci, PCI_EXP_LNKCTL2,
  1128. PCI_EXP_LNKCTL2_TLS, PCI_EXP_LNKCTL2_TLS_5_0GT);
  1129. }
  1130. /* Set relink_time for changing to PCIe card */
  1131. relink_time = 0x8FFF;
  1132. rtsx_pci_write_register(pcr, 0xFF01, 0xFF, relink_time);
  1133. rtsx_pci_write_register(pcr, 0xFF02, 0xFF, relink_time >> 8);
  1134. rtsx_pci_write_register(pcr, 0xFF03, 0x01, relink_time >> 16);
  1135. rtsx_pci_write_register(pcr, PETXCFG, 0x80, 0x80);
  1136. rtsx_pci_write_register(pcr, LDO_VCC_CFG0,
  1137. RTS5261_LDO1_OCP_THD_MASK,
  1138. pcr->option.sd_800mA_ocp_thd);
  1139. if (pcr->ops->disable_auto_blink)
  1140. pcr->ops->disable_auto_blink(pcr);
  1141. if (PCI_PID(pcr) == PID_5264) {
  1142. rtsx_pci_write_register(pcr, RTS5264_AUTOLOAD_CFG2,
  1143. RTS5264_CHIP_RST_N_SEL, RTS5264_CHIP_RST_N_SEL);
  1144. rtsx_pci_write_register(pcr, GPIO_CTL, 0x02, 0x00);
  1145. }
  1146. /* For PCIe/NVMe mode can't enter delink issue */
  1147. pcr->hw_param.interrupt_en &= ~(SD_INT_EN);
  1148. rtsx_pci_writel(pcr, RTSX_BIER, pcr->hw_param.interrupt_en);
  1149. rtsx_pci_write_register(pcr, RTS5260_AUTOLOAD_CFG4,
  1150. RTS5261_AUX_CLK_16M_EN, RTS5261_AUX_CLK_16M_EN);
  1151. rtsx_pci_write_register(pcr, RTS5261_FW_CFG0,
  1152. RTS5261_FW_ENTER_EXPRESS, RTS5261_FW_ENTER_EXPRESS);
  1153. rtsx_pci_write_register(pcr, RTS5261_FW_CFG1,
  1154. RTS5261_MCU_CLOCK_GATING, RTS5261_MCU_CLOCK_GATING);
  1155. rtsx_pci_write_register(pcr, RTS5261_FW_CFG1,
  1156. RTS5261_MCU_BUS_SEL_MASK | RTS5261_MCU_CLOCK_SEL_MASK
  1157. | RTS5261_DRIVER_ENABLE_FW,
  1158. RTS5261_MCU_CLOCK_SEL_16M | RTS5261_DRIVER_ENABLE_FW);
  1159. host->eject = true;
  1160. return 0;
  1161. }
  1162. static const struct mmc_host_ops realtek_pci_sdmmc_ops = {
  1163. .pre_req = sdmmc_pre_req,
  1164. .post_req = sdmmc_post_req,
  1165. .request = sdmmc_request,
  1166. .set_ios = sdmmc_set_ios,
  1167. .get_ro = sdmmc_get_ro,
  1168. .get_cd = sdmmc_get_cd,
  1169. .start_signal_voltage_switch = sdmmc_switch_voltage,
  1170. .execute_tuning = sdmmc_execute_tuning,
  1171. .init_sd_express = sdmmc_init_sd_express,
  1172. };
  1173. static void init_extra_caps(struct realtek_pci_sdmmc *host)
  1174. {
  1175. struct mmc_host *mmc = host->mmc;
  1176. struct rtsx_pcr *pcr = host->pcr;
  1177. dev_dbg(sdmmc_dev(host), "pcr->extra_caps = 0x%x\n", pcr->extra_caps);
  1178. if (pcr->extra_caps & EXTRA_CAPS_SD_SDR50)
  1179. mmc->caps |= MMC_CAP_UHS_SDR50;
  1180. if (pcr->extra_caps & EXTRA_CAPS_SD_SDR104)
  1181. mmc->caps |= MMC_CAP_UHS_SDR104;
  1182. if (pcr->extra_caps & EXTRA_CAPS_SD_DDR50)
  1183. mmc->caps |= MMC_CAP_UHS_DDR50;
  1184. if (pcr->extra_caps & EXTRA_CAPS_MMC_HSDDR)
  1185. mmc->caps |= MMC_CAP_1_8V_DDR;
  1186. if (pcr->extra_caps & EXTRA_CAPS_MMC_8BIT)
  1187. mmc->caps |= MMC_CAP_8_BIT_DATA;
  1188. if (pcr->extra_caps & EXTRA_CAPS_NO_MMC)
  1189. mmc->caps2 |= MMC_CAP2_NO_MMC;
  1190. if (pcr->extra_caps & EXTRA_CAPS_SD_EXPRESS)
  1191. mmc->caps2 |= MMC_CAP2_SD_EXP | MMC_CAP2_SD_EXP_1_2V;
  1192. }
  1193. static void realtek_init_host(struct realtek_pci_sdmmc *host)
  1194. {
  1195. struct mmc_host *mmc = host->mmc;
  1196. struct rtsx_pcr *pcr = host->pcr;
  1197. mmc->f_min = 250000;
  1198. mmc->f_max = 208000000;
  1199. mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195;
  1200. mmc->caps = MMC_CAP_4_BIT_DATA | MMC_CAP_SD_HIGHSPEED |
  1201. MMC_CAP_MMC_HIGHSPEED | MMC_CAP_BUS_WIDTH_TEST |
  1202. MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;
  1203. if (pcr->rtd3_en)
  1204. mmc->caps = mmc->caps | MMC_CAP_AGGRESSIVE_PM;
  1205. mmc->caps2 = MMC_CAP2_NO_PRESCAN_POWERUP | MMC_CAP2_FULL_PWR_CYCLE |
  1206. MMC_CAP2_NO_SDIO;
  1207. mmc->max_current_330 = 400;
  1208. mmc->max_current_180 = 800;
  1209. mmc->ops = &realtek_pci_sdmmc_ops;
  1210. init_extra_caps(host);
  1211. mmc->max_segs = 256;
  1212. mmc->max_seg_size = 65536;
  1213. mmc->max_blk_size = 512;
  1214. mmc->max_blk_count = 65535;
  1215. mmc->max_req_size = 524288;
  1216. }
  1217. static void rtsx_pci_sdmmc_card_event(struct platform_device *pdev)
  1218. {
  1219. struct realtek_pci_sdmmc *host = platform_get_drvdata(pdev);
  1220. host->cookie = -1;
  1221. mmc_detect_change(host->mmc, 0);
  1222. }
  1223. static int rtsx_pci_sdmmc_drv_probe(struct platform_device *pdev)
  1224. {
  1225. struct mmc_host *mmc;
  1226. struct realtek_pci_sdmmc *host;
  1227. struct rtsx_pcr *pcr;
  1228. struct pcr_handle *handle = pdev->dev.platform_data;
  1229. int ret;
  1230. if (!handle)
  1231. return -ENXIO;
  1232. pcr = handle->pcr;
  1233. if (!pcr)
  1234. return -ENXIO;
  1235. dev_dbg(&(pdev->dev), ": Realtek PCI-E SDMMC controller found\n");
  1236. mmc = mmc_alloc_host(sizeof(*host), &pdev->dev);
  1237. if (!mmc)
  1238. return -ENOMEM;
  1239. host = mmc_priv(mmc);
  1240. host->pcr = pcr;
  1241. mmc->ios.power_delay_ms = 5;
  1242. host->mmc = mmc;
  1243. host->pdev = pdev;
  1244. host->cookie = -1;
  1245. host->prev_power_state = MMC_POWER_OFF;
  1246. INIT_WORK(&host->work, sd_request);
  1247. platform_set_drvdata(pdev, host);
  1248. pcr->slots[RTSX_SD_CARD].p_dev = pdev;
  1249. pcr->slots[RTSX_SD_CARD].card_event = rtsx_pci_sdmmc_card_event;
  1250. mutex_init(&host->host_mutex);
  1251. realtek_init_host(host);
  1252. pm_runtime_no_callbacks(&pdev->dev);
  1253. pm_runtime_set_active(&pdev->dev);
  1254. pm_runtime_enable(&pdev->dev);
  1255. pm_runtime_set_autosuspend_delay(&pdev->dev, 200);
  1256. pm_runtime_mark_last_busy(&pdev->dev);
  1257. pm_runtime_use_autosuspend(&pdev->dev);
  1258. ret = mmc_add_host(mmc);
  1259. if (ret) {
  1260. pm_runtime_dont_use_autosuspend(&pdev->dev);
  1261. pm_runtime_disable(&pdev->dev);
  1262. mmc_free_host(mmc);
  1263. return ret;
  1264. }
  1265. return 0;
  1266. }
  1267. static void rtsx_pci_sdmmc_drv_remove(struct platform_device *pdev)
  1268. {
  1269. struct realtek_pci_sdmmc *host = platform_get_drvdata(pdev);
  1270. struct rtsx_pcr *pcr;
  1271. struct mmc_host *mmc;
  1272. pcr = host->pcr;
  1273. pcr->slots[RTSX_SD_CARD].p_dev = NULL;
  1274. pcr->slots[RTSX_SD_CARD].card_event = NULL;
  1275. mmc = host->mmc;
  1276. cancel_work_sync(&host->work);
  1277. mutex_lock(&host->host_mutex);
  1278. if (host->mrq) {
  1279. dev_dbg(&(pdev->dev),
  1280. "%s: Controller removed during transfer\n",
  1281. mmc_hostname(mmc));
  1282. rtsx_pci_complete_unfinished_transfer(pcr);
  1283. host->mrq->cmd->error = -ENOMEDIUM;
  1284. if (host->mrq->stop)
  1285. host->mrq->stop->error = -ENOMEDIUM;
  1286. mmc_request_done(mmc, host->mrq);
  1287. }
  1288. mutex_unlock(&host->host_mutex);
  1289. mmc_remove_host(mmc);
  1290. host->eject = true;
  1291. flush_work(&host->work);
  1292. pm_runtime_dont_use_autosuspend(&pdev->dev);
  1293. pm_runtime_disable(&pdev->dev);
  1294. mmc_free_host(mmc);
  1295. dev_dbg(&(pdev->dev),
  1296. ": Realtek PCI-E SDMMC controller has been removed\n");
  1297. }
  1298. static const struct platform_device_id rtsx_pci_sdmmc_ids[] = {
  1299. {
  1300. .name = DRV_NAME_RTSX_PCI_SDMMC,
  1301. }, {
  1302. /* sentinel */
  1303. }
  1304. };
  1305. MODULE_DEVICE_TABLE(platform, rtsx_pci_sdmmc_ids);
  1306. static struct platform_driver rtsx_pci_sdmmc_driver = {
  1307. .probe = rtsx_pci_sdmmc_drv_probe,
  1308. .remove_new = rtsx_pci_sdmmc_drv_remove,
  1309. .id_table = rtsx_pci_sdmmc_ids,
  1310. .driver = {
  1311. .name = DRV_NAME_RTSX_PCI_SDMMC,
  1312. .probe_type = PROBE_PREFER_ASYNCHRONOUS,
  1313. },
  1314. };
  1315. module_platform_driver(rtsx_pci_sdmmc_driver);
  1316. MODULE_LICENSE("GPL");
  1317. MODULE_AUTHOR("Wei WANG <wei_wang@realsil.com.cn>");
  1318. MODULE_DESCRIPTION("Realtek PCI-E SD/MMC Card Host Driver");