sdhci-brcmstb.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * sdhci-brcmstb.c Support for SDHCI on Broadcom BRCMSTB SoC's
  4. *
  5. * Copyright (C) 2015 Broadcom Corporation
  6. */
  7. #include <linux/io.h>
  8. #include <linux/iopoll.h>
  9. #include <linux/mmc/host.h>
  10. #include <linux/module.h>
  11. #include <linux/of.h>
  12. #include <linux/bitops.h>
  13. #include <linux/delay.h>
  14. #include "sdhci-cqhci.h"
  15. #include "sdhci-pltfm.h"
  16. #include "cqhci.h"
  17. #define SDHCI_VENDOR 0x78
  18. #define SDHCI_VENDOR_ENHANCED_STRB 0x1
  19. #define SDHCI_VENDOR_GATE_SDCLK_EN 0x2
  20. #define BRCMSTB_MATCH_FLAGS_NO_64BIT BIT(0)
  21. #define BRCMSTB_MATCH_FLAGS_BROKEN_TIMEOUT BIT(1)
  22. #define BRCMSTB_MATCH_FLAGS_HAS_CLOCK_GATE BIT(2)
  23. #define BRCMSTB_MATCH_FLAGS_USE_CARD_BUSY BIT(4)
  24. #define BRCMSTB_PRIV_FLAGS_HAS_CQE BIT(0)
  25. #define BRCMSTB_PRIV_FLAGS_GATE_CLOCK BIT(1)
  26. #define SDHCI_ARASAN_CQE_BASE_ADDR 0x200
  27. #define SDIO_CFG_CQ_CAPABILITY 0x4c
  28. #define SDIO_CFG_CQ_CAPABILITY_FMUL GENMASK(13, 12)
  29. #define SDIO_CFG_CTRL 0x0
  30. #define SDIO_CFG_CTRL_SDCD_N_TEST_EN BIT(31)
  31. #define SDIO_CFG_CTRL_SDCD_N_TEST_LEV BIT(30)
  32. #define SDIO_CFG_MAX_50MHZ_MODE 0x1ac
  33. #define SDIO_CFG_MAX_50MHZ_MODE_STRAP_OVERRIDE BIT(31)
  34. #define SDIO_CFG_MAX_50MHZ_MODE_ENABLE BIT(0)
  35. #define MMC_CAP_HSE_MASK (MMC_CAP2_HSX00_1_2V | MMC_CAP2_HSX00_1_8V)
  36. /* Select all SD UHS type I SDR speed above 50MB/s */
  37. #define MMC_CAP_UHS_I_SDR_MASK (MMC_CAP_UHS_SDR50 | MMC_CAP_UHS_SDR104)
  38. struct sdhci_brcmstb_priv {
  39. void __iomem *cfg_regs;
  40. unsigned int flags;
  41. struct clk *base_clk;
  42. u32 base_freq_hz;
  43. };
  44. struct brcmstb_match_priv {
  45. void (*cfginit)(struct sdhci_host *host);
  46. void (*hs400es)(struct mmc_host *mmc, struct mmc_ios *ios);
  47. struct sdhci_ops *ops;
  48. const unsigned int flags;
  49. };
  50. static inline void enable_clock_gating(struct sdhci_host *host)
  51. {
  52. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  53. struct sdhci_brcmstb_priv *priv = sdhci_pltfm_priv(pltfm_host);
  54. u32 reg;
  55. if (!(priv->flags & BRCMSTB_PRIV_FLAGS_GATE_CLOCK))
  56. return;
  57. reg = sdhci_readl(host, SDHCI_VENDOR);
  58. reg |= SDHCI_VENDOR_GATE_SDCLK_EN;
  59. sdhci_writel(host, reg, SDHCI_VENDOR);
  60. }
  61. static void brcmstb_reset(struct sdhci_host *host, u8 mask)
  62. {
  63. sdhci_and_cqhci_reset(host, mask);
  64. /* Reset will clear this, so re-enable it */
  65. enable_clock_gating(host);
  66. }
  67. static void brcmstb_sdhci_reset_cmd_data(struct sdhci_host *host, u8 mask)
  68. {
  69. u32 new_mask = (mask & (SDHCI_RESET_CMD | SDHCI_RESET_DATA)) << 24;
  70. int ret;
  71. u32 reg;
  72. /*
  73. * SDHCI_CLOCK_CONTROL register CARD_EN and CLOCK_INT_EN bits shall
  74. * be set along with SOFTWARE_RESET register RESET_CMD or RESET_DATA
  75. * bits, hence access SDHCI_CLOCK_CONTROL register as 32-bit register
  76. */
  77. new_mask |= SDHCI_CLOCK_CARD_EN | SDHCI_CLOCK_INT_EN;
  78. reg = sdhci_readl(host, SDHCI_CLOCK_CONTROL);
  79. sdhci_writel(host, reg | new_mask, SDHCI_CLOCK_CONTROL);
  80. reg = sdhci_readb(host, SDHCI_SOFTWARE_RESET);
  81. ret = read_poll_timeout_atomic(sdhci_readb, reg, !(reg & mask),
  82. 10, 10000, false,
  83. host, SDHCI_SOFTWARE_RESET);
  84. if (ret) {
  85. pr_err("%s: Reset 0x%x never completed.\n",
  86. mmc_hostname(host->mmc), (int)mask);
  87. sdhci_err_stats_inc(host, CTRL_TIMEOUT);
  88. sdhci_dumpregs(host);
  89. }
  90. }
  91. static void brcmstb_reset_74165b0(struct sdhci_host *host, u8 mask)
  92. {
  93. /* take care of RESET_ALL as usual */
  94. if (mask & SDHCI_RESET_ALL)
  95. sdhci_and_cqhci_reset(host, SDHCI_RESET_ALL);
  96. /* cmd and/or data treated differently on this core */
  97. if (mask & (SDHCI_RESET_CMD | SDHCI_RESET_DATA))
  98. brcmstb_sdhci_reset_cmd_data(host, mask);
  99. /* Reset will clear this, so re-enable it */
  100. enable_clock_gating(host);
  101. }
  102. static void sdhci_brcmstb_hs400es(struct mmc_host *mmc, struct mmc_ios *ios)
  103. {
  104. struct sdhci_host *host = mmc_priv(mmc);
  105. u32 reg;
  106. dev_dbg(mmc_dev(mmc), "%s(): Setting HS400-Enhanced-Strobe mode\n",
  107. __func__);
  108. reg = readl(host->ioaddr + SDHCI_VENDOR);
  109. if (ios->enhanced_strobe)
  110. reg |= SDHCI_VENDOR_ENHANCED_STRB;
  111. else
  112. reg &= ~SDHCI_VENDOR_ENHANCED_STRB;
  113. writel(reg, host->ioaddr + SDHCI_VENDOR);
  114. }
  115. static void sdhci_brcmstb_set_clock(struct sdhci_host *host, unsigned int clock)
  116. {
  117. u16 clk;
  118. host->mmc->actual_clock = 0;
  119. clk = sdhci_calc_clk(host, clock, &host->mmc->actual_clock);
  120. sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
  121. if (clock == 0)
  122. return;
  123. sdhci_enable_clk(host, clk);
  124. }
  125. static void sdhci_brcmstb_set_uhs_signaling(struct sdhci_host *host,
  126. unsigned int timing)
  127. {
  128. u16 ctrl_2;
  129. dev_dbg(mmc_dev(host->mmc), "%s: Setting UHS signaling for %d timing\n",
  130. __func__, timing);
  131. ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
  132. /* Select Bus Speed Mode for host */
  133. ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
  134. if ((timing == MMC_TIMING_MMC_HS200) ||
  135. (timing == MMC_TIMING_UHS_SDR104))
  136. ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
  137. else if (timing == MMC_TIMING_UHS_SDR12)
  138. ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
  139. else if (timing == MMC_TIMING_SD_HS ||
  140. timing == MMC_TIMING_MMC_HS ||
  141. timing == MMC_TIMING_UHS_SDR25)
  142. ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
  143. else if (timing == MMC_TIMING_UHS_SDR50)
  144. ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
  145. else if ((timing == MMC_TIMING_UHS_DDR50) ||
  146. (timing == MMC_TIMING_MMC_DDR52))
  147. ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
  148. else if (timing == MMC_TIMING_MMC_HS400)
  149. ctrl_2 |= SDHCI_CTRL_HS400; /* Non-standard */
  150. sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
  151. }
  152. static void sdhci_brcmstb_cfginit_2712(struct sdhci_host *host)
  153. {
  154. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  155. struct sdhci_brcmstb_priv *brcmstb_priv = sdhci_pltfm_priv(pltfm_host);
  156. u32 reg;
  157. /*
  158. * If we support a speed that requires tuning,
  159. * then select the delay line PHY as the clock source.
  160. */
  161. if ((host->mmc->caps & MMC_CAP_UHS_I_SDR_MASK) || (host->mmc->caps2 & MMC_CAP_HSE_MASK)) {
  162. reg = readl(brcmstb_priv->cfg_regs + SDIO_CFG_MAX_50MHZ_MODE);
  163. reg &= ~SDIO_CFG_MAX_50MHZ_MODE_ENABLE;
  164. reg |= SDIO_CFG_MAX_50MHZ_MODE_STRAP_OVERRIDE;
  165. writel(reg, brcmstb_priv->cfg_regs + SDIO_CFG_MAX_50MHZ_MODE);
  166. }
  167. if ((host->mmc->caps & MMC_CAP_NONREMOVABLE) ||
  168. (host->mmc->caps & MMC_CAP_NEEDS_POLL)) {
  169. /* Force presence */
  170. reg = readl(brcmstb_priv->cfg_regs + SDIO_CFG_CTRL);
  171. reg &= ~SDIO_CFG_CTRL_SDCD_N_TEST_LEV;
  172. reg |= SDIO_CFG_CTRL_SDCD_N_TEST_EN;
  173. writel(reg, brcmstb_priv->cfg_regs + SDIO_CFG_CTRL);
  174. }
  175. }
  176. static void sdhci_brcmstb_dumpregs(struct mmc_host *mmc)
  177. {
  178. sdhci_dumpregs(mmc_priv(mmc));
  179. }
  180. static void sdhci_brcmstb_cqe_enable(struct mmc_host *mmc)
  181. {
  182. struct sdhci_host *host = mmc_priv(mmc);
  183. u32 reg;
  184. reg = sdhci_readl(host, SDHCI_PRESENT_STATE);
  185. while (reg & SDHCI_DATA_AVAILABLE) {
  186. sdhci_readl(host, SDHCI_BUFFER);
  187. reg = sdhci_readl(host, SDHCI_PRESENT_STATE);
  188. }
  189. sdhci_cqe_enable(mmc);
  190. }
  191. static const struct cqhci_host_ops sdhci_brcmstb_cqhci_ops = {
  192. .enable = sdhci_brcmstb_cqe_enable,
  193. .disable = sdhci_cqe_disable,
  194. .dumpregs = sdhci_brcmstb_dumpregs,
  195. };
  196. static struct sdhci_ops sdhci_brcmstb_ops = {
  197. .set_clock = sdhci_set_clock,
  198. .set_bus_width = sdhci_set_bus_width,
  199. .reset = sdhci_reset,
  200. .set_uhs_signaling = sdhci_set_uhs_signaling,
  201. };
  202. static struct sdhci_ops sdhci_brcmstb_ops_2712 = {
  203. .set_clock = sdhci_set_clock,
  204. .set_power = sdhci_set_power_and_bus_voltage,
  205. .set_bus_width = sdhci_set_bus_width,
  206. .reset = sdhci_reset,
  207. .set_uhs_signaling = sdhci_set_uhs_signaling,
  208. };
  209. static struct sdhci_ops sdhci_brcmstb_ops_7216 = {
  210. .set_clock = sdhci_brcmstb_set_clock,
  211. .set_bus_width = sdhci_set_bus_width,
  212. .reset = brcmstb_reset,
  213. .set_uhs_signaling = sdhci_brcmstb_set_uhs_signaling,
  214. };
  215. static struct sdhci_ops sdhci_brcmstb_ops_74165b0 = {
  216. .set_clock = sdhci_brcmstb_set_clock,
  217. .set_bus_width = sdhci_set_bus_width,
  218. .reset = brcmstb_reset_74165b0,
  219. .set_uhs_signaling = sdhci_brcmstb_set_uhs_signaling,
  220. };
  221. static const struct brcmstb_match_priv match_priv_2712 = {
  222. .cfginit = sdhci_brcmstb_cfginit_2712,
  223. .ops = &sdhci_brcmstb_ops_2712,
  224. };
  225. static struct brcmstb_match_priv match_priv_7425 = {
  226. .flags = BRCMSTB_MATCH_FLAGS_NO_64BIT |
  227. BRCMSTB_MATCH_FLAGS_BROKEN_TIMEOUT,
  228. .ops = &sdhci_brcmstb_ops,
  229. };
  230. static struct brcmstb_match_priv match_priv_7445 = {
  231. .flags = BRCMSTB_MATCH_FLAGS_BROKEN_TIMEOUT,
  232. .ops = &sdhci_brcmstb_ops,
  233. };
  234. static const struct brcmstb_match_priv match_priv_7216 = {
  235. .flags = BRCMSTB_MATCH_FLAGS_HAS_CLOCK_GATE,
  236. .hs400es = sdhci_brcmstb_hs400es,
  237. .ops = &sdhci_brcmstb_ops_7216,
  238. };
  239. static struct brcmstb_match_priv match_priv_74165b0 = {
  240. .flags = BRCMSTB_MATCH_FLAGS_HAS_CLOCK_GATE,
  241. .hs400es = sdhci_brcmstb_hs400es,
  242. .ops = &sdhci_brcmstb_ops_74165b0,
  243. };
  244. static const struct of_device_id __maybe_unused sdhci_brcm_of_match[] = {
  245. { .compatible = "brcm,bcm2712-sdhci", .data = &match_priv_2712 },
  246. { .compatible = "brcm,bcm7425-sdhci", .data = &match_priv_7425 },
  247. { .compatible = "brcm,bcm7445-sdhci", .data = &match_priv_7445 },
  248. { .compatible = "brcm,bcm7216-sdhci", .data = &match_priv_7216 },
  249. { .compatible = "brcm,bcm74165b0-sdhci", .data = &match_priv_74165b0 },
  250. {},
  251. };
  252. static u32 sdhci_brcmstb_cqhci_irq(struct sdhci_host *host, u32 intmask)
  253. {
  254. int cmd_error = 0;
  255. int data_error = 0;
  256. if (!sdhci_cqe_irq(host, intmask, &cmd_error, &data_error))
  257. return intmask;
  258. cqhci_irq(host->mmc, intmask, cmd_error, data_error);
  259. return 0;
  260. }
  261. static int sdhci_brcmstb_add_host(struct sdhci_host *host,
  262. struct sdhci_brcmstb_priv *priv)
  263. {
  264. struct cqhci_host *cq_host;
  265. bool dma64;
  266. int ret;
  267. if ((priv->flags & BRCMSTB_PRIV_FLAGS_HAS_CQE) == 0)
  268. return sdhci_add_host(host);
  269. dev_dbg(mmc_dev(host->mmc), "CQE is enabled\n");
  270. host->mmc->caps2 |= MMC_CAP2_CQE | MMC_CAP2_CQE_DCMD;
  271. ret = sdhci_setup_host(host);
  272. if (ret)
  273. return ret;
  274. cq_host = devm_kzalloc(mmc_dev(host->mmc),
  275. sizeof(*cq_host), GFP_KERNEL);
  276. if (!cq_host) {
  277. ret = -ENOMEM;
  278. goto cleanup;
  279. }
  280. cq_host->mmio = host->ioaddr + SDHCI_ARASAN_CQE_BASE_ADDR;
  281. cq_host->ops = &sdhci_brcmstb_cqhci_ops;
  282. dma64 = host->flags & SDHCI_USE_64_BIT_DMA;
  283. if (dma64) {
  284. dev_dbg(mmc_dev(host->mmc), "Using 64 bit DMA\n");
  285. cq_host->caps |= CQHCI_TASK_DESC_SZ_128;
  286. }
  287. ret = cqhci_init(cq_host, host->mmc, dma64);
  288. if (ret)
  289. goto cleanup;
  290. ret = __sdhci_add_host(host);
  291. if (ret)
  292. goto cleanup;
  293. return 0;
  294. cleanup:
  295. sdhci_cleanup_host(host);
  296. return ret;
  297. }
  298. static int sdhci_brcmstb_probe(struct platform_device *pdev)
  299. {
  300. const struct brcmstb_match_priv *match_priv;
  301. struct sdhci_pltfm_data brcmstb_pdata;
  302. struct sdhci_pltfm_host *pltfm_host;
  303. const struct of_device_id *match;
  304. struct sdhci_brcmstb_priv *priv;
  305. u32 actual_clock_mhz;
  306. struct sdhci_host *host;
  307. struct clk *clk;
  308. struct clk *base_clk = NULL;
  309. int res;
  310. match = of_match_node(sdhci_brcm_of_match, pdev->dev.of_node);
  311. match_priv = match->data;
  312. dev_dbg(&pdev->dev, "Probe found match for %s\n", match->compatible);
  313. clk = devm_clk_get_optional_enabled(&pdev->dev, NULL);
  314. if (IS_ERR(clk))
  315. return dev_err_probe(&pdev->dev, PTR_ERR(clk),
  316. "Failed to get and enable clock from Device Tree\n");
  317. memset(&brcmstb_pdata, 0, sizeof(brcmstb_pdata));
  318. brcmstb_pdata.ops = match_priv->ops;
  319. host = sdhci_pltfm_init(pdev, &brcmstb_pdata,
  320. sizeof(struct sdhci_brcmstb_priv));
  321. if (IS_ERR(host))
  322. return PTR_ERR(host);
  323. pltfm_host = sdhci_priv(host);
  324. priv = sdhci_pltfm_priv(pltfm_host);
  325. if (device_property_read_bool(&pdev->dev, "supports-cqe")) {
  326. priv->flags |= BRCMSTB_PRIV_FLAGS_HAS_CQE;
  327. match_priv->ops->irq = sdhci_brcmstb_cqhci_irq;
  328. }
  329. /* Map in the non-standard CFG registers */
  330. priv->cfg_regs = devm_platform_get_and_ioremap_resource(pdev, 1, NULL);
  331. if (IS_ERR(priv->cfg_regs)) {
  332. res = PTR_ERR(priv->cfg_regs);
  333. goto err;
  334. }
  335. sdhci_get_of_property(pdev);
  336. res = mmc_of_parse(host->mmc);
  337. if (res)
  338. goto err;
  339. /*
  340. * Automatic clock gating does not work for SD cards that may
  341. * voltage switch so only enable it for non-removable devices.
  342. */
  343. if ((match_priv->flags & BRCMSTB_MATCH_FLAGS_HAS_CLOCK_GATE) &&
  344. (host->mmc->caps & MMC_CAP_NONREMOVABLE))
  345. priv->flags |= BRCMSTB_PRIV_FLAGS_GATE_CLOCK;
  346. /*
  347. * If the chip has enhanced strobe and it's enabled, add
  348. * callback
  349. */
  350. if (match_priv->hs400es &&
  351. (host->mmc->caps2 & MMC_CAP2_HS400_ES))
  352. host->mmc_host_ops.hs400_enhanced_strobe = match_priv->hs400es;
  353. if (match_priv->cfginit)
  354. match_priv->cfginit(host);
  355. /*
  356. * Supply the existing CAPS, but clear the UHS modes. This
  357. * will allow these modes to be specified by device tree
  358. * properties through mmc_of_parse().
  359. */
  360. sdhci_read_caps(host);
  361. if (match_priv->flags & BRCMSTB_MATCH_FLAGS_NO_64BIT)
  362. host->caps &= ~SDHCI_CAN_64BIT;
  363. host->caps1 &= ~(SDHCI_SUPPORT_SDR50 | SDHCI_SUPPORT_SDR104 |
  364. SDHCI_SUPPORT_DDR50);
  365. if (match_priv->flags & BRCMSTB_MATCH_FLAGS_BROKEN_TIMEOUT)
  366. host->quirks |= SDHCI_QUIRK_BROKEN_TIMEOUT_VAL;
  367. if (!(match_priv->flags & BRCMSTB_MATCH_FLAGS_USE_CARD_BUSY))
  368. host->mmc_host_ops.card_busy = NULL;
  369. /* Change the base clock frequency if the DT property exists */
  370. if (device_property_read_u32(&pdev->dev, "clock-frequency",
  371. &priv->base_freq_hz) != 0)
  372. goto add_host;
  373. base_clk = devm_clk_get_optional(&pdev->dev, "sdio_freq");
  374. if (IS_ERR(base_clk)) {
  375. dev_warn(&pdev->dev, "Clock for \"sdio_freq\" not found\n");
  376. goto add_host;
  377. }
  378. res = clk_prepare_enable(base_clk);
  379. if (res)
  380. goto err;
  381. /* set improved clock rate */
  382. clk_set_rate(base_clk, priv->base_freq_hz);
  383. actual_clock_mhz = clk_get_rate(base_clk) / 1000000;
  384. host->caps &= ~SDHCI_CLOCK_V3_BASE_MASK;
  385. host->caps |= (actual_clock_mhz << SDHCI_CLOCK_BASE_SHIFT);
  386. /* Disable presets because they are now incorrect */
  387. host->quirks2 |= SDHCI_QUIRK2_PRESET_VALUE_BROKEN;
  388. dev_dbg(&pdev->dev, "Base Clock Frequency changed to %dMHz\n",
  389. actual_clock_mhz);
  390. priv->base_clk = base_clk;
  391. add_host:
  392. res = sdhci_brcmstb_add_host(host, priv);
  393. if (res)
  394. goto err;
  395. pltfm_host->clk = clk;
  396. return res;
  397. err:
  398. sdhci_pltfm_free(pdev);
  399. clk_disable_unprepare(base_clk);
  400. return res;
  401. }
  402. static void sdhci_brcmstb_shutdown(struct platform_device *pdev)
  403. {
  404. sdhci_pltfm_suspend(&pdev->dev);
  405. }
  406. MODULE_DEVICE_TABLE(of, sdhci_brcm_of_match);
  407. #ifdef CONFIG_PM_SLEEP
  408. static int sdhci_brcmstb_suspend(struct device *dev)
  409. {
  410. struct sdhci_host *host = dev_get_drvdata(dev);
  411. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  412. struct sdhci_brcmstb_priv *priv = sdhci_pltfm_priv(pltfm_host);
  413. int ret;
  414. clk_disable_unprepare(priv->base_clk);
  415. if (host->mmc->caps2 & MMC_CAP2_CQE) {
  416. ret = cqhci_suspend(host->mmc);
  417. if (ret)
  418. return ret;
  419. }
  420. return sdhci_pltfm_suspend(dev);
  421. }
  422. static int sdhci_brcmstb_resume(struct device *dev)
  423. {
  424. struct sdhci_host *host = dev_get_drvdata(dev);
  425. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  426. struct sdhci_brcmstb_priv *priv = sdhci_pltfm_priv(pltfm_host);
  427. int ret;
  428. ret = sdhci_pltfm_resume(dev);
  429. if (!ret && priv->base_freq_hz) {
  430. ret = clk_prepare_enable(priv->base_clk);
  431. /*
  432. * Note: using clk_get_rate() below as clk_get_rate()
  433. * honors CLK_GET_RATE_NOCACHE attribute, but clk_set_rate()
  434. * may do implicit get_rate() calls that do not honor
  435. * CLK_GET_RATE_NOCACHE.
  436. */
  437. if (!ret &&
  438. (clk_get_rate(priv->base_clk) != priv->base_freq_hz))
  439. ret = clk_set_rate(priv->base_clk, priv->base_freq_hz);
  440. }
  441. if (host->mmc->caps2 & MMC_CAP2_CQE)
  442. ret = cqhci_resume(host->mmc);
  443. return ret;
  444. }
  445. #endif
  446. static const struct dev_pm_ops sdhci_brcmstb_pmops = {
  447. SET_SYSTEM_SLEEP_PM_OPS(sdhci_brcmstb_suspend, sdhci_brcmstb_resume)
  448. };
  449. static struct platform_driver sdhci_brcmstb_driver = {
  450. .driver = {
  451. .name = "sdhci-brcmstb",
  452. .probe_type = PROBE_PREFER_ASYNCHRONOUS,
  453. .pm = &sdhci_brcmstb_pmops,
  454. .of_match_table = of_match_ptr(sdhci_brcm_of_match),
  455. },
  456. .probe = sdhci_brcmstb_probe,
  457. .remove_new = sdhci_pltfm_remove,
  458. .shutdown = sdhci_brcmstb_shutdown,
  459. };
  460. module_platform_driver(sdhci_brcmstb_driver);
  461. MODULE_DESCRIPTION("SDHCI driver for Broadcom BRCMSTB SoCs");
  462. MODULE_AUTHOR("Broadcom");
  463. MODULE_LICENSE("GPL v2");