sdhci-xenon-phy.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * PHY support for Xenon SDHC
  4. *
  5. * Copyright (C) 2016 Marvell, All Rights Reserved.
  6. *
  7. * Author: Hu Ziji <huziji@marvell.com>
  8. * Date: 2016-8-24
  9. */
  10. #include <linux/slab.h>
  11. #include <linux/delay.h>
  12. #include <linux/ktime.h>
  13. #include <linux/iopoll.h>
  14. #include <linux/of_address.h>
  15. #include "sdhci-pltfm.h"
  16. #include "sdhci-xenon.h"
  17. /* Register base for eMMC PHY 5.0 Version */
  18. #define XENON_EMMC_5_0_PHY_REG_BASE 0x0160
  19. /* Register base for eMMC PHY 5.1 Version */
  20. #define XENON_EMMC_PHY_REG_BASE 0x0170
  21. #define XENON_EMMC_PHY_TIMING_ADJUST XENON_EMMC_PHY_REG_BASE
  22. #define XENON_EMMC_5_0_PHY_TIMING_ADJUST XENON_EMMC_5_0_PHY_REG_BASE
  23. #define XENON_TIMING_ADJUST_SLOW_MODE BIT(29)
  24. #define XENON_TIMING_ADJUST_SDIO_MODE BIT(28)
  25. #define XENON_SAMPL_INV_QSP_PHASE_SELECT BIT(18)
  26. #define XENON_SAMPL_INV_QSP_PHASE_SELECT_SHIFT 18
  27. #define XENON_PHY_INITIALIZAION BIT(31)
  28. #define XENON_WAIT_CYCLE_BEFORE_USING_MASK 0xF
  29. #define XENON_WAIT_CYCLE_BEFORE_USING_SHIFT 12
  30. #define XENON_FC_SYNC_EN_DURATION_MASK 0xF
  31. #define XENON_FC_SYNC_EN_DURATION_SHIFT 8
  32. #define XENON_FC_SYNC_RST_EN_DURATION_MASK 0xF
  33. #define XENON_FC_SYNC_RST_EN_DURATION_SHIFT 4
  34. #define XENON_FC_SYNC_RST_DURATION_MASK 0xF
  35. #define XENON_FC_SYNC_RST_DURATION_SHIFT 0
  36. #define XENON_EMMC_PHY_FUNC_CONTROL (XENON_EMMC_PHY_REG_BASE + 0x4)
  37. #define XENON_EMMC_5_0_PHY_FUNC_CONTROL \
  38. (XENON_EMMC_5_0_PHY_REG_BASE + 0x4)
  39. #define XENON_ASYNC_DDRMODE_MASK BIT(23)
  40. #define XENON_ASYNC_DDRMODE_SHIFT 23
  41. #define XENON_CMD_DDR_MODE BIT(16)
  42. #define XENON_DQ_DDR_MODE_SHIFT 8
  43. #define XENON_DQ_DDR_MODE_MASK 0xFF
  44. #define XENON_DQ_ASYNC_MODE BIT(4)
  45. #define XENON_EMMC_PHY_PAD_CONTROL (XENON_EMMC_PHY_REG_BASE + 0x8)
  46. #define XENON_EMMC_5_0_PHY_PAD_CONTROL \
  47. (XENON_EMMC_5_0_PHY_REG_BASE + 0x8)
  48. #define XENON_REC_EN_SHIFT 24
  49. #define XENON_REC_EN_MASK 0xF
  50. #define XENON_FC_DQ_RECEN BIT(24)
  51. #define XENON_FC_CMD_RECEN BIT(25)
  52. #define XENON_FC_QSP_RECEN BIT(26)
  53. #define XENON_FC_QSN_RECEN BIT(27)
  54. #define XENON_OEN_QSN BIT(28)
  55. #define XENON_AUTO_RECEN_CTRL BIT(30)
  56. #define XENON_FC_ALL_CMOS_RECEIVER 0xF000
  57. #define XENON_EMMC5_FC_QSP_PD BIT(18)
  58. #define XENON_EMMC5_FC_QSP_PU BIT(22)
  59. #define XENON_EMMC5_FC_CMD_PD BIT(17)
  60. #define XENON_EMMC5_FC_CMD_PU BIT(21)
  61. #define XENON_EMMC5_FC_DQ_PD BIT(16)
  62. #define XENON_EMMC5_FC_DQ_PU BIT(20)
  63. #define XENON_EMMC_PHY_PAD_CONTROL1 (XENON_EMMC_PHY_REG_BASE + 0xC)
  64. #define XENON_EMMC5_1_FC_QSP_PD BIT(9)
  65. #define XENON_EMMC5_1_FC_QSP_PU BIT(25)
  66. #define XENON_EMMC5_1_FC_CMD_PD BIT(8)
  67. #define XENON_EMMC5_1_FC_CMD_PU BIT(24)
  68. #define XENON_EMMC5_1_FC_DQ_PD 0xFF
  69. #define XENON_EMMC5_1_FC_DQ_PU (0xFF << 16)
  70. #define XENON_EMMC_PHY_PAD_CONTROL2 (XENON_EMMC_PHY_REG_BASE + 0x10)
  71. #define XENON_EMMC_5_0_PHY_PAD_CONTROL2 \
  72. (XENON_EMMC_5_0_PHY_REG_BASE + 0xC)
  73. #define XENON_ZNR_MASK 0x1F
  74. #define XENON_ZNR_SHIFT 8
  75. #define XENON_ZPR_MASK 0x1F
  76. /* Preferred ZNR and ZPR value vary between different boards.
  77. * The specific ZNR and ZPR value should be defined here
  78. * according to board actual timing.
  79. */
  80. #define XENON_ZNR_DEF_VALUE 0xF
  81. #define XENON_ZPR_DEF_VALUE 0xF
  82. #define XENON_EMMC_PHY_DLL_CONTROL (XENON_EMMC_PHY_REG_BASE + 0x14)
  83. #define XENON_EMMC_5_0_PHY_DLL_CONTROL \
  84. (XENON_EMMC_5_0_PHY_REG_BASE + 0x10)
  85. #define XENON_DLL_ENABLE BIT(31)
  86. #define XENON_DLL_UPDATE_STROBE_5_0 BIT(30)
  87. #define XENON_DLL_REFCLK_SEL BIT(30)
  88. #define XENON_DLL_UPDATE BIT(23)
  89. #define XENON_DLL_PHSEL1_SHIFT 24
  90. #define XENON_DLL_PHSEL0_SHIFT 16
  91. #define XENON_DLL_PHASE_MASK 0x3F
  92. #define XENON_DLL_PHASE_90_DEGREE 0x1F
  93. #define XENON_DLL_FAST_LOCK BIT(5)
  94. #define XENON_DLL_GAIN2X BIT(3)
  95. #define XENON_DLL_BYPASS_EN BIT(0)
  96. #define XENON_EMMC_5_0_PHY_LOGIC_TIMING_ADJUST \
  97. (XENON_EMMC_5_0_PHY_REG_BASE + 0x14)
  98. #define XENON_EMMC_5_0_PHY_LOGIC_TIMING_VALUE 0x5A54
  99. #define XENON_EMMC_PHY_LOGIC_TIMING_ADJUST (XENON_EMMC_PHY_REG_BASE + 0x18)
  100. #define XENON_LOGIC_TIMING_VALUE 0x00AA8977
  101. #define XENON_MAX_PHY_TIMEOUT_LOOPS 100
  102. /*
  103. * List offset of PHY registers and some special register values
  104. * in eMMC PHY 5.0 or eMMC PHY 5.1
  105. */
  106. struct xenon_emmc_phy_regs {
  107. /* Offset of Timing Adjust register */
  108. u16 timing_adj;
  109. /* Offset of Func Control register */
  110. u16 func_ctrl;
  111. /* Offset of Pad Control register */
  112. u16 pad_ctrl;
  113. /* Offset of Pad Control register 2 */
  114. u16 pad_ctrl2;
  115. /* Offset of DLL Control register */
  116. u16 dll_ctrl;
  117. /* Offset of Logic Timing Adjust register */
  118. u16 logic_timing_adj;
  119. /* DLL Update Enable bit */
  120. u32 dll_update;
  121. /* value in Logic Timing Adjustment register */
  122. u32 logic_timing_val;
  123. };
  124. static const char * const phy_types[] = {
  125. "emmc 5.0 phy",
  126. "emmc 5.1 phy"
  127. };
  128. enum xenon_phy_type_enum {
  129. EMMC_5_0_PHY,
  130. EMMC_5_1_PHY,
  131. NR_PHY_TYPES
  132. };
  133. enum soc_pad_ctrl_type {
  134. SOC_PAD_SD,
  135. SOC_PAD_FIXED_1_8V,
  136. };
  137. struct soc_pad_ctrl {
  138. /* Register address of SoC PHY PAD ctrl */
  139. void __iomem *reg;
  140. /* SoC PHY PAD ctrl type */
  141. enum soc_pad_ctrl_type pad_type;
  142. /* SoC specific operation to set SoC PHY PAD */
  143. void (*set_soc_pad)(struct sdhci_host *host,
  144. unsigned char signal_voltage);
  145. };
  146. static struct xenon_emmc_phy_regs xenon_emmc_5_0_phy_regs = {
  147. .timing_adj = XENON_EMMC_5_0_PHY_TIMING_ADJUST,
  148. .func_ctrl = XENON_EMMC_5_0_PHY_FUNC_CONTROL,
  149. .pad_ctrl = XENON_EMMC_5_0_PHY_PAD_CONTROL,
  150. .pad_ctrl2 = XENON_EMMC_5_0_PHY_PAD_CONTROL2,
  151. .dll_ctrl = XENON_EMMC_5_0_PHY_DLL_CONTROL,
  152. .logic_timing_adj = XENON_EMMC_5_0_PHY_LOGIC_TIMING_ADJUST,
  153. .dll_update = XENON_DLL_UPDATE_STROBE_5_0,
  154. .logic_timing_val = XENON_EMMC_5_0_PHY_LOGIC_TIMING_VALUE,
  155. };
  156. static struct xenon_emmc_phy_regs xenon_emmc_5_1_phy_regs = {
  157. .timing_adj = XENON_EMMC_PHY_TIMING_ADJUST,
  158. .func_ctrl = XENON_EMMC_PHY_FUNC_CONTROL,
  159. .pad_ctrl = XENON_EMMC_PHY_PAD_CONTROL,
  160. .pad_ctrl2 = XENON_EMMC_PHY_PAD_CONTROL2,
  161. .dll_ctrl = XENON_EMMC_PHY_DLL_CONTROL,
  162. .logic_timing_adj = XENON_EMMC_PHY_LOGIC_TIMING_ADJUST,
  163. .dll_update = XENON_DLL_UPDATE,
  164. .logic_timing_val = XENON_LOGIC_TIMING_VALUE,
  165. };
  166. /*
  167. * eMMC PHY configuration and operations
  168. */
  169. struct xenon_emmc_phy_params {
  170. bool slow_mode;
  171. u8 znr;
  172. u8 zpr;
  173. /* Nr of consecutive Sampling Points of a Valid Sampling Window */
  174. u8 nr_tun_times;
  175. /* Divider for calculating Tuning Step */
  176. u8 tun_step_divider;
  177. struct soc_pad_ctrl pad_ctrl;
  178. };
  179. static int xenon_alloc_emmc_phy(struct sdhci_host *host)
  180. {
  181. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  182. struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
  183. struct xenon_emmc_phy_params *params;
  184. params = devm_kzalloc(mmc_dev(host->mmc), sizeof(*params), GFP_KERNEL);
  185. if (!params)
  186. return -ENOMEM;
  187. priv->phy_params = params;
  188. if (priv->phy_type == EMMC_5_0_PHY)
  189. priv->emmc_phy_regs = &xenon_emmc_5_0_phy_regs;
  190. else
  191. priv->emmc_phy_regs = &xenon_emmc_5_1_phy_regs;
  192. return 0;
  193. }
  194. static int xenon_check_stability_internal_clk(struct sdhci_host *host)
  195. {
  196. u32 reg;
  197. int err;
  198. err = read_poll_timeout(sdhci_readw, reg, reg & SDHCI_CLOCK_INT_STABLE,
  199. 1100, 20000, false, host, SDHCI_CLOCK_CONTROL);
  200. if (err)
  201. dev_err(mmc_dev(host->mmc), "phy_init: Internal clock never stabilized.\n");
  202. return err;
  203. }
  204. /*
  205. * eMMC 5.0/5.1 PHY init/re-init.
  206. * eMMC PHY init should be executed after:
  207. * 1. SDCLK frequency changes.
  208. * 2. SDCLK is stopped and re-enabled.
  209. * 3. config in emmc_phy_regs->timing_adj and emmc_phy_regs->func_ctrl
  210. * are changed
  211. */
  212. static int xenon_emmc_phy_init(struct sdhci_host *host)
  213. {
  214. u32 reg;
  215. u32 wait, clock;
  216. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  217. struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
  218. struct xenon_emmc_phy_regs *phy_regs = priv->emmc_phy_regs;
  219. int ret = xenon_check_stability_internal_clk(host);
  220. if (ret)
  221. return ret;
  222. reg = sdhci_readl(host, phy_regs->timing_adj);
  223. reg |= XENON_PHY_INITIALIZAION;
  224. sdhci_writel(host, reg, phy_regs->timing_adj);
  225. /* Add duration of FC_SYNC_RST */
  226. wait = ((reg >> XENON_FC_SYNC_RST_DURATION_SHIFT) &
  227. XENON_FC_SYNC_RST_DURATION_MASK);
  228. /* Add interval between FC_SYNC_EN and FC_SYNC_RST */
  229. wait += ((reg >> XENON_FC_SYNC_RST_EN_DURATION_SHIFT) &
  230. XENON_FC_SYNC_RST_EN_DURATION_MASK);
  231. /* Add duration of asserting FC_SYNC_EN */
  232. wait += ((reg >> XENON_FC_SYNC_EN_DURATION_SHIFT) &
  233. XENON_FC_SYNC_EN_DURATION_MASK);
  234. /* Add duration of waiting for PHY */
  235. wait += ((reg >> XENON_WAIT_CYCLE_BEFORE_USING_SHIFT) &
  236. XENON_WAIT_CYCLE_BEFORE_USING_MASK);
  237. /* 4 additional bus clock and 4 AXI bus clock are required */
  238. wait += 8;
  239. wait <<= 20;
  240. clock = host->clock;
  241. if (!clock)
  242. /* Use the possibly slowest bus frequency value */
  243. clock = XENON_LOWEST_SDCLK_FREQ;
  244. /* get the wait time */
  245. wait /= clock;
  246. wait++;
  247. /*
  248. * AC5X spec says bit must be polled until zero.
  249. * We see cases in which timeout can take longer
  250. * than the standard calculation on AC5X, which is
  251. * expected following the spec comment above.
  252. * According to the spec, we must wait as long as
  253. * it takes for that bit to toggle on AC5X.
  254. * Cap that with 100 delay loops so we won't get
  255. * stuck here forever:
  256. */
  257. ret = read_poll_timeout(sdhci_readl, reg,
  258. !(reg & XENON_PHY_INITIALIZAION),
  259. wait, XENON_MAX_PHY_TIMEOUT_LOOPS * wait,
  260. false, host, phy_regs->timing_adj);
  261. if (ret)
  262. dev_err(mmc_dev(host->mmc), "eMMC PHY init cannot complete after %d us\n",
  263. wait * XENON_MAX_PHY_TIMEOUT_LOOPS);
  264. return ret;
  265. }
  266. #define ARMADA_3700_SOC_PAD_1_8V 0x1
  267. #define ARMADA_3700_SOC_PAD_3_3V 0x0
  268. static void armada_3700_soc_pad_voltage_set(struct sdhci_host *host,
  269. unsigned char signal_voltage)
  270. {
  271. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  272. struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
  273. struct xenon_emmc_phy_params *params = priv->phy_params;
  274. if (params->pad_ctrl.pad_type == SOC_PAD_FIXED_1_8V) {
  275. writel(ARMADA_3700_SOC_PAD_1_8V, params->pad_ctrl.reg);
  276. } else if (params->pad_ctrl.pad_type == SOC_PAD_SD) {
  277. if (signal_voltage == MMC_SIGNAL_VOLTAGE_180)
  278. writel(ARMADA_3700_SOC_PAD_1_8V, params->pad_ctrl.reg);
  279. else if (signal_voltage == MMC_SIGNAL_VOLTAGE_330)
  280. writel(ARMADA_3700_SOC_PAD_3_3V, params->pad_ctrl.reg);
  281. }
  282. }
  283. /*
  284. * Set SoC PHY voltage PAD control register,
  285. * according to the operation voltage on PAD.
  286. * The detailed operation depends on SoC implementation.
  287. */
  288. static void xenon_emmc_phy_set_soc_pad(struct sdhci_host *host,
  289. unsigned char signal_voltage)
  290. {
  291. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  292. struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
  293. struct xenon_emmc_phy_params *params = priv->phy_params;
  294. if (!params->pad_ctrl.reg)
  295. return;
  296. if (params->pad_ctrl.set_soc_pad)
  297. params->pad_ctrl.set_soc_pad(host, signal_voltage);
  298. }
  299. /*
  300. * Enable eMMC PHY HW DLL
  301. * DLL should be enabled and stable before HS200/SDR104 tuning,
  302. * and before HS400 data strobe setting.
  303. */
  304. static int xenon_emmc_phy_enable_dll(struct sdhci_host *host)
  305. {
  306. u32 reg;
  307. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  308. struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
  309. struct xenon_emmc_phy_regs *phy_regs = priv->emmc_phy_regs;
  310. ktime_t timeout;
  311. if (WARN_ON(host->clock <= MMC_HIGH_52_MAX_DTR))
  312. return -EINVAL;
  313. reg = sdhci_readl(host, phy_regs->dll_ctrl);
  314. if (reg & XENON_DLL_ENABLE)
  315. return 0;
  316. /* Enable DLL */
  317. reg = sdhci_readl(host, phy_regs->dll_ctrl);
  318. reg |= (XENON_DLL_ENABLE | XENON_DLL_FAST_LOCK);
  319. /*
  320. * Set Phase as 90 degree, which is most common value.
  321. * Might set another value if necessary.
  322. * The granularity is 1 degree.
  323. */
  324. reg &= ~((XENON_DLL_PHASE_MASK << XENON_DLL_PHSEL0_SHIFT) |
  325. (XENON_DLL_PHASE_MASK << XENON_DLL_PHSEL1_SHIFT));
  326. reg |= ((XENON_DLL_PHASE_90_DEGREE << XENON_DLL_PHSEL0_SHIFT) |
  327. (XENON_DLL_PHASE_90_DEGREE << XENON_DLL_PHSEL1_SHIFT));
  328. reg &= ~XENON_DLL_BYPASS_EN;
  329. reg |= phy_regs->dll_update;
  330. if (priv->phy_type == EMMC_5_1_PHY)
  331. reg &= ~XENON_DLL_REFCLK_SEL;
  332. sdhci_writel(host, reg, phy_regs->dll_ctrl);
  333. /* Wait max 32 ms */
  334. timeout = ktime_add_ms(ktime_get(), 32);
  335. while (1) {
  336. bool timedout = ktime_after(ktime_get(), timeout);
  337. if (sdhci_readw(host, XENON_SLOT_EXT_PRESENT_STATE) &
  338. XENON_DLL_LOCK_STATE)
  339. break;
  340. if (timedout) {
  341. dev_err(mmc_dev(host->mmc), "Wait for DLL Lock time-out\n");
  342. return -ETIMEDOUT;
  343. }
  344. udelay(100);
  345. }
  346. return 0;
  347. }
  348. /*
  349. * Config to eMMC PHY to prepare for tuning.
  350. * Enable HW DLL and set the TUNING_STEP
  351. */
  352. static int xenon_emmc_phy_config_tuning(struct sdhci_host *host)
  353. {
  354. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  355. struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
  356. struct xenon_emmc_phy_params *params = priv->phy_params;
  357. u32 reg, tuning_step;
  358. int ret;
  359. if (host->clock <= MMC_HIGH_52_MAX_DTR)
  360. return -EINVAL;
  361. ret = xenon_emmc_phy_enable_dll(host);
  362. if (ret)
  363. return ret;
  364. /* Achieve TUNING_STEP with HW DLL help */
  365. reg = sdhci_readl(host, XENON_SLOT_DLL_CUR_DLY_VAL);
  366. tuning_step = reg / params->tun_step_divider;
  367. if (unlikely(tuning_step > XENON_TUNING_STEP_MASK)) {
  368. dev_warn(mmc_dev(host->mmc),
  369. "HS200 TUNING_STEP %d is larger than MAX value\n",
  370. tuning_step);
  371. tuning_step = XENON_TUNING_STEP_MASK;
  372. }
  373. /* Set TUNING_STEP for later tuning */
  374. reg = sdhci_readl(host, XENON_SLOT_OP_STATUS_CTRL);
  375. reg &= ~(XENON_TUN_CONSECUTIVE_TIMES_MASK <<
  376. XENON_TUN_CONSECUTIVE_TIMES_SHIFT);
  377. reg |= (params->nr_tun_times << XENON_TUN_CONSECUTIVE_TIMES_SHIFT);
  378. reg &= ~(XENON_TUNING_STEP_MASK << XENON_TUNING_STEP_SHIFT);
  379. reg |= (tuning_step << XENON_TUNING_STEP_SHIFT);
  380. sdhci_writel(host, reg, XENON_SLOT_OP_STATUS_CTRL);
  381. return 0;
  382. }
  383. static void xenon_emmc_phy_disable_strobe(struct sdhci_host *host)
  384. {
  385. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  386. struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
  387. u32 reg;
  388. /* Disable both SDHC Data Strobe and Enhanced Strobe */
  389. reg = sdhci_readl(host, XENON_SLOT_EMMC_CTRL);
  390. reg &= ~(XENON_ENABLE_DATA_STROBE | XENON_ENABLE_RESP_STROBE);
  391. sdhci_writel(host, reg, XENON_SLOT_EMMC_CTRL);
  392. /* Clear Strobe line Pull down or Pull up */
  393. if (priv->phy_type == EMMC_5_0_PHY) {
  394. reg = sdhci_readl(host, XENON_EMMC_5_0_PHY_PAD_CONTROL);
  395. reg &= ~(XENON_EMMC5_FC_QSP_PD | XENON_EMMC5_FC_QSP_PU);
  396. sdhci_writel(host, reg, XENON_EMMC_5_0_PHY_PAD_CONTROL);
  397. } else {
  398. reg = sdhci_readl(host, XENON_EMMC_PHY_PAD_CONTROL1);
  399. reg &= ~(XENON_EMMC5_1_FC_QSP_PD | XENON_EMMC5_1_FC_QSP_PU);
  400. sdhci_writel(host, reg, XENON_EMMC_PHY_PAD_CONTROL1);
  401. }
  402. }
  403. /* Set HS400 Data Strobe and Enhanced Strobe */
  404. static void xenon_emmc_phy_strobe_delay_adj(struct sdhci_host *host)
  405. {
  406. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  407. struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
  408. u32 reg;
  409. if (WARN_ON(host->timing != MMC_TIMING_MMC_HS400))
  410. return;
  411. if (host->clock <= MMC_HIGH_52_MAX_DTR)
  412. return;
  413. dev_dbg(mmc_dev(host->mmc), "starts HS400 strobe delay adjustment\n");
  414. xenon_emmc_phy_enable_dll(host);
  415. /* Enable SDHC Data Strobe */
  416. reg = sdhci_readl(host, XENON_SLOT_EMMC_CTRL);
  417. reg |= XENON_ENABLE_DATA_STROBE;
  418. /*
  419. * Enable SDHC Enhanced Strobe if supported
  420. * Xenon Enhanced Strobe should be enabled only when
  421. * 1. card is in HS400 mode and
  422. * 2. SDCLK is higher than 52MHz
  423. * 3. DLL is enabled
  424. */
  425. if (host->mmc->ios.enhanced_strobe)
  426. reg |= XENON_ENABLE_RESP_STROBE;
  427. sdhci_writel(host, reg, XENON_SLOT_EMMC_CTRL);
  428. /* Set Data Strobe Pull down */
  429. if (priv->phy_type == EMMC_5_0_PHY) {
  430. reg = sdhci_readl(host, XENON_EMMC_5_0_PHY_PAD_CONTROL);
  431. reg |= XENON_EMMC5_FC_QSP_PD;
  432. reg &= ~XENON_EMMC5_FC_QSP_PU;
  433. sdhci_writel(host, reg, XENON_EMMC_5_0_PHY_PAD_CONTROL);
  434. } else {
  435. reg = sdhci_readl(host, XENON_EMMC_PHY_PAD_CONTROL1);
  436. reg |= XENON_EMMC5_1_FC_QSP_PD;
  437. reg &= ~XENON_EMMC5_1_FC_QSP_PU;
  438. sdhci_writel(host, reg, XENON_EMMC_PHY_PAD_CONTROL1);
  439. }
  440. }
  441. /*
  442. * If eMMC PHY Slow Mode is required in lower speed mode (SDCLK < 55MHz)
  443. * in SDR mode, enable Slow Mode to bypass eMMC PHY.
  444. * SDIO slower SDR mode also requires Slow Mode.
  445. *
  446. * If Slow Mode is enabled, return true.
  447. * Otherwise, return false.
  448. */
  449. static bool xenon_emmc_phy_slow_mode(struct sdhci_host *host,
  450. unsigned char timing)
  451. {
  452. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  453. struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
  454. struct xenon_emmc_phy_params *params = priv->phy_params;
  455. struct xenon_emmc_phy_regs *phy_regs = priv->emmc_phy_regs;
  456. u32 reg;
  457. int ret;
  458. if (host->clock > MMC_HIGH_52_MAX_DTR)
  459. return false;
  460. reg = sdhci_readl(host, phy_regs->timing_adj);
  461. /* When in slower SDR mode, enable Slow Mode for SDIO
  462. * or when Slow Mode flag is set
  463. */
  464. switch (timing) {
  465. case MMC_TIMING_LEGACY:
  466. /*
  467. * If Slow Mode is required, enable Slow Mode by default
  468. * in early init phase to avoid any potential issue.
  469. */
  470. if (params->slow_mode) {
  471. reg |= XENON_TIMING_ADJUST_SLOW_MODE;
  472. ret = true;
  473. } else {
  474. reg &= ~XENON_TIMING_ADJUST_SLOW_MODE;
  475. ret = false;
  476. }
  477. break;
  478. case MMC_TIMING_UHS_SDR25:
  479. case MMC_TIMING_UHS_SDR12:
  480. case MMC_TIMING_SD_HS:
  481. case MMC_TIMING_MMC_HS:
  482. if ((priv->init_card_type == MMC_TYPE_SDIO) ||
  483. params->slow_mode) {
  484. reg |= XENON_TIMING_ADJUST_SLOW_MODE;
  485. ret = true;
  486. break;
  487. }
  488. fallthrough;
  489. default:
  490. reg &= ~XENON_TIMING_ADJUST_SLOW_MODE;
  491. ret = false;
  492. }
  493. sdhci_writel(host, reg, phy_regs->timing_adj);
  494. return ret;
  495. }
  496. /*
  497. * Set-up eMMC 5.0/5.1 PHY.
  498. * Specific configuration depends on the current speed mode in use.
  499. */
  500. static void xenon_emmc_phy_set(struct sdhci_host *host,
  501. unsigned char timing)
  502. {
  503. u32 reg;
  504. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  505. struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
  506. struct xenon_emmc_phy_params *params = priv->phy_params;
  507. struct xenon_emmc_phy_regs *phy_regs = priv->emmc_phy_regs;
  508. dev_dbg(mmc_dev(host->mmc), "eMMC PHY setting starts\n");
  509. /* Setup pad, set bit[28] and bits[26:24] */
  510. reg = sdhci_readl(host, phy_regs->pad_ctrl);
  511. reg |= (XENON_FC_DQ_RECEN | XENON_FC_CMD_RECEN |
  512. XENON_FC_QSP_RECEN | XENON_OEN_QSN);
  513. /* All FC_XX_RECEIVCE should be set as CMOS Type */
  514. reg |= XENON_FC_ALL_CMOS_RECEIVER;
  515. sdhci_writel(host, reg, phy_regs->pad_ctrl);
  516. /* Set CMD and DQ Pull Up */
  517. if (priv->phy_type == EMMC_5_0_PHY) {
  518. reg = sdhci_readl(host, XENON_EMMC_5_0_PHY_PAD_CONTROL);
  519. reg |= (XENON_EMMC5_FC_CMD_PU | XENON_EMMC5_FC_DQ_PU);
  520. reg &= ~(XENON_EMMC5_FC_CMD_PD | XENON_EMMC5_FC_DQ_PD);
  521. sdhci_writel(host, reg, XENON_EMMC_5_0_PHY_PAD_CONTROL);
  522. } else {
  523. reg = sdhci_readl(host, XENON_EMMC_PHY_PAD_CONTROL1);
  524. reg |= (XENON_EMMC5_1_FC_CMD_PU | XENON_EMMC5_1_FC_DQ_PU);
  525. reg &= ~(XENON_EMMC5_1_FC_CMD_PD | XENON_EMMC5_1_FC_DQ_PD);
  526. sdhci_writel(host, reg, XENON_EMMC_PHY_PAD_CONTROL1);
  527. }
  528. if (timing == MMC_TIMING_LEGACY) {
  529. xenon_emmc_phy_slow_mode(host, timing);
  530. goto phy_init;
  531. }
  532. /*
  533. * If SDIO card, set SDIO Mode
  534. * Otherwise, clear SDIO Mode
  535. */
  536. reg = sdhci_readl(host, phy_regs->timing_adj);
  537. if (priv->init_card_type == MMC_TYPE_SDIO)
  538. reg |= XENON_TIMING_ADJUST_SDIO_MODE;
  539. else
  540. reg &= ~XENON_TIMING_ADJUST_SDIO_MODE;
  541. sdhci_writel(host, reg, phy_regs->timing_adj);
  542. if (xenon_emmc_phy_slow_mode(host, timing))
  543. goto phy_init;
  544. /*
  545. * Set preferred ZNR and ZPR value
  546. * The ZNR and ZPR value vary between different boards.
  547. * Define them both in sdhci-xenon-emmc-phy.h.
  548. */
  549. reg = sdhci_readl(host, phy_regs->pad_ctrl2);
  550. reg &= ~((XENON_ZNR_MASK << XENON_ZNR_SHIFT) | XENON_ZPR_MASK);
  551. reg |= ((params->znr << XENON_ZNR_SHIFT) | params->zpr);
  552. sdhci_writel(host, reg, phy_regs->pad_ctrl2);
  553. /*
  554. * When setting EMMC_PHY_FUNC_CONTROL register,
  555. * SD clock should be disabled
  556. */
  557. reg = sdhci_readl(host, SDHCI_CLOCK_CONTROL);
  558. reg &= ~SDHCI_CLOCK_CARD_EN;
  559. sdhci_writew(host, reg, SDHCI_CLOCK_CONTROL);
  560. reg = sdhci_readl(host, phy_regs->func_ctrl);
  561. switch (timing) {
  562. case MMC_TIMING_MMC_HS400:
  563. reg |= (XENON_DQ_DDR_MODE_MASK << XENON_DQ_DDR_MODE_SHIFT) |
  564. XENON_CMD_DDR_MODE;
  565. reg &= ~XENON_DQ_ASYNC_MODE;
  566. break;
  567. case MMC_TIMING_UHS_DDR50:
  568. case MMC_TIMING_MMC_DDR52:
  569. reg |= (XENON_DQ_DDR_MODE_MASK << XENON_DQ_DDR_MODE_SHIFT) |
  570. XENON_CMD_DDR_MODE | XENON_DQ_ASYNC_MODE;
  571. break;
  572. default:
  573. reg &= ~((XENON_DQ_DDR_MODE_MASK << XENON_DQ_DDR_MODE_SHIFT) |
  574. XENON_CMD_DDR_MODE);
  575. reg |= XENON_DQ_ASYNC_MODE;
  576. }
  577. sdhci_writel(host, reg, phy_regs->func_ctrl);
  578. /* Enable bus clock */
  579. reg = sdhci_readl(host, SDHCI_CLOCK_CONTROL);
  580. reg |= SDHCI_CLOCK_CARD_EN;
  581. sdhci_writew(host, reg, SDHCI_CLOCK_CONTROL);
  582. if (timing == MMC_TIMING_MMC_HS400)
  583. /* Hardware team recommend a value for HS400 */
  584. sdhci_writel(host, phy_regs->logic_timing_val,
  585. phy_regs->logic_timing_adj);
  586. else
  587. xenon_emmc_phy_disable_strobe(host);
  588. phy_init:
  589. xenon_emmc_phy_init(host);
  590. dev_dbg(mmc_dev(host->mmc), "eMMC PHY setting completes\n");
  591. }
  592. static int get_dt_pad_ctrl_data(struct sdhci_host *host,
  593. struct device_node *np,
  594. struct xenon_emmc_phy_params *params)
  595. {
  596. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  597. struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
  598. int ret = 0;
  599. const char *name;
  600. struct resource iomem;
  601. if (priv->hw_version == XENON_A3700)
  602. params->pad_ctrl.set_soc_pad = armada_3700_soc_pad_voltage_set;
  603. else
  604. return 0;
  605. if (of_address_to_resource(np, 1, &iomem)) {
  606. dev_err(mmc_dev(host->mmc), "Unable to find SoC PAD ctrl register address for %pOFn\n",
  607. np);
  608. return -EINVAL;
  609. }
  610. params->pad_ctrl.reg = devm_ioremap_resource(mmc_dev(host->mmc),
  611. &iomem);
  612. if (IS_ERR(params->pad_ctrl.reg))
  613. return PTR_ERR(params->pad_ctrl.reg);
  614. ret = of_property_read_string(np, "marvell,pad-type", &name);
  615. if (ret) {
  616. dev_err(mmc_dev(host->mmc), "Unable to determine SoC PHY PAD ctrl type\n");
  617. return ret;
  618. }
  619. if (!strcmp(name, "sd")) {
  620. params->pad_ctrl.pad_type = SOC_PAD_SD;
  621. } else if (!strcmp(name, "fixed-1-8v")) {
  622. params->pad_ctrl.pad_type = SOC_PAD_FIXED_1_8V;
  623. } else {
  624. dev_err(mmc_dev(host->mmc), "Unsupported SoC PHY PAD ctrl type %s\n",
  625. name);
  626. return -EINVAL;
  627. }
  628. return ret;
  629. }
  630. static int xenon_emmc_phy_parse_params(struct sdhci_host *host,
  631. struct device *dev,
  632. struct xenon_emmc_phy_params *params)
  633. {
  634. u32 value;
  635. params->slow_mode = false;
  636. if (device_property_read_bool(dev, "marvell,xenon-phy-slow-mode"))
  637. params->slow_mode = true;
  638. params->znr = XENON_ZNR_DEF_VALUE;
  639. if (!device_property_read_u32(dev, "marvell,xenon-phy-znr", &value))
  640. params->znr = value & XENON_ZNR_MASK;
  641. params->zpr = XENON_ZPR_DEF_VALUE;
  642. if (!device_property_read_u32(dev, "marvell,xenon-phy-zpr", &value))
  643. params->zpr = value & XENON_ZPR_MASK;
  644. params->nr_tun_times = XENON_TUN_CONSECUTIVE_TIMES;
  645. if (!device_property_read_u32(dev, "marvell,xenon-phy-nr-success-tun",
  646. &value))
  647. params->nr_tun_times = value & XENON_TUN_CONSECUTIVE_TIMES_MASK;
  648. params->tun_step_divider = XENON_TUNING_STEP_DIVIDER;
  649. if (!device_property_read_u32(dev, "marvell,xenon-phy-tun-step-divider",
  650. &value))
  651. params->tun_step_divider = value & 0xFF;
  652. if (dev->of_node)
  653. return get_dt_pad_ctrl_data(host, dev->of_node, params);
  654. return 0;
  655. }
  656. /* Set SoC PHY Voltage PAD */
  657. void xenon_soc_pad_ctrl(struct sdhci_host *host,
  658. unsigned char signal_voltage)
  659. {
  660. xenon_emmc_phy_set_soc_pad(host, signal_voltage);
  661. }
  662. /*
  663. * Setting PHY when card is working in High Speed Mode.
  664. * HS400 set Data Strobe and Enhanced Strobe if it is supported.
  665. * HS200/SDR104 set tuning config to prepare for tuning.
  666. */
  667. static int xenon_hs_delay_adj(struct sdhci_host *host)
  668. {
  669. int ret = 0;
  670. if (WARN_ON(host->clock <= XENON_DEFAULT_SDCLK_FREQ))
  671. return -EINVAL;
  672. switch (host->timing) {
  673. case MMC_TIMING_MMC_HS400:
  674. xenon_emmc_phy_strobe_delay_adj(host);
  675. return 0;
  676. case MMC_TIMING_MMC_HS200:
  677. case MMC_TIMING_UHS_SDR104:
  678. return xenon_emmc_phy_config_tuning(host);
  679. case MMC_TIMING_MMC_DDR52:
  680. case MMC_TIMING_UHS_DDR50:
  681. /*
  682. * DDR Mode requires driver to scan Sampling Fixed Delay Line,
  683. * to find out a perfect operation sampling point.
  684. * It is hard to implement such a scan in host driver
  685. * since initiating commands by host driver is not safe.
  686. * Thus so far just keep PHY Sampling Fixed Delay in
  687. * default value of DDR mode.
  688. *
  689. * If any timing issue occurs in DDR mode on Marvell products,
  690. * please contact maintainer for internal support in Marvell.
  691. */
  692. dev_warn_once(mmc_dev(host->mmc), "Timing issue might occur in DDR mode\n");
  693. return 0;
  694. }
  695. return ret;
  696. }
  697. /*
  698. * Adjust PHY setting.
  699. * PHY setting should be adjusted when SDCLK frequency, Bus Width
  700. * or Speed Mode is changed.
  701. * Additional config are required when card is working in High Speed mode,
  702. * after leaving Legacy Mode.
  703. */
  704. int xenon_phy_adj(struct sdhci_host *host, struct mmc_ios *ios)
  705. {
  706. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  707. struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
  708. int ret = 0;
  709. if (!host->clock) {
  710. priv->clock = 0;
  711. return 0;
  712. }
  713. /*
  714. * The timing, frequency or bus width is changed,
  715. * better to set eMMC PHY based on current setting
  716. * and adjust Xenon SDHC delay.
  717. */
  718. if ((host->clock == priv->clock) &&
  719. (ios->bus_width == priv->bus_width) &&
  720. (ios->timing == priv->timing))
  721. return 0;
  722. xenon_emmc_phy_set(host, ios->timing);
  723. /* Update the record */
  724. priv->bus_width = ios->bus_width;
  725. priv->timing = ios->timing;
  726. priv->clock = host->clock;
  727. /* Legacy mode is a special case */
  728. if (ios->timing == MMC_TIMING_LEGACY)
  729. return 0;
  730. if (host->clock > XENON_DEFAULT_SDCLK_FREQ)
  731. ret = xenon_hs_delay_adj(host);
  732. return ret;
  733. }
  734. static int xenon_add_phy(struct device *dev, struct sdhci_host *host,
  735. const char *phy_name)
  736. {
  737. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  738. struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
  739. int ret;
  740. priv->phy_type = match_string(phy_types, NR_PHY_TYPES, phy_name);
  741. if (priv->phy_type < 0) {
  742. dev_err(mmc_dev(host->mmc),
  743. "Unable to determine PHY name %s. Use default eMMC 5.1 PHY\n",
  744. phy_name);
  745. priv->phy_type = EMMC_5_1_PHY;
  746. }
  747. ret = xenon_alloc_emmc_phy(host);
  748. if (ret)
  749. return ret;
  750. return xenon_emmc_phy_parse_params(host, dev, priv->phy_params);
  751. }
  752. int xenon_phy_parse_params(struct device *dev, struct sdhci_host *host)
  753. {
  754. const char *phy_type = NULL;
  755. if (!device_property_read_string(dev, "marvell,xenon-phy-type", &phy_type))
  756. return xenon_add_phy(dev, host, phy_type);
  757. return xenon_add_phy(dev, host, "emmc 5.1 phy");
  758. }