jedec_probe.c 57 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. Common Flash Interface probe code.
  4. (C) 2000 Red Hat.
  5. See JEDEC (http://www.jedec.org/) standard JESD21C (section 3.5)
  6. for the standard this probe goes back to.
  7. Occasionally maintained by Thayne Harbaugh tharbaugh at lnxi dot com
  8. */
  9. #include <linux/module.h>
  10. #include <linux/init.h>
  11. #include <linux/types.h>
  12. #include <linux/kernel.h>
  13. #include <asm/io.h>
  14. #include <asm/byteorder.h>
  15. #include <linux/errno.h>
  16. #include <linux/slab.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/mtd/mtd.h>
  19. #include <linux/mtd/map.h>
  20. #include <linux/mtd/cfi.h>
  21. #include <linux/mtd/gen_probe.h>
  22. /* AMD */
  23. #define AM29DL800BB 0x22CB
  24. #define AM29DL800BT 0x224A
  25. #define AM29F800BB 0x2258
  26. #define AM29F800BT 0x22D6
  27. #define AM29LV400BB 0x22BA
  28. #define AM29LV400BT 0x22B9
  29. #define AM29LV800BB 0x225B
  30. #define AM29LV800BT 0x22DA
  31. #define AM29LV160DT 0x22C4
  32. #define AM29LV160DB 0x2249
  33. #define AM29F017D 0x003D
  34. #define AM29F016D 0x00AD
  35. #define AM29F080 0x00D5
  36. #define AM29F040 0x00A4
  37. #define AM29LV040B 0x004F
  38. #define AM29F032B 0x0041
  39. #define AM29F002T 0x00B0
  40. #define AM29SL800DB 0x226B
  41. #define AM29SL800DT 0x22EA
  42. /* Atmel */
  43. #define AT49BV512 0x0003
  44. #define AT29LV512 0x003d
  45. #define AT49BV16X 0x00C0
  46. #define AT49BV16XT 0x00C2
  47. #define AT49BV32X 0x00C8
  48. #define AT49BV32XT 0x00C9
  49. /* Eon */
  50. #define EN29LV400AT 0x22B9
  51. #define EN29LV400AB 0x22BA
  52. #define EN29SL800BB 0x226B
  53. #define EN29SL800BT 0x22EA
  54. /* Fujitsu */
  55. #define MBM29F040C 0x00A4
  56. #define MBM29F800BA 0x2258
  57. #define MBM29LV650UE 0x22D7
  58. #define MBM29LV320TE 0x22F6
  59. #define MBM29LV320BE 0x22F9
  60. #define MBM29LV160TE 0x22C4
  61. #define MBM29LV160BE 0x2249
  62. #define MBM29LV800BA 0x225B
  63. #define MBM29LV800TA 0x22DA
  64. #define MBM29LV400TC 0x22B9
  65. #define MBM29LV400BC 0x22BA
  66. /* Hyundai */
  67. #define HY29F002T 0x00B0
  68. /* Intel */
  69. #define I28F004B3T 0x00d4
  70. #define I28F004B3B 0x00d5
  71. #define I28F400B3T 0x8894
  72. #define I28F400B3B 0x8895
  73. #define I28F008S5 0x00a6
  74. #define I28F016S5 0x00a0
  75. #define I28F008SA 0x00a2
  76. #define I28F008B3T 0x00d2
  77. #define I28F008B3B 0x00d3
  78. #define I28F800B3T 0x8892
  79. #define I28F800B3B 0x8893
  80. #define I28F016S3 0x00aa
  81. #define I28F016B3T 0x00d0
  82. #define I28F016B3B 0x00d1
  83. #define I28F160B3T 0x8890
  84. #define I28F160B3B 0x8891
  85. #define I28F320B3T 0x8896
  86. #define I28F320B3B 0x8897
  87. #define I28F640B3T 0x8898
  88. #define I28F640B3B 0x8899
  89. #define I28F640C3B 0x88CD
  90. #define I28F160F3T 0x88F3
  91. #define I28F160F3B 0x88F4
  92. #define I28F160C3T 0x88C2
  93. #define I28F160C3B 0x88C3
  94. #define I82802AB 0x00ad
  95. #define I82802AC 0x00ac
  96. /* Macronix */
  97. #define MX29LV040C 0x004F
  98. #define MX29LV160T 0x22C4
  99. #define MX29LV160B 0x2249
  100. #define MX29F040 0x00A4
  101. #define MX29F016 0x00AD
  102. #define MX29F002T 0x00B0
  103. #define MX29F004T 0x0045
  104. #define MX29F004B 0x0046
  105. /* NEC */
  106. #define UPD29F064115 0x221C
  107. /* PMC */
  108. #define PM49FL002 0x006D
  109. #define PM49FL004 0x006E
  110. #define PM49FL008 0x006A
  111. /* Sharp */
  112. #define LH28F640BF 0x00B0
  113. /* ST - www.st.com */
  114. #define M29F800AB 0x0058
  115. #define M29W800DT 0x22D7
  116. #define M29W800DB 0x225B
  117. #define M29W400DT 0x00EE
  118. #define M29W400DB 0x00EF
  119. #define M29W160DT 0x22C4
  120. #define M29W160DB 0x2249
  121. #define M29W040B 0x00E3
  122. #define M50FW040 0x002C
  123. #define M50FW080 0x002D
  124. #define M50FW016 0x002E
  125. #define M50LPW080 0x002F
  126. #define M50FLW080A 0x0080
  127. #define M50FLW080B 0x0081
  128. #define PSD4256G6V 0x00e9
  129. /* SST */
  130. #define SST29EE020 0x0010
  131. #define SST29LE020 0x0012
  132. #define SST29EE512 0x005d
  133. #define SST29LE512 0x003d
  134. #define SST39LF800 0x2781
  135. #define SST39LF160 0x2782
  136. #define SST39VF1601 0x234b
  137. #define SST39VF3201 0x235b
  138. #define SST39WF1601 0x274b
  139. #define SST39WF1602 0x274a
  140. #define SST39LF512 0x00D4
  141. #define SST39LF010 0x00D5
  142. #define SST39LF020 0x00D6
  143. #define SST39LF040 0x00D7
  144. #define SST39SF010A 0x00B5
  145. #define SST39SF020A 0x00B6
  146. #define SST39SF040 0x00B7
  147. #define SST49LF004B 0x0060
  148. #define SST49LF040B 0x0050
  149. #define SST49LF008A 0x005a
  150. #define SST49LF030A 0x001C
  151. #define SST49LF040A 0x0051
  152. #define SST49LF080A 0x005B
  153. #define SST36VF3203 0x7354
  154. /* Toshiba */
  155. #define TC58FVT160 0x00C2
  156. #define TC58FVB160 0x0043
  157. #define TC58FVT321 0x009A
  158. #define TC58FVB321 0x009C
  159. #define TC58FVT641 0x0093
  160. #define TC58FVB641 0x0095
  161. /* Winbond */
  162. #define W49V002A 0x00b0
  163. /*
  164. * Unlock address sets for AMD command sets.
  165. * Intel command sets use the MTD_UADDR_UNNECESSARY.
  166. * Each identifier, except MTD_UADDR_UNNECESSARY, and
  167. * MTD_UADDR_NO_SUPPORT must be defined below in unlock_addrs[].
  168. * MTD_UADDR_NOT_SUPPORTED must be 0 so that structure
  169. * initialization need not require initializing all of the
  170. * unlock addresses for all bit widths.
  171. */
  172. enum uaddr {
  173. MTD_UADDR_NOT_SUPPORTED = 0, /* data width not supported */
  174. MTD_UADDR_0x0555_0x02AA,
  175. MTD_UADDR_0x0555_0x0AAA,
  176. MTD_UADDR_0x5555_0x2AAA,
  177. MTD_UADDR_0x0AAA_0x0554,
  178. MTD_UADDR_0x0AAA_0x0555,
  179. MTD_UADDR_0xAAAA_0x5555,
  180. MTD_UADDR_DONT_CARE, /* Requires an arbitrary address */
  181. MTD_UADDR_UNNECESSARY, /* Does not require any address */
  182. };
  183. struct unlock_addr {
  184. uint32_t addr1;
  185. uint32_t addr2;
  186. };
  187. /*
  188. * I don't like the fact that the first entry in unlock_addrs[]
  189. * exists, but is for MTD_UADDR_NOT_SUPPORTED - and, therefore,
  190. * should not be used. The problem is that structures with
  191. * initializers have extra fields initialized to 0. It is _very_
  192. * desirable to have the unlock address entries for unsupported
  193. * data widths automatically initialized - that means that
  194. * MTD_UADDR_NOT_SUPPORTED must be 0 and the first entry here
  195. * must go unused.
  196. */
  197. static const struct unlock_addr unlock_addrs[] = {
  198. [MTD_UADDR_NOT_SUPPORTED] = {
  199. .addr1 = 0xffff,
  200. .addr2 = 0xffff
  201. },
  202. [MTD_UADDR_0x0555_0x02AA] = {
  203. .addr1 = 0x0555,
  204. .addr2 = 0x02aa
  205. },
  206. [MTD_UADDR_0x0555_0x0AAA] = {
  207. .addr1 = 0x0555,
  208. .addr2 = 0x0aaa
  209. },
  210. [MTD_UADDR_0x5555_0x2AAA] = {
  211. .addr1 = 0x5555,
  212. .addr2 = 0x2aaa
  213. },
  214. [MTD_UADDR_0x0AAA_0x0554] = {
  215. .addr1 = 0x0AAA,
  216. .addr2 = 0x0554
  217. },
  218. [MTD_UADDR_0x0AAA_0x0555] = {
  219. .addr1 = 0x0AAA,
  220. .addr2 = 0x0555
  221. },
  222. [MTD_UADDR_0xAAAA_0x5555] = {
  223. .addr1 = 0xaaaa,
  224. .addr2 = 0x5555
  225. },
  226. [MTD_UADDR_DONT_CARE] = {
  227. .addr1 = 0x0000, /* Doesn't matter which address */
  228. .addr2 = 0x0000 /* is used - must be last entry */
  229. },
  230. [MTD_UADDR_UNNECESSARY] = {
  231. .addr1 = 0x0000,
  232. .addr2 = 0x0000
  233. }
  234. };
  235. struct amd_flash_info {
  236. const char *name;
  237. const uint16_t mfr_id;
  238. const uint16_t dev_id;
  239. const uint8_t dev_size;
  240. const uint8_t nr_regions;
  241. const uint16_t cmd_set;
  242. const uint32_t regions[6];
  243. const uint8_t devtypes; /* Bitmask for x8, x16 etc. */
  244. const uint8_t uaddr; /* unlock addrs for 8, 16, 32, 64 */
  245. };
  246. #define ERASEINFO(size,blocks) (size<<8)|(blocks-1)
  247. #define SIZE_64KiB 16
  248. #define SIZE_128KiB 17
  249. #define SIZE_256KiB 18
  250. #define SIZE_512KiB 19
  251. #define SIZE_1MiB 20
  252. #define SIZE_2MiB 21
  253. #define SIZE_4MiB 22
  254. #define SIZE_8MiB 23
  255. /*
  256. * Please keep this list ordered by manufacturer!
  257. * Fortunately, the list isn't searched often and so a
  258. * slow, linear search isn't so bad.
  259. */
  260. static const struct amd_flash_info jedec_table[] = {
  261. {
  262. .mfr_id = CFI_MFR_AMD,
  263. .dev_id = AM29F032B,
  264. .name = "AMD AM29F032B",
  265. .uaddr = MTD_UADDR_0x0555_0x02AA,
  266. .devtypes = CFI_DEVICETYPE_X8,
  267. .dev_size = SIZE_4MiB,
  268. .cmd_set = P_ID_AMD_STD,
  269. .nr_regions = 1,
  270. .regions = {
  271. ERASEINFO(0x10000,64)
  272. }
  273. }, {
  274. .mfr_id = CFI_MFR_AMD,
  275. .dev_id = AM29LV160DT,
  276. .name = "AMD AM29LV160DT",
  277. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  278. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  279. .dev_size = SIZE_2MiB,
  280. .cmd_set = P_ID_AMD_STD,
  281. .nr_regions = 4,
  282. .regions = {
  283. ERASEINFO(0x10000,31),
  284. ERASEINFO(0x08000,1),
  285. ERASEINFO(0x02000,2),
  286. ERASEINFO(0x04000,1)
  287. }
  288. }, {
  289. .mfr_id = CFI_MFR_AMD,
  290. .dev_id = AM29LV160DB,
  291. .name = "AMD AM29LV160DB",
  292. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  293. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  294. .dev_size = SIZE_2MiB,
  295. .cmd_set = P_ID_AMD_STD,
  296. .nr_regions = 4,
  297. .regions = {
  298. ERASEINFO(0x04000,1),
  299. ERASEINFO(0x02000,2),
  300. ERASEINFO(0x08000,1),
  301. ERASEINFO(0x10000,31)
  302. }
  303. }, {
  304. .mfr_id = CFI_MFR_AMD,
  305. .dev_id = AM29LV400BB,
  306. .name = "AMD AM29LV400BB",
  307. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  308. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  309. .dev_size = SIZE_512KiB,
  310. .cmd_set = P_ID_AMD_STD,
  311. .nr_regions = 4,
  312. .regions = {
  313. ERASEINFO(0x04000,1),
  314. ERASEINFO(0x02000,2),
  315. ERASEINFO(0x08000,1),
  316. ERASEINFO(0x10000,7)
  317. }
  318. }, {
  319. .mfr_id = CFI_MFR_AMD,
  320. .dev_id = AM29LV400BT,
  321. .name = "AMD AM29LV400BT",
  322. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  323. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  324. .dev_size = SIZE_512KiB,
  325. .cmd_set = P_ID_AMD_STD,
  326. .nr_regions = 4,
  327. .regions = {
  328. ERASEINFO(0x10000,7),
  329. ERASEINFO(0x08000,1),
  330. ERASEINFO(0x02000,2),
  331. ERASEINFO(0x04000,1)
  332. }
  333. }, {
  334. .mfr_id = CFI_MFR_AMD,
  335. .dev_id = AM29LV800BB,
  336. .name = "AMD AM29LV800BB",
  337. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  338. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  339. .dev_size = SIZE_1MiB,
  340. .cmd_set = P_ID_AMD_STD,
  341. .nr_regions = 4,
  342. .regions = {
  343. ERASEINFO(0x04000,1),
  344. ERASEINFO(0x02000,2),
  345. ERASEINFO(0x08000,1),
  346. ERASEINFO(0x10000,15),
  347. }
  348. }, {
  349. /* add DL */
  350. .mfr_id = CFI_MFR_AMD,
  351. .dev_id = AM29DL800BB,
  352. .name = "AMD AM29DL800BB",
  353. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  354. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  355. .dev_size = SIZE_1MiB,
  356. .cmd_set = P_ID_AMD_STD,
  357. .nr_regions = 6,
  358. .regions = {
  359. ERASEINFO(0x04000,1),
  360. ERASEINFO(0x08000,1),
  361. ERASEINFO(0x02000,4),
  362. ERASEINFO(0x08000,1),
  363. ERASEINFO(0x04000,1),
  364. ERASEINFO(0x10000,14)
  365. }
  366. }, {
  367. .mfr_id = CFI_MFR_AMD,
  368. .dev_id = AM29DL800BT,
  369. .name = "AMD AM29DL800BT",
  370. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  371. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  372. .dev_size = SIZE_1MiB,
  373. .cmd_set = P_ID_AMD_STD,
  374. .nr_regions = 6,
  375. .regions = {
  376. ERASEINFO(0x10000,14),
  377. ERASEINFO(0x04000,1),
  378. ERASEINFO(0x08000,1),
  379. ERASEINFO(0x02000,4),
  380. ERASEINFO(0x08000,1),
  381. ERASEINFO(0x04000,1)
  382. }
  383. }, {
  384. .mfr_id = CFI_MFR_AMD,
  385. .dev_id = AM29F800BB,
  386. .name = "AMD AM29F800BB",
  387. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  388. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  389. .dev_size = SIZE_1MiB,
  390. .cmd_set = P_ID_AMD_STD,
  391. .nr_regions = 4,
  392. .regions = {
  393. ERASEINFO(0x04000,1),
  394. ERASEINFO(0x02000,2),
  395. ERASEINFO(0x08000,1),
  396. ERASEINFO(0x10000,15),
  397. }
  398. }, {
  399. .mfr_id = CFI_MFR_AMD,
  400. .dev_id = AM29LV800BT,
  401. .name = "AMD AM29LV800BT",
  402. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  403. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  404. .dev_size = SIZE_1MiB,
  405. .cmd_set = P_ID_AMD_STD,
  406. .nr_regions = 4,
  407. .regions = {
  408. ERASEINFO(0x10000,15),
  409. ERASEINFO(0x08000,1),
  410. ERASEINFO(0x02000,2),
  411. ERASEINFO(0x04000,1)
  412. }
  413. }, {
  414. .mfr_id = CFI_MFR_AMD,
  415. .dev_id = AM29F800BT,
  416. .name = "AMD AM29F800BT",
  417. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  418. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  419. .dev_size = SIZE_1MiB,
  420. .cmd_set = P_ID_AMD_STD,
  421. .nr_regions = 4,
  422. .regions = {
  423. ERASEINFO(0x10000,15),
  424. ERASEINFO(0x08000,1),
  425. ERASEINFO(0x02000,2),
  426. ERASEINFO(0x04000,1)
  427. }
  428. }, {
  429. .mfr_id = CFI_MFR_AMD,
  430. .dev_id = AM29F017D,
  431. .name = "AMD AM29F017D",
  432. .devtypes = CFI_DEVICETYPE_X8,
  433. .uaddr = MTD_UADDR_DONT_CARE,
  434. .dev_size = SIZE_2MiB,
  435. .cmd_set = P_ID_AMD_STD,
  436. .nr_regions = 1,
  437. .regions = {
  438. ERASEINFO(0x10000,32),
  439. }
  440. }, {
  441. .mfr_id = CFI_MFR_AMD,
  442. .dev_id = AM29F016D,
  443. .name = "AMD AM29F016D",
  444. .devtypes = CFI_DEVICETYPE_X8,
  445. .uaddr = MTD_UADDR_0x0555_0x02AA,
  446. .dev_size = SIZE_2MiB,
  447. .cmd_set = P_ID_AMD_STD,
  448. .nr_regions = 1,
  449. .regions = {
  450. ERASEINFO(0x10000,32),
  451. }
  452. }, {
  453. .mfr_id = CFI_MFR_AMD,
  454. .dev_id = AM29F080,
  455. .name = "AMD AM29F080",
  456. .devtypes = CFI_DEVICETYPE_X8,
  457. .uaddr = MTD_UADDR_0x0555_0x02AA,
  458. .dev_size = SIZE_1MiB,
  459. .cmd_set = P_ID_AMD_STD,
  460. .nr_regions = 1,
  461. .regions = {
  462. ERASEINFO(0x10000,16),
  463. }
  464. }, {
  465. .mfr_id = CFI_MFR_AMD,
  466. .dev_id = AM29F040,
  467. .name = "AMD AM29F040",
  468. .devtypes = CFI_DEVICETYPE_X8,
  469. .uaddr = MTD_UADDR_0x0555_0x02AA,
  470. .dev_size = SIZE_512KiB,
  471. .cmd_set = P_ID_AMD_STD,
  472. .nr_regions = 1,
  473. .regions = {
  474. ERASEINFO(0x10000,8),
  475. }
  476. }, {
  477. .mfr_id = CFI_MFR_AMD,
  478. .dev_id = AM29LV040B,
  479. .name = "AMD AM29LV040B",
  480. .devtypes = CFI_DEVICETYPE_X8,
  481. .uaddr = MTD_UADDR_0x0555_0x02AA,
  482. .dev_size = SIZE_512KiB,
  483. .cmd_set = P_ID_AMD_STD,
  484. .nr_regions = 1,
  485. .regions = {
  486. ERASEINFO(0x10000,8),
  487. }
  488. }, {
  489. .mfr_id = CFI_MFR_AMD,
  490. .dev_id = AM29F002T,
  491. .name = "AMD AM29F002T",
  492. .devtypes = CFI_DEVICETYPE_X8,
  493. .uaddr = MTD_UADDR_0x0555_0x02AA,
  494. .dev_size = SIZE_256KiB,
  495. .cmd_set = P_ID_AMD_STD,
  496. .nr_regions = 4,
  497. .regions = {
  498. ERASEINFO(0x10000,3),
  499. ERASEINFO(0x08000,1),
  500. ERASEINFO(0x02000,2),
  501. ERASEINFO(0x04000,1),
  502. }
  503. }, {
  504. .mfr_id = CFI_MFR_AMD,
  505. .dev_id = AM29SL800DT,
  506. .name = "AMD AM29SL800DT",
  507. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  508. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  509. .dev_size = SIZE_1MiB,
  510. .cmd_set = P_ID_AMD_STD,
  511. .nr_regions = 4,
  512. .regions = {
  513. ERASEINFO(0x10000,15),
  514. ERASEINFO(0x08000,1),
  515. ERASEINFO(0x02000,2),
  516. ERASEINFO(0x04000,1),
  517. }
  518. }, {
  519. .mfr_id = CFI_MFR_AMD,
  520. .dev_id = AM29SL800DB,
  521. .name = "AMD AM29SL800DB",
  522. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  523. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  524. .dev_size = SIZE_1MiB,
  525. .cmd_set = P_ID_AMD_STD,
  526. .nr_regions = 4,
  527. .regions = {
  528. ERASEINFO(0x04000,1),
  529. ERASEINFO(0x02000,2),
  530. ERASEINFO(0x08000,1),
  531. ERASEINFO(0x10000,15),
  532. }
  533. }, {
  534. .mfr_id = CFI_MFR_ATMEL,
  535. .dev_id = AT49BV512,
  536. .name = "Atmel AT49BV512",
  537. .devtypes = CFI_DEVICETYPE_X8,
  538. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  539. .dev_size = SIZE_64KiB,
  540. .cmd_set = P_ID_AMD_STD,
  541. .nr_regions = 1,
  542. .regions = {
  543. ERASEINFO(0x10000,1)
  544. }
  545. }, {
  546. .mfr_id = CFI_MFR_ATMEL,
  547. .dev_id = AT29LV512,
  548. .name = "Atmel AT29LV512",
  549. .devtypes = CFI_DEVICETYPE_X8,
  550. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  551. .dev_size = SIZE_64KiB,
  552. .cmd_set = P_ID_AMD_STD,
  553. .nr_regions = 1,
  554. .regions = {
  555. ERASEINFO(0x80,256),
  556. ERASEINFO(0x80,256)
  557. }
  558. }, {
  559. .mfr_id = CFI_MFR_ATMEL,
  560. .dev_id = AT49BV16X,
  561. .name = "Atmel AT49BV16X",
  562. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  563. .uaddr = MTD_UADDR_0x0555_0x0AAA, /* ???? */
  564. .dev_size = SIZE_2MiB,
  565. .cmd_set = P_ID_AMD_STD,
  566. .nr_regions = 2,
  567. .regions = {
  568. ERASEINFO(0x02000,8),
  569. ERASEINFO(0x10000,31)
  570. }
  571. }, {
  572. .mfr_id = CFI_MFR_ATMEL,
  573. .dev_id = AT49BV16XT,
  574. .name = "Atmel AT49BV16XT",
  575. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  576. .uaddr = MTD_UADDR_0x0555_0x0AAA, /* ???? */
  577. .dev_size = SIZE_2MiB,
  578. .cmd_set = P_ID_AMD_STD,
  579. .nr_regions = 2,
  580. .regions = {
  581. ERASEINFO(0x10000,31),
  582. ERASEINFO(0x02000,8)
  583. }
  584. }, {
  585. .mfr_id = CFI_MFR_ATMEL,
  586. .dev_id = AT49BV32X,
  587. .name = "Atmel AT49BV32X",
  588. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  589. .uaddr = MTD_UADDR_0x0555_0x0AAA, /* ???? */
  590. .dev_size = SIZE_4MiB,
  591. .cmd_set = P_ID_AMD_STD,
  592. .nr_regions = 2,
  593. .regions = {
  594. ERASEINFO(0x02000,8),
  595. ERASEINFO(0x10000,63)
  596. }
  597. }, {
  598. .mfr_id = CFI_MFR_ATMEL,
  599. .dev_id = AT49BV32XT,
  600. .name = "Atmel AT49BV32XT",
  601. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  602. .uaddr = MTD_UADDR_0x0555_0x0AAA, /* ???? */
  603. .dev_size = SIZE_4MiB,
  604. .cmd_set = P_ID_AMD_STD,
  605. .nr_regions = 2,
  606. .regions = {
  607. ERASEINFO(0x10000,63),
  608. ERASEINFO(0x02000,8)
  609. }
  610. }, {
  611. .mfr_id = CFI_MFR_EON,
  612. .dev_id = EN29LV400AT,
  613. .name = "Eon EN29LV400AT",
  614. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  615. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  616. .dev_size = SIZE_512KiB,
  617. .cmd_set = P_ID_AMD_STD,
  618. .nr_regions = 4,
  619. .regions = {
  620. ERASEINFO(0x10000,7),
  621. ERASEINFO(0x08000,1),
  622. ERASEINFO(0x02000,2),
  623. ERASEINFO(0x04000,1),
  624. }
  625. }, {
  626. .mfr_id = CFI_MFR_EON,
  627. .dev_id = EN29LV400AB,
  628. .name = "Eon EN29LV400AB",
  629. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  630. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  631. .dev_size = SIZE_512KiB,
  632. .cmd_set = P_ID_AMD_STD,
  633. .nr_regions = 4,
  634. .regions = {
  635. ERASEINFO(0x04000,1),
  636. ERASEINFO(0x02000,2),
  637. ERASEINFO(0x08000,1),
  638. ERASEINFO(0x10000,7),
  639. }
  640. }, {
  641. .mfr_id = CFI_MFR_EON,
  642. .dev_id = EN29SL800BT,
  643. .name = "Eon EN29SL800BT",
  644. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  645. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  646. .dev_size = SIZE_1MiB,
  647. .cmd_set = P_ID_AMD_STD,
  648. .nr_regions = 4,
  649. .regions = {
  650. ERASEINFO(0x10000,15),
  651. ERASEINFO(0x08000,1),
  652. ERASEINFO(0x02000,2),
  653. ERASEINFO(0x04000,1),
  654. }
  655. }, {
  656. .mfr_id = CFI_MFR_EON,
  657. .dev_id = EN29SL800BB,
  658. .name = "Eon EN29SL800BB",
  659. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  660. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  661. .dev_size = SIZE_1MiB,
  662. .cmd_set = P_ID_AMD_STD,
  663. .nr_regions = 4,
  664. .regions = {
  665. ERASEINFO(0x04000,1),
  666. ERASEINFO(0x02000,2),
  667. ERASEINFO(0x08000,1),
  668. ERASEINFO(0x10000,15),
  669. }
  670. }, {
  671. .mfr_id = CFI_MFR_FUJITSU,
  672. .dev_id = MBM29F040C,
  673. .name = "Fujitsu MBM29F040C",
  674. .devtypes = CFI_DEVICETYPE_X8,
  675. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  676. .dev_size = SIZE_512KiB,
  677. .cmd_set = P_ID_AMD_STD,
  678. .nr_regions = 1,
  679. .regions = {
  680. ERASEINFO(0x10000,8)
  681. }
  682. }, {
  683. .mfr_id = CFI_MFR_FUJITSU,
  684. .dev_id = MBM29F800BA,
  685. .name = "Fujitsu MBM29F800BA",
  686. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  687. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  688. .dev_size = SIZE_1MiB,
  689. .cmd_set = P_ID_AMD_STD,
  690. .nr_regions = 4,
  691. .regions = {
  692. ERASEINFO(0x04000,1),
  693. ERASEINFO(0x02000,2),
  694. ERASEINFO(0x08000,1),
  695. ERASEINFO(0x10000,15),
  696. }
  697. }, {
  698. .mfr_id = CFI_MFR_FUJITSU,
  699. .dev_id = MBM29LV650UE,
  700. .name = "Fujitsu MBM29LV650UE",
  701. .devtypes = CFI_DEVICETYPE_X8,
  702. .uaddr = MTD_UADDR_DONT_CARE,
  703. .dev_size = SIZE_8MiB,
  704. .cmd_set = P_ID_AMD_STD,
  705. .nr_regions = 1,
  706. .regions = {
  707. ERASEINFO(0x10000,128)
  708. }
  709. }, {
  710. .mfr_id = CFI_MFR_FUJITSU,
  711. .dev_id = MBM29LV320TE,
  712. .name = "Fujitsu MBM29LV320TE",
  713. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  714. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  715. .dev_size = SIZE_4MiB,
  716. .cmd_set = P_ID_AMD_STD,
  717. .nr_regions = 2,
  718. .regions = {
  719. ERASEINFO(0x10000,63),
  720. ERASEINFO(0x02000,8)
  721. }
  722. }, {
  723. .mfr_id = CFI_MFR_FUJITSU,
  724. .dev_id = MBM29LV320BE,
  725. .name = "Fujitsu MBM29LV320BE",
  726. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  727. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  728. .dev_size = SIZE_4MiB,
  729. .cmd_set = P_ID_AMD_STD,
  730. .nr_regions = 2,
  731. .regions = {
  732. ERASEINFO(0x02000,8),
  733. ERASEINFO(0x10000,63)
  734. }
  735. }, {
  736. .mfr_id = CFI_MFR_FUJITSU,
  737. .dev_id = MBM29LV160TE,
  738. .name = "Fujitsu MBM29LV160TE",
  739. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  740. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  741. .dev_size = SIZE_2MiB,
  742. .cmd_set = P_ID_AMD_STD,
  743. .nr_regions = 4,
  744. .regions = {
  745. ERASEINFO(0x10000,31),
  746. ERASEINFO(0x08000,1),
  747. ERASEINFO(0x02000,2),
  748. ERASEINFO(0x04000,1)
  749. }
  750. }, {
  751. .mfr_id = CFI_MFR_FUJITSU,
  752. .dev_id = MBM29LV160BE,
  753. .name = "Fujitsu MBM29LV160BE",
  754. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  755. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  756. .dev_size = SIZE_2MiB,
  757. .cmd_set = P_ID_AMD_STD,
  758. .nr_regions = 4,
  759. .regions = {
  760. ERASEINFO(0x04000,1),
  761. ERASEINFO(0x02000,2),
  762. ERASEINFO(0x08000,1),
  763. ERASEINFO(0x10000,31)
  764. }
  765. }, {
  766. .mfr_id = CFI_MFR_FUJITSU,
  767. .dev_id = MBM29LV800BA,
  768. .name = "Fujitsu MBM29LV800BA",
  769. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  770. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  771. .dev_size = SIZE_1MiB,
  772. .cmd_set = P_ID_AMD_STD,
  773. .nr_regions = 4,
  774. .regions = {
  775. ERASEINFO(0x04000,1),
  776. ERASEINFO(0x02000,2),
  777. ERASEINFO(0x08000,1),
  778. ERASEINFO(0x10000,15)
  779. }
  780. }, {
  781. .mfr_id = CFI_MFR_FUJITSU,
  782. .dev_id = MBM29LV800TA,
  783. .name = "Fujitsu MBM29LV800TA",
  784. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  785. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  786. .dev_size = SIZE_1MiB,
  787. .cmd_set = P_ID_AMD_STD,
  788. .nr_regions = 4,
  789. .regions = {
  790. ERASEINFO(0x10000,15),
  791. ERASEINFO(0x08000,1),
  792. ERASEINFO(0x02000,2),
  793. ERASEINFO(0x04000,1)
  794. }
  795. }, {
  796. .mfr_id = CFI_MFR_FUJITSU,
  797. .dev_id = MBM29LV400BC,
  798. .name = "Fujitsu MBM29LV400BC",
  799. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  800. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  801. .dev_size = SIZE_512KiB,
  802. .cmd_set = P_ID_AMD_STD,
  803. .nr_regions = 4,
  804. .regions = {
  805. ERASEINFO(0x04000,1),
  806. ERASEINFO(0x02000,2),
  807. ERASEINFO(0x08000,1),
  808. ERASEINFO(0x10000,7)
  809. }
  810. }, {
  811. .mfr_id = CFI_MFR_FUJITSU,
  812. .dev_id = MBM29LV400TC,
  813. .name = "Fujitsu MBM29LV400TC",
  814. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  815. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  816. .dev_size = SIZE_512KiB,
  817. .cmd_set = P_ID_AMD_STD,
  818. .nr_regions = 4,
  819. .regions = {
  820. ERASEINFO(0x10000,7),
  821. ERASEINFO(0x08000,1),
  822. ERASEINFO(0x02000,2),
  823. ERASEINFO(0x04000,1)
  824. }
  825. }, {
  826. .mfr_id = CFI_MFR_HYUNDAI,
  827. .dev_id = HY29F002T,
  828. .name = "Hyundai HY29F002T",
  829. .devtypes = CFI_DEVICETYPE_X8,
  830. .uaddr = MTD_UADDR_0x0555_0x02AA,
  831. .dev_size = SIZE_256KiB,
  832. .cmd_set = P_ID_AMD_STD,
  833. .nr_regions = 4,
  834. .regions = {
  835. ERASEINFO(0x10000,3),
  836. ERASEINFO(0x08000,1),
  837. ERASEINFO(0x02000,2),
  838. ERASEINFO(0x04000,1),
  839. }
  840. }, {
  841. .mfr_id = CFI_MFR_INTEL,
  842. .dev_id = I28F004B3B,
  843. .name = "Intel 28F004B3B",
  844. .devtypes = CFI_DEVICETYPE_X8,
  845. .uaddr = MTD_UADDR_UNNECESSARY,
  846. .dev_size = SIZE_512KiB,
  847. .cmd_set = P_ID_INTEL_STD,
  848. .nr_regions = 2,
  849. .regions = {
  850. ERASEINFO(0x02000, 8),
  851. ERASEINFO(0x10000, 7),
  852. }
  853. }, {
  854. .mfr_id = CFI_MFR_INTEL,
  855. .dev_id = I28F004B3T,
  856. .name = "Intel 28F004B3T",
  857. .devtypes = CFI_DEVICETYPE_X8,
  858. .uaddr = MTD_UADDR_UNNECESSARY,
  859. .dev_size = SIZE_512KiB,
  860. .cmd_set = P_ID_INTEL_STD,
  861. .nr_regions = 2,
  862. .regions = {
  863. ERASEINFO(0x10000, 7),
  864. ERASEINFO(0x02000, 8),
  865. }
  866. }, {
  867. .mfr_id = CFI_MFR_INTEL,
  868. .dev_id = I28F400B3B,
  869. .name = "Intel 28F400B3B",
  870. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  871. .uaddr = MTD_UADDR_UNNECESSARY,
  872. .dev_size = SIZE_512KiB,
  873. .cmd_set = P_ID_INTEL_STD,
  874. .nr_regions = 2,
  875. .regions = {
  876. ERASEINFO(0x02000, 8),
  877. ERASEINFO(0x10000, 7),
  878. }
  879. }, {
  880. .mfr_id = CFI_MFR_INTEL,
  881. .dev_id = I28F400B3T,
  882. .name = "Intel 28F400B3T",
  883. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  884. .uaddr = MTD_UADDR_UNNECESSARY,
  885. .dev_size = SIZE_512KiB,
  886. .cmd_set = P_ID_INTEL_STD,
  887. .nr_regions = 2,
  888. .regions = {
  889. ERASEINFO(0x10000, 7),
  890. ERASEINFO(0x02000, 8),
  891. }
  892. }, {
  893. .mfr_id = CFI_MFR_INTEL,
  894. .dev_id = I28F008B3B,
  895. .name = "Intel 28F008B3B",
  896. .devtypes = CFI_DEVICETYPE_X8,
  897. .uaddr = MTD_UADDR_UNNECESSARY,
  898. .dev_size = SIZE_1MiB,
  899. .cmd_set = P_ID_INTEL_STD,
  900. .nr_regions = 2,
  901. .regions = {
  902. ERASEINFO(0x02000, 8),
  903. ERASEINFO(0x10000, 15),
  904. }
  905. }, {
  906. .mfr_id = CFI_MFR_INTEL,
  907. .dev_id = I28F008B3T,
  908. .name = "Intel 28F008B3T",
  909. .devtypes = CFI_DEVICETYPE_X8,
  910. .uaddr = MTD_UADDR_UNNECESSARY,
  911. .dev_size = SIZE_1MiB,
  912. .cmd_set = P_ID_INTEL_STD,
  913. .nr_regions = 2,
  914. .regions = {
  915. ERASEINFO(0x10000, 15),
  916. ERASEINFO(0x02000, 8),
  917. }
  918. }, {
  919. .mfr_id = CFI_MFR_INTEL,
  920. .dev_id = I28F008S5,
  921. .name = "Intel 28F008S5",
  922. .devtypes = CFI_DEVICETYPE_X8,
  923. .uaddr = MTD_UADDR_UNNECESSARY,
  924. .dev_size = SIZE_1MiB,
  925. .cmd_set = P_ID_INTEL_EXT,
  926. .nr_regions = 1,
  927. .regions = {
  928. ERASEINFO(0x10000,16),
  929. }
  930. }, {
  931. .mfr_id = CFI_MFR_INTEL,
  932. .dev_id = I28F016S5,
  933. .name = "Intel 28F016S5",
  934. .devtypes = CFI_DEVICETYPE_X8,
  935. .uaddr = MTD_UADDR_UNNECESSARY,
  936. .dev_size = SIZE_2MiB,
  937. .cmd_set = P_ID_INTEL_EXT,
  938. .nr_regions = 1,
  939. .regions = {
  940. ERASEINFO(0x10000,32),
  941. }
  942. }, {
  943. .mfr_id = CFI_MFR_INTEL,
  944. .dev_id = I28F008SA,
  945. .name = "Intel 28F008SA",
  946. .devtypes = CFI_DEVICETYPE_X8,
  947. .uaddr = MTD_UADDR_UNNECESSARY,
  948. .dev_size = SIZE_1MiB,
  949. .cmd_set = P_ID_INTEL_STD,
  950. .nr_regions = 1,
  951. .regions = {
  952. ERASEINFO(0x10000, 16),
  953. }
  954. }, {
  955. .mfr_id = CFI_MFR_INTEL,
  956. .dev_id = I28F800B3B,
  957. .name = "Intel 28F800B3B",
  958. .devtypes = CFI_DEVICETYPE_X16,
  959. .uaddr = MTD_UADDR_UNNECESSARY,
  960. .dev_size = SIZE_1MiB,
  961. .cmd_set = P_ID_INTEL_STD,
  962. .nr_regions = 2,
  963. .regions = {
  964. ERASEINFO(0x02000, 8),
  965. ERASEINFO(0x10000, 15),
  966. }
  967. }, {
  968. .mfr_id = CFI_MFR_INTEL,
  969. .dev_id = I28F800B3T,
  970. .name = "Intel 28F800B3T",
  971. .devtypes = CFI_DEVICETYPE_X16,
  972. .uaddr = MTD_UADDR_UNNECESSARY,
  973. .dev_size = SIZE_1MiB,
  974. .cmd_set = P_ID_INTEL_STD,
  975. .nr_regions = 2,
  976. .regions = {
  977. ERASEINFO(0x10000, 15),
  978. ERASEINFO(0x02000, 8),
  979. }
  980. }, {
  981. .mfr_id = CFI_MFR_INTEL,
  982. .dev_id = I28F016B3B,
  983. .name = "Intel 28F016B3B",
  984. .devtypes = CFI_DEVICETYPE_X8,
  985. .uaddr = MTD_UADDR_UNNECESSARY,
  986. .dev_size = SIZE_2MiB,
  987. .cmd_set = P_ID_INTEL_STD,
  988. .nr_regions = 2,
  989. .regions = {
  990. ERASEINFO(0x02000, 8),
  991. ERASEINFO(0x10000, 31),
  992. }
  993. }, {
  994. .mfr_id = CFI_MFR_INTEL,
  995. .dev_id = I28F016S3,
  996. .name = "Intel I28F016S3",
  997. .devtypes = CFI_DEVICETYPE_X8,
  998. .uaddr = MTD_UADDR_UNNECESSARY,
  999. .dev_size = SIZE_2MiB,
  1000. .cmd_set = P_ID_INTEL_STD,
  1001. .nr_regions = 1,
  1002. .regions = {
  1003. ERASEINFO(0x10000, 32),
  1004. }
  1005. }, {
  1006. .mfr_id = CFI_MFR_INTEL,
  1007. .dev_id = I28F016B3T,
  1008. .name = "Intel 28F016B3T",
  1009. .devtypes = CFI_DEVICETYPE_X8,
  1010. .uaddr = MTD_UADDR_UNNECESSARY,
  1011. .dev_size = SIZE_2MiB,
  1012. .cmd_set = P_ID_INTEL_STD,
  1013. .nr_regions = 2,
  1014. .regions = {
  1015. ERASEINFO(0x10000, 31),
  1016. ERASEINFO(0x02000, 8),
  1017. }
  1018. }, {
  1019. .mfr_id = CFI_MFR_INTEL,
  1020. .dev_id = I28F160B3B,
  1021. .name = "Intel 28F160B3B",
  1022. .devtypes = CFI_DEVICETYPE_X16,
  1023. .uaddr = MTD_UADDR_UNNECESSARY,
  1024. .dev_size = SIZE_2MiB,
  1025. .cmd_set = P_ID_INTEL_STD,
  1026. .nr_regions = 2,
  1027. .regions = {
  1028. ERASEINFO(0x02000, 8),
  1029. ERASEINFO(0x10000, 31),
  1030. }
  1031. }, {
  1032. .mfr_id = CFI_MFR_INTEL,
  1033. .dev_id = I28F160B3T,
  1034. .name = "Intel 28F160B3T",
  1035. .devtypes = CFI_DEVICETYPE_X16,
  1036. .uaddr = MTD_UADDR_UNNECESSARY,
  1037. .dev_size = SIZE_2MiB,
  1038. .cmd_set = P_ID_INTEL_STD,
  1039. .nr_regions = 2,
  1040. .regions = {
  1041. ERASEINFO(0x10000, 31),
  1042. ERASEINFO(0x02000, 8),
  1043. }
  1044. }, {
  1045. .mfr_id = CFI_MFR_INTEL,
  1046. .dev_id = I28F320B3B,
  1047. .name = "Intel 28F320B3B",
  1048. .devtypes = CFI_DEVICETYPE_X16,
  1049. .uaddr = MTD_UADDR_UNNECESSARY,
  1050. .dev_size = SIZE_4MiB,
  1051. .cmd_set = P_ID_INTEL_STD,
  1052. .nr_regions = 2,
  1053. .regions = {
  1054. ERASEINFO(0x02000, 8),
  1055. ERASEINFO(0x10000, 63),
  1056. }
  1057. }, {
  1058. .mfr_id = CFI_MFR_INTEL,
  1059. .dev_id = I28F320B3T,
  1060. .name = "Intel 28F320B3T",
  1061. .devtypes = CFI_DEVICETYPE_X16,
  1062. .uaddr = MTD_UADDR_UNNECESSARY,
  1063. .dev_size = SIZE_4MiB,
  1064. .cmd_set = P_ID_INTEL_STD,
  1065. .nr_regions = 2,
  1066. .regions = {
  1067. ERASEINFO(0x10000, 63),
  1068. ERASEINFO(0x02000, 8),
  1069. }
  1070. }, {
  1071. .mfr_id = CFI_MFR_INTEL,
  1072. .dev_id = I28F640B3B,
  1073. .name = "Intel 28F640B3B",
  1074. .devtypes = CFI_DEVICETYPE_X16,
  1075. .uaddr = MTD_UADDR_UNNECESSARY,
  1076. .dev_size = SIZE_8MiB,
  1077. .cmd_set = P_ID_INTEL_STD,
  1078. .nr_regions = 2,
  1079. .regions = {
  1080. ERASEINFO(0x02000, 8),
  1081. ERASEINFO(0x10000, 127),
  1082. }
  1083. }, {
  1084. .mfr_id = CFI_MFR_INTEL,
  1085. .dev_id = I28F640B3T,
  1086. .name = "Intel 28F640B3T",
  1087. .devtypes = CFI_DEVICETYPE_X16,
  1088. .uaddr = MTD_UADDR_UNNECESSARY,
  1089. .dev_size = SIZE_8MiB,
  1090. .cmd_set = P_ID_INTEL_STD,
  1091. .nr_regions = 2,
  1092. .regions = {
  1093. ERASEINFO(0x10000, 127),
  1094. ERASEINFO(0x02000, 8),
  1095. }
  1096. }, {
  1097. .mfr_id = CFI_MFR_INTEL,
  1098. .dev_id = I28F640C3B,
  1099. .name = "Intel 28F640C3B",
  1100. .devtypes = CFI_DEVICETYPE_X16,
  1101. .uaddr = MTD_UADDR_UNNECESSARY,
  1102. .dev_size = SIZE_8MiB,
  1103. .cmd_set = P_ID_INTEL_STD,
  1104. .nr_regions = 2,
  1105. .regions = {
  1106. ERASEINFO(0x02000, 8),
  1107. ERASEINFO(0x10000, 127),
  1108. }
  1109. }, {
  1110. .mfr_id = CFI_MFR_INTEL,
  1111. .dev_id = I82802AB,
  1112. .name = "Intel 82802AB",
  1113. .devtypes = CFI_DEVICETYPE_X8,
  1114. .uaddr = MTD_UADDR_UNNECESSARY,
  1115. .dev_size = SIZE_512KiB,
  1116. .cmd_set = P_ID_INTEL_EXT,
  1117. .nr_regions = 1,
  1118. .regions = {
  1119. ERASEINFO(0x10000,8),
  1120. }
  1121. }, {
  1122. .mfr_id = CFI_MFR_INTEL,
  1123. .dev_id = I82802AC,
  1124. .name = "Intel 82802AC",
  1125. .devtypes = CFI_DEVICETYPE_X8,
  1126. .uaddr = MTD_UADDR_UNNECESSARY,
  1127. .dev_size = SIZE_1MiB,
  1128. .cmd_set = P_ID_INTEL_EXT,
  1129. .nr_regions = 1,
  1130. .regions = {
  1131. ERASEINFO(0x10000,16),
  1132. }
  1133. }, {
  1134. .mfr_id = CFI_MFR_MACRONIX,
  1135. .dev_id = MX29LV040C,
  1136. .name = "Macronix MX29LV040C",
  1137. .devtypes = CFI_DEVICETYPE_X8,
  1138. .uaddr = MTD_UADDR_0x0555_0x02AA,
  1139. .dev_size = SIZE_512KiB,
  1140. .cmd_set = P_ID_AMD_STD,
  1141. .nr_regions = 1,
  1142. .regions = {
  1143. ERASEINFO(0x10000,8),
  1144. }
  1145. }, {
  1146. .mfr_id = CFI_MFR_MACRONIX,
  1147. .dev_id = MX29LV160T,
  1148. .name = "MXIC MX29LV160T",
  1149. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1150. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1151. .dev_size = SIZE_2MiB,
  1152. .cmd_set = P_ID_AMD_STD,
  1153. .nr_regions = 4,
  1154. .regions = {
  1155. ERASEINFO(0x10000,31),
  1156. ERASEINFO(0x08000,1),
  1157. ERASEINFO(0x02000,2),
  1158. ERASEINFO(0x04000,1)
  1159. }
  1160. }, {
  1161. .mfr_id = CFI_MFR_NEC,
  1162. .dev_id = UPD29F064115,
  1163. .name = "NEC uPD29F064115",
  1164. .devtypes = CFI_DEVICETYPE_X16,
  1165. .uaddr = MTD_UADDR_0xAAAA_0x5555,
  1166. .dev_size = SIZE_8MiB,
  1167. .cmd_set = P_ID_AMD_STD,
  1168. .nr_regions = 3,
  1169. .regions = {
  1170. ERASEINFO(0x2000,8),
  1171. ERASEINFO(0x10000,126),
  1172. ERASEINFO(0x2000,8),
  1173. }
  1174. }, {
  1175. .mfr_id = CFI_MFR_MACRONIX,
  1176. .dev_id = MX29LV160B,
  1177. .name = "MXIC MX29LV160B",
  1178. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1179. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1180. .dev_size = SIZE_2MiB,
  1181. .cmd_set = P_ID_AMD_STD,
  1182. .nr_regions = 4,
  1183. .regions = {
  1184. ERASEINFO(0x04000,1),
  1185. ERASEINFO(0x02000,2),
  1186. ERASEINFO(0x08000,1),
  1187. ERASEINFO(0x10000,31)
  1188. }
  1189. }, {
  1190. .mfr_id = CFI_MFR_MACRONIX,
  1191. .dev_id = MX29F040,
  1192. .name = "Macronix MX29F040",
  1193. .devtypes = CFI_DEVICETYPE_X8,
  1194. .uaddr = MTD_UADDR_0x0555_0x02AA,
  1195. .dev_size = SIZE_512KiB,
  1196. .cmd_set = P_ID_AMD_STD,
  1197. .nr_regions = 1,
  1198. .regions = {
  1199. ERASEINFO(0x10000,8),
  1200. }
  1201. }, {
  1202. .mfr_id = CFI_MFR_MACRONIX,
  1203. .dev_id = MX29F016,
  1204. .name = "Macronix MX29F016",
  1205. .devtypes = CFI_DEVICETYPE_X8,
  1206. .uaddr = MTD_UADDR_0x0555_0x02AA,
  1207. .dev_size = SIZE_2MiB,
  1208. .cmd_set = P_ID_AMD_STD,
  1209. .nr_regions = 1,
  1210. .regions = {
  1211. ERASEINFO(0x10000,32),
  1212. }
  1213. }, {
  1214. .mfr_id = CFI_MFR_MACRONIX,
  1215. .dev_id = MX29F004T,
  1216. .name = "Macronix MX29F004T",
  1217. .devtypes = CFI_DEVICETYPE_X8,
  1218. .uaddr = MTD_UADDR_0x0555_0x02AA,
  1219. .dev_size = SIZE_512KiB,
  1220. .cmd_set = P_ID_AMD_STD,
  1221. .nr_regions = 4,
  1222. .regions = {
  1223. ERASEINFO(0x10000,7),
  1224. ERASEINFO(0x08000,1),
  1225. ERASEINFO(0x02000,2),
  1226. ERASEINFO(0x04000,1),
  1227. }
  1228. }, {
  1229. .mfr_id = CFI_MFR_MACRONIX,
  1230. .dev_id = MX29F004B,
  1231. .name = "Macronix MX29F004B",
  1232. .devtypes = CFI_DEVICETYPE_X8,
  1233. .uaddr = MTD_UADDR_0x0555_0x02AA,
  1234. .dev_size = SIZE_512KiB,
  1235. .cmd_set = P_ID_AMD_STD,
  1236. .nr_regions = 4,
  1237. .regions = {
  1238. ERASEINFO(0x04000,1),
  1239. ERASEINFO(0x02000,2),
  1240. ERASEINFO(0x08000,1),
  1241. ERASEINFO(0x10000,7),
  1242. }
  1243. }, {
  1244. .mfr_id = CFI_MFR_MACRONIX,
  1245. .dev_id = MX29F002T,
  1246. .name = "Macronix MX29F002T",
  1247. .devtypes = CFI_DEVICETYPE_X8,
  1248. .uaddr = MTD_UADDR_0x0555_0x02AA,
  1249. .dev_size = SIZE_256KiB,
  1250. .cmd_set = P_ID_AMD_STD,
  1251. .nr_regions = 4,
  1252. .regions = {
  1253. ERASEINFO(0x10000,3),
  1254. ERASEINFO(0x08000,1),
  1255. ERASEINFO(0x02000,2),
  1256. ERASEINFO(0x04000,1),
  1257. }
  1258. }, {
  1259. .mfr_id = CFI_MFR_PMC,
  1260. .dev_id = PM49FL002,
  1261. .name = "PMC Pm49FL002",
  1262. .devtypes = CFI_DEVICETYPE_X8,
  1263. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1264. .dev_size = SIZE_256KiB,
  1265. .cmd_set = P_ID_AMD_STD,
  1266. .nr_regions = 1,
  1267. .regions = {
  1268. ERASEINFO( 0x01000, 64 )
  1269. }
  1270. }, {
  1271. .mfr_id = CFI_MFR_PMC,
  1272. .dev_id = PM49FL004,
  1273. .name = "PMC Pm49FL004",
  1274. .devtypes = CFI_DEVICETYPE_X8,
  1275. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1276. .dev_size = SIZE_512KiB,
  1277. .cmd_set = P_ID_AMD_STD,
  1278. .nr_regions = 1,
  1279. .regions = {
  1280. ERASEINFO( 0x01000, 128 )
  1281. }
  1282. }, {
  1283. .mfr_id = CFI_MFR_PMC,
  1284. .dev_id = PM49FL008,
  1285. .name = "PMC Pm49FL008",
  1286. .devtypes = CFI_DEVICETYPE_X8,
  1287. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1288. .dev_size = SIZE_1MiB,
  1289. .cmd_set = P_ID_AMD_STD,
  1290. .nr_regions = 1,
  1291. .regions = {
  1292. ERASEINFO( 0x01000, 256 )
  1293. }
  1294. }, {
  1295. .mfr_id = CFI_MFR_SHARP,
  1296. .dev_id = LH28F640BF,
  1297. .name = "LH28F640BF",
  1298. .devtypes = CFI_DEVICETYPE_X16,
  1299. .uaddr = MTD_UADDR_UNNECESSARY,
  1300. .dev_size = SIZE_8MiB,
  1301. .cmd_set = P_ID_INTEL_EXT,
  1302. .nr_regions = 2,
  1303. .regions = {
  1304. ERASEINFO(0x10000, 127),
  1305. ERASEINFO(0x02000, 8),
  1306. }
  1307. }, {
  1308. .mfr_id = CFI_MFR_SST,
  1309. .dev_id = SST39LF512,
  1310. .name = "SST 39LF512",
  1311. .devtypes = CFI_DEVICETYPE_X8,
  1312. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1313. .dev_size = SIZE_64KiB,
  1314. .cmd_set = P_ID_AMD_STD,
  1315. .nr_regions = 1,
  1316. .regions = {
  1317. ERASEINFO(0x01000,16),
  1318. }
  1319. }, {
  1320. .mfr_id = CFI_MFR_SST,
  1321. .dev_id = SST39LF010,
  1322. .name = "SST 39LF010",
  1323. .devtypes = CFI_DEVICETYPE_X8,
  1324. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1325. .dev_size = SIZE_128KiB,
  1326. .cmd_set = P_ID_AMD_STD,
  1327. .nr_regions = 1,
  1328. .regions = {
  1329. ERASEINFO(0x01000,32),
  1330. }
  1331. }, {
  1332. .mfr_id = CFI_MFR_SST,
  1333. .dev_id = SST29EE020,
  1334. .name = "SST 29EE020",
  1335. .devtypes = CFI_DEVICETYPE_X8,
  1336. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1337. .dev_size = SIZE_256KiB,
  1338. .cmd_set = P_ID_SST_PAGE,
  1339. .nr_regions = 1,
  1340. .regions = {ERASEINFO(0x01000,64),
  1341. }
  1342. }, {
  1343. .mfr_id = CFI_MFR_SST,
  1344. .dev_id = SST29LE020,
  1345. .name = "SST 29LE020",
  1346. .devtypes = CFI_DEVICETYPE_X8,
  1347. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1348. .dev_size = SIZE_256KiB,
  1349. .cmd_set = P_ID_SST_PAGE,
  1350. .nr_regions = 1,
  1351. .regions = {ERASEINFO(0x01000,64),
  1352. }
  1353. }, {
  1354. .mfr_id = CFI_MFR_SST,
  1355. .dev_id = SST39LF020,
  1356. .name = "SST 39LF020",
  1357. .devtypes = CFI_DEVICETYPE_X8,
  1358. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1359. .dev_size = SIZE_256KiB,
  1360. .cmd_set = P_ID_AMD_STD,
  1361. .nr_regions = 1,
  1362. .regions = {
  1363. ERASEINFO(0x01000,64),
  1364. }
  1365. }, {
  1366. .mfr_id = CFI_MFR_SST,
  1367. .dev_id = SST39LF040,
  1368. .name = "SST 39LF040",
  1369. .devtypes = CFI_DEVICETYPE_X8,
  1370. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1371. .dev_size = SIZE_512KiB,
  1372. .cmd_set = P_ID_AMD_STD,
  1373. .nr_regions = 1,
  1374. .regions = {
  1375. ERASEINFO(0x01000,128),
  1376. }
  1377. }, {
  1378. .mfr_id = CFI_MFR_SST,
  1379. .dev_id = SST39SF010A,
  1380. .name = "SST 39SF010A",
  1381. .devtypes = CFI_DEVICETYPE_X8,
  1382. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1383. .dev_size = SIZE_128KiB,
  1384. .cmd_set = P_ID_AMD_STD,
  1385. .nr_regions = 1,
  1386. .regions = {
  1387. ERASEINFO(0x01000,32),
  1388. }
  1389. }, {
  1390. .mfr_id = CFI_MFR_SST,
  1391. .dev_id = SST39SF020A,
  1392. .name = "SST 39SF020A",
  1393. .devtypes = CFI_DEVICETYPE_X8,
  1394. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1395. .dev_size = SIZE_256KiB,
  1396. .cmd_set = P_ID_AMD_STD,
  1397. .nr_regions = 1,
  1398. .regions = {
  1399. ERASEINFO(0x01000,64),
  1400. }
  1401. }, {
  1402. .mfr_id = CFI_MFR_SST,
  1403. .dev_id = SST39SF040,
  1404. .name = "SST 39SF040",
  1405. .devtypes = CFI_DEVICETYPE_X8,
  1406. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1407. .dev_size = SIZE_512KiB,
  1408. .cmd_set = P_ID_AMD_STD,
  1409. .nr_regions = 1,
  1410. .regions = {
  1411. ERASEINFO(0x01000,128),
  1412. }
  1413. }, {
  1414. .mfr_id = CFI_MFR_SST,
  1415. .dev_id = SST49LF040B,
  1416. .name = "SST 49LF040B",
  1417. .devtypes = CFI_DEVICETYPE_X8,
  1418. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1419. .dev_size = SIZE_512KiB,
  1420. .cmd_set = P_ID_AMD_STD,
  1421. .nr_regions = 1,
  1422. .regions = {
  1423. ERASEINFO(0x01000,128),
  1424. }
  1425. }, {
  1426. .mfr_id = CFI_MFR_SST,
  1427. .dev_id = SST49LF004B,
  1428. .name = "SST 49LF004B",
  1429. .devtypes = CFI_DEVICETYPE_X8,
  1430. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1431. .dev_size = SIZE_512KiB,
  1432. .cmd_set = P_ID_AMD_STD,
  1433. .nr_regions = 1,
  1434. .regions = {
  1435. ERASEINFO(0x01000,128),
  1436. }
  1437. }, {
  1438. .mfr_id = CFI_MFR_SST,
  1439. .dev_id = SST49LF008A,
  1440. .name = "SST 49LF008A",
  1441. .devtypes = CFI_DEVICETYPE_X8,
  1442. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1443. .dev_size = SIZE_1MiB,
  1444. .cmd_set = P_ID_AMD_STD,
  1445. .nr_regions = 1,
  1446. .regions = {
  1447. ERASEINFO(0x01000,256),
  1448. }
  1449. }, {
  1450. .mfr_id = CFI_MFR_SST,
  1451. .dev_id = SST49LF030A,
  1452. .name = "SST 49LF030A",
  1453. .devtypes = CFI_DEVICETYPE_X8,
  1454. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1455. .dev_size = SIZE_512KiB,
  1456. .cmd_set = P_ID_AMD_STD,
  1457. .nr_regions = 1,
  1458. .regions = {
  1459. ERASEINFO(0x01000,96),
  1460. }
  1461. }, {
  1462. .mfr_id = CFI_MFR_SST,
  1463. .dev_id = SST49LF040A,
  1464. .name = "SST 49LF040A",
  1465. .devtypes = CFI_DEVICETYPE_X8,
  1466. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1467. .dev_size = SIZE_512KiB,
  1468. .cmd_set = P_ID_AMD_STD,
  1469. .nr_regions = 1,
  1470. .regions = {
  1471. ERASEINFO(0x01000,128),
  1472. }
  1473. }, {
  1474. .mfr_id = CFI_MFR_SST,
  1475. .dev_id = SST49LF080A,
  1476. .name = "SST 49LF080A",
  1477. .devtypes = CFI_DEVICETYPE_X8,
  1478. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1479. .dev_size = SIZE_1MiB,
  1480. .cmd_set = P_ID_AMD_STD,
  1481. .nr_regions = 1,
  1482. .regions = {
  1483. ERASEINFO(0x01000,256),
  1484. }
  1485. }, {
  1486. .mfr_id = CFI_MFR_SST, /* should be CFI */
  1487. .dev_id = SST39LF160,
  1488. .name = "SST 39LF160",
  1489. .devtypes = CFI_DEVICETYPE_X16,
  1490. .uaddr = MTD_UADDR_0xAAAA_0x5555,
  1491. .dev_size = SIZE_2MiB,
  1492. .cmd_set = P_ID_AMD_STD,
  1493. .nr_regions = 2,
  1494. .regions = {
  1495. ERASEINFO(0x1000,256),
  1496. ERASEINFO(0x1000,256)
  1497. }
  1498. }, {
  1499. .mfr_id = CFI_MFR_SST, /* should be CFI */
  1500. .dev_id = SST39VF1601,
  1501. .name = "SST 39VF1601",
  1502. .devtypes = CFI_DEVICETYPE_X16,
  1503. .uaddr = MTD_UADDR_0xAAAA_0x5555,
  1504. .dev_size = SIZE_2MiB,
  1505. .cmd_set = P_ID_AMD_STD,
  1506. .nr_regions = 2,
  1507. .regions = {
  1508. ERASEINFO(0x1000,256),
  1509. ERASEINFO(0x1000,256)
  1510. }
  1511. }, {
  1512. /* CFI is broken: reports AMD_STD, but needs custom uaddr */
  1513. .mfr_id = CFI_MFR_SST,
  1514. .dev_id = SST39WF1601,
  1515. .name = "SST 39WF1601",
  1516. .devtypes = CFI_DEVICETYPE_X16,
  1517. .uaddr = MTD_UADDR_0xAAAA_0x5555,
  1518. .dev_size = SIZE_2MiB,
  1519. .cmd_set = P_ID_AMD_STD,
  1520. .nr_regions = 2,
  1521. .regions = {
  1522. ERASEINFO(0x1000,256),
  1523. ERASEINFO(0x1000,256)
  1524. }
  1525. }, {
  1526. /* CFI is broken: reports AMD_STD, but needs custom uaddr */
  1527. .mfr_id = CFI_MFR_SST,
  1528. .dev_id = SST39WF1602,
  1529. .name = "SST 39WF1602",
  1530. .devtypes = CFI_DEVICETYPE_X16,
  1531. .uaddr = MTD_UADDR_0xAAAA_0x5555,
  1532. .dev_size = SIZE_2MiB,
  1533. .cmd_set = P_ID_AMD_STD,
  1534. .nr_regions = 2,
  1535. .regions = {
  1536. ERASEINFO(0x1000,256),
  1537. ERASEINFO(0x1000,256)
  1538. }
  1539. }, {
  1540. .mfr_id = CFI_MFR_SST, /* should be CFI */
  1541. .dev_id = SST39VF3201,
  1542. .name = "SST 39VF3201",
  1543. .devtypes = CFI_DEVICETYPE_X16,
  1544. .uaddr = MTD_UADDR_0xAAAA_0x5555,
  1545. .dev_size = SIZE_4MiB,
  1546. .cmd_set = P_ID_AMD_STD,
  1547. .nr_regions = 4,
  1548. .regions = {
  1549. ERASEINFO(0x1000,256),
  1550. ERASEINFO(0x1000,256),
  1551. ERASEINFO(0x1000,256),
  1552. ERASEINFO(0x1000,256)
  1553. }
  1554. }, {
  1555. .mfr_id = CFI_MFR_SST,
  1556. .dev_id = SST36VF3203,
  1557. .name = "SST 36VF3203",
  1558. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1559. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1560. .dev_size = SIZE_4MiB,
  1561. .cmd_set = P_ID_AMD_STD,
  1562. .nr_regions = 1,
  1563. .regions = {
  1564. ERASEINFO(0x10000,64),
  1565. }
  1566. }, {
  1567. .mfr_id = CFI_MFR_ST,
  1568. .dev_id = M29F800AB,
  1569. .name = "ST M29F800AB",
  1570. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1571. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1572. .dev_size = SIZE_1MiB,
  1573. .cmd_set = P_ID_AMD_STD,
  1574. .nr_regions = 4,
  1575. .regions = {
  1576. ERASEINFO(0x04000,1),
  1577. ERASEINFO(0x02000,2),
  1578. ERASEINFO(0x08000,1),
  1579. ERASEINFO(0x10000,15),
  1580. }
  1581. }, {
  1582. .mfr_id = CFI_MFR_ST, /* FIXME - CFI device? */
  1583. .dev_id = M29W800DT,
  1584. .name = "ST M29W800DT",
  1585. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1586. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1587. .dev_size = SIZE_1MiB,
  1588. .cmd_set = P_ID_AMD_STD,
  1589. .nr_regions = 4,
  1590. .regions = {
  1591. ERASEINFO(0x10000,15),
  1592. ERASEINFO(0x08000,1),
  1593. ERASEINFO(0x02000,2),
  1594. ERASEINFO(0x04000,1)
  1595. }
  1596. }, {
  1597. .mfr_id = CFI_MFR_ST, /* FIXME - CFI device? */
  1598. .dev_id = M29W800DB,
  1599. .name = "ST M29W800DB",
  1600. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1601. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1602. .dev_size = SIZE_1MiB,
  1603. .cmd_set = P_ID_AMD_STD,
  1604. .nr_regions = 4,
  1605. .regions = {
  1606. ERASEINFO(0x04000,1),
  1607. ERASEINFO(0x02000,2),
  1608. ERASEINFO(0x08000,1),
  1609. ERASEINFO(0x10000,15)
  1610. }
  1611. }, {
  1612. .mfr_id = CFI_MFR_ST,
  1613. .dev_id = M29W400DT,
  1614. .name = "ST M29W400DT",
  1615. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1616. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1617. .dev_size = SIZE_512KiB,
  1618. .cmd_set = P_ID_AMD_STD,
  1619. .nr_regions = 4,
  1620. .regions = {
  1621. ERASEINFO(0x04000,7),
  1622. ERASEINFO(0x02000,1),
  1623. ERASEINFO(0x08000,2),
  1624. ERASEINFO(0x10000,1)
  1625. }
  1626. }, {
  1627. .mfr_id = CFI_MFR_ST,
  1628. .dev_id = M29W400DB,
  1629. .name = "ST M29W400DB",
  1630. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1631. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1632. .dev_size = SIZE_512KiB,
  1633. .cmd_set = P_ID_AMD_STD,
  1634. .nr_regions = 4,
  1635. .regions = {
  1636. ERASEINFO(0x04000,1),
  1637. ERASEINFO(0x02000,2),
  1638. ERASEINFO(0x08000,1),
  1639. ERASEINFO(0x10000,7)
  1640. }
  1641. }, {
  1642. .mfr_id = CFI_MFR_ST, /* FIXME - CFI device? */
  1643. .dev_id = M29W160DT,
  1644. .name = "ST M29W160DT",
  1645. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1646. .uaddr = MTD_UADDR_0x0555_0x02AA, /* ???? */
  1647. .dev_size = SIZE_2MiB,
  1648. .cmd_set = P_ID_AMD_STD,
  1649. .nr_regions = 4,
  1650. .regions = {
  1651. ERASEINFO(0x10000,31),
  1652. ERASEINFO(0x08000,1),
  1653. ERASEINFO(0x02000,2),
  1654. ERASEINFO(0x04000,1)
  1655. }
  1656. }, {
  1657. .mfr_id = CFI_MFR_ST, /* FIXME - CFI device? */
  1658. .dev_id = M29W160DB,
  1659. .name = "ST M29W160DB",
  1660. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1661. .uaddr = MTD_UADDR_0x0555_0x02AA, /* ???? */
  1662. .dev_size = SIZE_2MiB,
  1663. .cmd_set = P_ID_AMD_STD,
  1664. .nr_regions = 4,
  1665. .regions = {
  1666. ERASEINFO(0x04000,1),
  1667. ERASEINFO(0x02000,2),
  1668. ERASEINFO(0x08000,1),
  1669. ERASEINFO(0x10000,31)
  1670. }
  1671. }, {
  1672. .mfr_id = CFI_MFR_ST,
  1673. .dev_id = M29W040B,
  1674. .name = "ST M29W040B",
  1675. .devtypes = CFI_DEVICETYPE_X8,
  1676. .uaddr = MTD_UADDR_0x0555_0x02AA,
  1677. .dev_size = SIZE_512KiB,
  1678. .cmd_set = P_ID_AMD_STD,
  1679. .nr_regions = 1,
  1680. .regions = {
  1681. ERASEINFO(0x10000,8),
  1682. }
  1683. }, {
  1684. .mfr_id = CFI_MFR_ST,
  1685. .dev_id = M50FW040,
  1686. .name = "ST M50FW040",
  1687. .devtypes = CFI_DEVICETYPE_X8,
  1688. .uaddr = MTD_UADDR_UNNECESSARY,
  1689. .dev_size = SIZE_512KiB,
  1690. .cmd_set = P_ID_INTEL_EXT,
  1691. .nr_regions = 1,
  1692. .regions = {
  1693. ERASEINFO(0x10000,8),
  1694. }
  1695. }, {
  1696. .mfr_id = CFI_MFR_ST,
  1697. .dev_id = M50FW080,
  1698. .name = "ST M50FW080",
  1699. .devtypes = CFI_DEVICETYPE_X8,
  1700. .uaddr = MTD_UADDR_UNNECESSARY,
  1701. .dev_size = SIZE_1MiB,
  1702. .cmd_set = P_ID_INTEL_EXT,
  1703. .nr_regions = 1,
  1704. .regions = {
  1705. ERASEINFO(0x10000,16),
  1706. }
  1707. }, {
  1708. .mfr_id = CFI_MFR_ST,
  1709. .dev_id = M50FW016,
  1710. .name = "ST M50FW016",
  1711. .devtypes = CFI_DEVICETYPE_X8,
  1712. .uaddr = MTD_UADDR_UNNECESSARY,
  1713. .dev_size = SIZE_2MiB,
  1714. .cmd_set = P_ID_INTEL_EXT,
  1715. .nr_regions = 1,
  1716. .regions = {
  1717. ERASEINFO(0x10000,32),
  1718. }
  1719. }, {
  1720. .mfr_id = CFI_MFR_ST,
  1721. .dev_id = M50LPW080,
  1722. .name = "ST M50LPW080",
  1723. .devtypes = CFI_DEVICETYPE_X8,
  1724. .uaddr = MTD_UADDR_UNNECESSARY,
  1725. .dev_size = SIZE_1MiB,
  1726. .cmd_set = P_ID_INTEL_EXT,
  1727. .nr_regions = 1,
  1728. .regions = {
  1729. ERASEINFO(0x10000,16),
  1730. },
  1731. }, {
  1732. .mfr_id = CFI_MFR_ST,
  1733. .dev_id = M50FLW080A,
  1734. .name = "ST M50FLW080A",
  1735. .devtypes = CFI_DEVICETYPE_X8,
  1736. .uaddr = MTD_UADDR_UNNECESSARY,
  1737. .dev_size = SIZE_1MiB,
  1738. .cmd_set = P_ID_INTEL_EXT,
  1739. .nr_regions = 4,
  1740. .regions = {
  1741. ERASEINFO(0x1000,16),
  1742. ERASEINFO(0x10000,13),
  1743. ERASEINFO(0x1000,16),
  1744. ERASEINFO(0x1000,16),
  1745. }
  1746. }, {
  1747. .mfr_id = CFI_MFR_ST,
  1748. .dev_id = M50FLW080B,
  1749. .name = "ST M50FLW080B",
  1750. .devtypes = CFI_DEVICETYPE_X8,
  1751. .uaddr = MTD_UADDR_UNNECESSARY,
  1752. .dev_size = SIZE_1MiB,
  1753. .cmd_set = P_ID_INTEL_EXT,
  1754. .nr_regions = 4,
  1755. .regions = {
  1756. ERASEINFO(0x1000,16),
  1757. ERASEINFO(0x1000,16),
  1758. ERASEINFO(0x10000,13),
  1759. ERASEINFO(0x1000,16),
  1760. }
  1761. }, {
  1762. .mfr_id = 0xff00 | CFI_MFR_ST,
  1763. .dev_id = 0xff00 | PSD4256G6V,
  1764. .name = "ST PSD4256G6V",
  1765. .devtypes = CFI_DEVICETYPE_X16,
  1766. .uaddr = MTD_UADDR_0x0AAA_0x0554,
  1767. .dev_size = SIZE_1MiB,
  1768. .cmd_set = P_ID_AMD_STD,
  1769. .nr_regions = 1,
  1770. .regions = {
  1771. ERASEINFO(0x10000,16),
  1772. }
  1773. }, {
  1774. .mfr_id = CFI_MFR_TOSHIBA,
  1775. .dev_id = TC58FVT160,
  1776. .name = "Toshiba TC58FVT160",
  1777. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1778. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1779. .dev_size = SIZE_2MiB,
  1780. .cmd_set = P_ID_AMD_STD,
  1781. .nr_regions = 4,
  1782. .regions = {
  1783. ERASEINFO(0x10000,31),
  1784. ERASEINFO(0x08000,1),
  1785. ERASEINFO(0x02000,2),
  1786. ERASEINFO(0x04000,1)
  1787. }
  1788. }, {
  1789. .mfr_id = CFI_MFR_TOSHIBA,
  1790. .dev_id = TC58FVB160,
  1791. .name = "Toshiba TC58FVB160",
  1792. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1793. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1794. .dev_size = SIZE_2MiB,
  1795. .cmd_set = P_ID_AMD_STD,
  1796. .nr_regions = 4,
  1797. .regions = {
  1798. ERASEINFO(0x04000,1),
  1799. ERASEINFO(0x02000,2),
  1800. ERASEINFO(0x08000,1),
  1801. ERASEINFO(0x10000,31)
  1802. }
  1803. }, {
  1804. .mfr_id = CFI_MFR_TOSHIBA,
  1805. .dev_id = TC58FVB321,
  1806. .name = "Toshiba TC58FVB321",
  1807. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1808. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1809. .dev_size = SIZE_4MiB,
  1810. .cmd_set = P_ID_AMD_STD,
  1811. .nr_regions = 2,
  1812. .regions = {
  1813. ERASEINFO(0x02000,8),
  1814. ERASEINFO(0x10000,63)
  1815. }
  1816. }, {
  1817. .mfr_id = CFI_MFR_TOSHIBA,
  1818. .dev_id = TC58FVT321,
  1819. .name = "Toshiba TC58FVT321",
  1820. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1821. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1822. .dev_size = SIZE_4MiB,
  1823. .cmd_set = P_ID_AMD_STD,
  1824. .nr_regions = 2,
  1825. .regions = {
  1826. ERASEINFO(0x10000,63),
  1827. ERASEINFO(0x02000,8)
  1828. }
  1829. }, {
  1830. .mfr_id = CFI_MFR_TOSHIBA,
  1831. .dev_id = TC58FVB641,
  1832. .name = "Toshiba TC58FVB641",
  1833. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1834. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1835. .dev_size = SIZE_8MiB,
  1836. .cmd_set = P_ID_AMD_STD,
  1837. .nr_regions = 2,
  1838. .regions = {
  1839. ERASEINFO(0x02000,8),
  1840. ERASEINFO(0x10000,127)
  1841. }
  1842. }, {
  1843. .mfr_id = CFI_MFR_TOSHIBA,
  1844. .dev_id = TC58FVT641,
  1845. .name = "Toshiba TC58FVT641",
  1846. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1847. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1848. .dev_size = SIZE_8MiB,
  1849. .cmd_set = P_ID_AMD_STD,
  1850. .nr_regions = 2,
  1851. .regions = {
  1852. ERASEINFO(0x10000,127),
  1853. ERASEINFO(0x02000,8)
  1854. }
  1855. }, {
  1856. .mfr_id = CFI_MFR_WINBOND,
  1857. .dev_id = W49V002A,
  1858. .name = "Winbond W49V002A",
  1859. .devtypes = CFI_DEVICETYPE_X8,
  1860. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1861. .dev_size = SIZE_256KiB,
  1862. .cmd_set = P_ID_AMD_STD,
  1863. .nr_regions = 4,
  1864. .regions = {
  1865. ERASEINFO(0x10000, 3),
  1866. ERASEINFO(0x08000, 1),
  1867. ERASEINFO(0x02000, 2),
  1868. ERASEINFO(0x04000, 1),
  1869. }
  1870. }
  1871. };
  1872. static inline u32 jedec_read_mfr(struct map_info *map, uint32_t base,
  1873. struct cfi_private *cfi)
  1874. {
  1875. map_word result;
  1876. unsigned long mask;
  1877. int bank = 0;
  1878. /* According to JEDEC "Standard Manufacturer's Identification Code"
  1879. * (http://www.jedec.org/download/search/jep106W.pdf)
  1880. * several first banks can contain 0x7f instead of actual ID
  1881. */
  1882. do {
  1883. uint32_t ofs = cfi_build_cmd_addr(0 + (bank << 8), map, cfi);
  1884. mask = (1 << (cfi->device_type * 8)) - 1;
  1885. if (ofs >= map->size)
  1886. return 0;
  1887. result = map_read(map, base + ofs);
  1888. bank++;
  1889. } while ((result.x[0] & mask) == CFI_MFR_CONTINUATION);
  1890. return result.x[0] & mask;
  1891. }
  1892. static inline u32 jedec_read_id(struct map_info *map, uint32_t base,
  1893. struct cfi_private *cfi)
  1894. {
  1895. map_word result;
  1896. unsigned long mask;
  1897. u32 ofs = cfi_build_cmd_addr(1, map, cfi);
  1898. mask = (1 << (cfi->device_type * 8)) -1;
  1899. result = map_read(map, base + ofs);
  1900. return result.x[0] & mask;
  1901. }
  1902. static void jedec_reset(u32 base, struct map_info *map, struct cfi_private *cfi)
  1903. {
  1904. /* Reset */
  1905. /* after checking the datasheets for SST, MACRONIX and ATMEL
  1906. * (oh and incidentaly the jedec spec - 3.5.3.3) the reset
  1907. * sequence is *supposed* to be 0xaa at 0x5555, 0x55 at
  1908. * 0x2aaa, 0xF0 at 0x5555 this will not affect the AMD chips
  1909. * as they will ignore the writes and don't care what address
  1910. * the F0 is written to */
  1911. if (cfi->addr_unlock1) {
  1912. pr_debug( "reset unlock called %x %x \n",
  1913. cfi->addr_unlock1,cfi->addr_unlock2);
  1914. cfi_send_gen_cmd(0xaa, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  1915. cfi_send_gen_cmd(0x55, cfi->addr_unlock2, base, map, cfi, cfi->device_type, NULL);
  1916. }
  1917. cfi_send_gen_cmd(0xF0, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  1918. /* Some misdesigned Intel chips do not respond for 0xF0 for a reset,
  1919. * so ensure we're in read mode. Send both the Intel and the AMD command
  1920. * for this. Intel uses 0xff for this, AMD uses 0xff for NOP, so
  1921. * this should be safe.
  1922. */
  1923. cfi_send_gen_cmd(0xFF, 0, base, map, cfi, cfi->device_type, NULL);
  1924. /* FIXME - should have reset delay before continuing */
  1925. }
  1926. static int cfi_jedec_setup(struct map_info *map, struct cfi_private *cfi, int index)
  1927. {
  1928. int i,num_erase_regions;
  1929. uint8_t uaddr;
  1930. if (!(jedec_table[index].devtypes & cfi->device_type)) {
  1931. pr_debug("Rejecting potential %s with incompatible %d-bit device type\n",
  1932. jedec_table[index].name, 4 * (1<<cfi->device_type));
  1933. return 0;
  1934. }
  1935. printk(KERN_INFO "Found: %s\n",jedec_table[index].name);
  1936. num_erase_regions = jedec_table[index].nr_regions;
  1937. cfi->cfiq = kmalloc(sizeof(struct cfi_ident) + num_erase_regions * 4, GFP_KERNEL);
  1938. if (!cfi->cfiq) {
  1939. //xx printk(KERN_WARNING "%s: kmalloc failed for CFI ident structure\n", map->name);
  1940. return 0;
  1941. }
  1942. memset(cfi->cfiq, 0, sizeof(struct cfi_ident));
  1943. cfi->cfiq->P_ID = jedec_table[index].cmd_set;
  1944. cfi->cfiq->NumEraseRegions = jedec_table[index].nr_regions;
  1945. cfi->cfiq->DevSize = jedec_table[index].dev_size;
  1946. cfi->cfi_mode = CFI_MODE_JEDEC;
  1947. cfi->sector_erase_cmd = CMD(0x30);
  1948. for (i=0; i<num_erase_regions; i++){
  1949. cfi->cfiq->EraseRegionInfo[i] = jedec_table[index].regions[i];
  1950. }
  1951. cfi->cmdset_priv = NULL;
  1952. /* This may be redundant for some cases, but it doesn't hurt */
  1953. cfi->mfr = jedec_table[index].mfr_id;
  1954. cfi->id = jedec_table[index].dev_id;
  1955. uaddr = jedec_table[index].uaddr;
  1956. /* The table has unlock addresses in _bytes_, and we try not to let
  1957. our brains explode when we see the datasheets talking about address
  1958. lines numbered from A-1 to A18. The CFI table has unlock addresses
  1959. in device-words according to the mode the device is connected in */
  1960. cfi->addr_unlock1 = unlock_addrs[uaddr].addr1 / cfi->device_type;
  1961. cfi->addr_unlock2 = unlock_addrs[uaddr].addr2 / cfi->device_type;
  1962. return 1; /* ok */
  1963. }
  1964. /*
  1965. * There is a BIG problem properly ID'ing the JEDEC device and guaranteeing
  1966. * the mapped address, unlock addresses, and proper chip ID. This function
  1967. * attempts to minimize errors. It is doubtfull that this probe will ever
  1968. * be perfect - consequently there should be some module parameters that
  1969. * could be manually specified to force the chip info.
  1970. */
  1971. static inline int jedec_match( uint32_t base,
  1972. struct map_info *map,
  1973. struct cfi_private *cfi,
  1974. const struct amd_flash_info *finfo )
  1975. {
  1976. int rc = 0; /* failure until all tests pass */
  1977. u32 mfr, id;
  1978. uint8_t uaddr;
  1979. /*
  1980. * The IDs must match. For X16 and X32 devices operating in
  1981. * a lower width ( X8 or X16 ), the device ID's are usually just
  1982. * the lower byte(s) of the larger device ID for wider mode. If
  1983. * a part is found that doesn't fit this assumption (device id for
  1984. * smaller width mode is completely unrealated to full-width mode)
  1985. * then the jedec_table[] will have to be augmented with the IDs
  1986. * for different widths.
  1987. */
  1988. switch (cfi->device_type) {
  1989. case CFI_DEVICETYPE_X8:
  1990. mfr = (uint8_t)finfo->mfr_id;
  1991. id = (uint8_t)finfo->dev_id;
  1992. /* bjd: it seems that if we do this, we can end up
  1993. * detecting 16bit flashes as an 8bit device, even though
  1994. * there aren't.
  1995. */
  1996. if (finfo->dev_id > 0xff) {
  1997. pr_debug("%s(): ID is not 8bit\n",
  1998. __func__);
  1999. goto match_done;
  2000. }
  2001. break;
  2002. case CFI_DEVICETYPE_X16:
  2003. mfr = (uint16_t)finfo->mfr_id;
  2004. id = (uint16_t)finfo->dev_id;
  2005. break;
  2006. case CFI_DEVICETYPE_X32:
  2007. mfr = (uint16_t)finfo->mfr_id;
  2008. id = (uint32_t)finfo->dev_id;
  2009. break;
  2010. default:
  2011. printk(KERN_WARNING
  2012. "MTD %s(): Unsupported device type %d\n",
  2013. __func__, cfi->device_type);
  2014. goto match_done;
  2015. }
  2016. if ( cfi->mfr != mfr || cfi->id != id ) {
  2017. goto match_done;
  2018. }
  2019. /* the part size must fit in the memory window */
  2020. pr_debug("MTD %s(): Check fit 0x%.8x + 0x%.8x = 0x%.8x\n",
  2021. __func__, base, 1 << finfo->dev_size, base + (1 << finfo->dev_size) );
  2022. if ( base + cfi_interleave(cfi) * ( 1 << finfo->dev_size ) > map->size ) {
  2023. pr_debug("MTD %s(): 0x%.4x 0x%.4x %dKiB doesn't fit\n",
  2024. __func__, finfo->mfr_id, finfo->dev_id,
  2025. 1 << finfo->dev_size );
  2026. goto match_done;
  2027. }
  2028. if (! (finfo->devtypes & cfi->device_type))
  2029. goto match_done;
  2030. uaddr = finfo->uaddr;
  2031. pr_debug("MTD %s(): check unlock addrs 0x%.4x 0x%.4x\n",
  2032. __func__, cfi->addr_unlock1, cfi->addr_unlock2 );
  2033. if ( MTD_UADDR_UNNECESSARY != uaddr && MTD_UADDR_DONT_CARE != uaddr
  2034. && ( unlock_addrs[uaddr].addr1 / cfi->device_type != cfi->addr_unlock1 ||
  2035. unlock_addrs[uaddr].addr2 / cfi->device_type != cfi->addr_unlock2 ) ) {
  2036. pr_debug("MTD %s(): 0x%.4x 0x%.4x did not match\n",
  2037. __func__,
  2038. unlock_addrs[uaddr].addr1,
  2039. unlock_addrs[uaddr].addr2);
  2040. goto match_done;
  2041. }
  2042. /*
  2043. * Make sure the ID's disappear when the device is taken out of
  2044. * ID mode. The only time this should fail when it should succeed
  2045. * is when the ID's are written as data to the same
  2046. * addresses. For this rare and unfortunate case the chip
  2047. * cannot be probed correctly.
  2048. * FIXME - write a driver that takes all of the chip info as
  2049. * module parameters, doesn't probe but forces a load.
  2050. */
  2051. pr_debug("MTD %s(): check ID's disappear when not in ID mode\n",
  2052. __func__ );
  2053. jedec_reset( base, map, cfi );
  2054. mfr = jedec_read_mfr( map, base, cfi );
  2055. id = jedec_read_id( map, base, cfi );
  2056. if ( mfr == cfi->mfr && id == cfi->id ) {
  2057. pr_debug("MTD %s(): ID 0x%.2x:0x%.2x did not change after reset:\n"
  2058. "You might need to manually specify JEDEC parameters.\n",
  2059. __func__, cfi->mfr, cfi->id );
  2060. goto match_done;
  2061. }
  2062. /* all tests passed - mark as success */
  2063. rc = 1;
  2064. /*
  2065. * Put the device back in ID mode - only need to do this if we
  2066. * were truly frobbing a real device.
  2067. */
  2068. pr_debug("MTD %s(): return to ID mode\n", __func__ );
  2069. if (cfi->addr_unlock1) {
  2070. cfi_send_gen_cmd(0xaa, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  2071. cfi_send_gen_cmd(0x55, cfi->addr_unlock2, base, map, cfi, cfi->device_type, NULL);
  2072. }
  2073. cfi_send_gen_cmd(0x90, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  2074. /* FIXME - should have a delay before continuing */
  2075. match_done:
  2076. return rc;
  2077. }
  2078. static int jedec_probe_chip(struct map_info *map, __u32 base,
  2079. unsigned long *chip_map, struct cfi_private *cfi)
  2080. {
  2081. int i;
  2082. enum uaddr uaddr_idx = MTD_UADDR_NOT_SUPPORTED;
  2083. u32 probe_offset1, probe_offset2;
  2084. retry:
  2085. if (!cfi->numchips) {
  2086. uaddr_idx++;
  2087. if (MTD_UADDR_UNNECESSARY == uaddr_idx)
  2088. return 0;
  2089. cfi->addr_unlock1 = unlock_addrs[uaddr_idx].addr1 / cfi->device_type;
  2090. cfi->addr_unlock2 = unlock_addrs[uaddr_idx].addr2 / cfi->device_type;
  2091. }
  2092. /* Make certain we aren't probing past the end of map */
  2093. if (base >= map->size) {
  2094. printk(KERN_NOTICE
  2095. "Probe at base(0x%08x) past the end of the map(0x%08lx)\n",
  2096. base, map->size -1);
  2097. return 0;
  2098. }
  2099. /* Ensure the unlock addresses we try stay inside the map */
  2100. probe_offset1 = cfi_build_cmd_addr(cfi->addr_unlock1, map, cfi);
  2101. probe_offset2 = cfi_build_cmd_addr(cfi->addr_unlock2, map, cfi);
  2102. if ( ((base + probe_offset1 + map_bankwidth(map)) >= map->size) ||
  2103. ((base + probe_offset2 + map_bankwidth(map)) >= map->size))
  2104. goto retry;
  2105. /* Reset */
  2106. jedec_reset(base, map, cfi);
  2107. /* Autoselect Mode */
  2108. if(cfi->addr_unlock1) {
  2109. cfi_send_gen_cmd(0xaa, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  2110. cfi_send_gen_cmd(0x55, cfi->addr_unlock2, base, map, cfi, cfi->device_type, NULL);
  2111. }
  2112. cfi_send_gen_cmd(0x90, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  2113. /* FIXME - should have a delay before continuing */
  2114. if (!cfi->numchips) {
  2115. /* This is the first time we're called. Set up the CFI
  2116. stuff accordingly and return */
  2117. cfi->mfr = jedec_read_mfr(map, base, cfi);
  2118. cfi->id = jedec_read_id(map, base, cfi);
  2119. pr_debug("Search for id:(%02x %02x) interleave(%d) type(%d)\n",
  2120. cfi->mfr, cfi->id, cfi_interleave(cfi), cfi->device_type);
  2121. for (i = 0; i < ARRAY_SIZE(jedec_table); i++) {
  2122. if ( jedec_match( base, map, cfi, &jedec_table[i] ) ) {
  2123. pr_debug("MTD %s(): matched device 0x%x,0x%x unlock_addrs: 0x%.4x 0x%.4x\n",
  2124. __func__, cfi->mfr, cfi->id,
  2125. cfi->addr_unlock1, cfi->addr_unlock2 );
  2126. if (!cfi_jedec_setup(map, cfi, i))
  2127. return 0;
  2128. goto ok_out;
  2129. }
  2130. }
  2131. goto retry;
  2132. } else {
  2133. uint16_t mfr;
  2134. uint16_t id;
  2135. /* Make sure it is a chip of the same manufacturer and id */
  2136. mfr = jedec_read_mfr(map, base, cfi);
  2137. id = jedec_read_id(map, base, cfi);
  2138. if ((mfr != cfi->mfr) || (id != cfi->id)) {
  2139. printk(KERN_DEBUG "%s: Found different chip or no chip at all (mfr 0x%x, id 0x%x) at 0x%x\n",
  2140. map->name, mfr, id, base);
  2141. jedec_reset(base, map, cfi);
  2142. return 0;
  2143. }
  2144. }
  2145. /* Check each previous chip locations to see if it's an alias */
  2146. for (i=0; i < (base >> cfi->chipshift); i++) {
  2147. unsigned long start;
  2148. if(!test_bit(i, chip_map)) {
  2149. continue; /* Skip location; no valid chip at this address */
  2150. }
  2151. start = i << cfi->chipshift;
  2152. if (jedec_read_mfr(map, start, cfi) == cfi->mfr &&
  2153. jedec_read_id(map, start, cfi) == cfi->id) {
  2154. /* Eep. This chip also looks like it's in autoselect mode.
  2155. Is it an alias for the new one? */
  2156. jedec_reset(start, map, cfi);
  2157. /* If the device IDs go away, it's an alias */
  2158. if (jedec_read_mfr(map, base, cfi) != cfi->mfr ||
  2159. jedec_read_id(map, base, cfi) != cfi->id) {
  2160. printk(KERN_DEBUG "%s: Found an alias at 0x%x for the chip at 0x%lx\n",
  2161. map->name, base, start);
  2162. return 0;
  2163. }
  2164. /* Yes, it's actually got the device IDs as data. Most
  2165. * unfortunate. Stick the new chip in read mode
  2166. * too and if it's the same, assume it's an alias. */
  2167. /* FIXME: Use other modes to do a proper check */
  2168. jedec_reset(base, map, cfi);
  2169. if (jedec_read_mfr(map, base, cfi) == cfi->mfr &&
  2170. jedec_read_id(map, base, cfi) == cfi->id) {
  2171. printk(KERN_DEBUG "%s: Found an alias at 0x%x for the chip at 0x%lx\n",
  2172. map->name, base, start);
  2173. return 0;
  2174. }
  2175. }
  2176. }
  2177. /* OK, if we got to here, then none of the previous chips appear to
  2178. be aliases for the current one. */
  2179. set_bit((base >> cfi->chipshift), chip_map); /* Update chip map */
  2180. cfi->numchips++;
  2181. ok_out:
  2182. /* Put it back into Read Mode */
  2183. jedec_reset(base, map, cfi);
  2184. printk(KERN_INFO "%s: Found %d x%d devices at 0x%x in %d-bit bank\n",
  2185. map->name, cfi_interleave(cfi), cfi->device_type*8, base,
  2186. map->bankwidth*8);
  2187. return 1;
  2188. }
  2189. static struct chip_probe jedec_chip_probe = {
  2190. .name = "JEDEC",
  2191. .probe_chip = jedec_probe_chip
  2192. };
  2193. static struct mtd_info *jedec_probe(struct map_info *map)
  2194. {
  2195. /*
  2196. * Just use the generic probe stuff to call our CFI-specific
  2197. * chip_probe routine in all the possible permutations, etc.
  2198. */
  2199. return mtd_do_chip_probe(map, &jedec_chip_probe);
  2200. }
  2201. static struct mtd_chip_driver jedec_chipdrv = {
  2202. .probe = jedec_probe,
  2203. .name = "jedec_probe",
  2204. .module = THIS_MODULE
  2205. };
  2206. static int __init jedec_probe_init(void)
  2207. {
  2208. register_mtd_chip_driver(&jedec_chipdrv);
  2209. return 0;
  2210. }
  2211. static void __exit jedec_probe_exit(void)
  2212. {
  2213. unregister_mtd_chip_driver(&jedec_chipdrv);
  2214. }
  2215. module_init(jedec_probe_init);
  2216. module_exit(jedec_probe_exit);
  2217. MODULE_LICENSE("GPL");
  2218. MODULE_AUTHOR("Erwin Authried <eauth@softsys.co.at> et al.");
  2219. MODULE_DESCRIPTION("Probe code for JEDEC-compliant flash chips");