fsl_elbc_nand.c 30 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /* Freescale Enhanced Local Bus Controller NAND driver
  3. *
  4. * Copyright © 2006-2007, 2010 Freescale Semiconductor
  5. *
  6. * Authors: Nick Spence <nick.spence@freescale.com>,
  7. * Scott Wood <scottwood@freescale.com>
  8. * Jack Lan <jack.lan@freescale.com>
  9. * Roy Zang <tie-fei.zang@freescale.com>
  10. */
  11. #include <linux/module.h>
  12. #include <linux/types.h>
  13. #include <linux/kernel.h>
  14. #include <linux/string.h>
  15. #include <linux/ioport.h>
  16. #include <linux/of_address.h>
  17. #include <linux/of_platform.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/slab.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/mtd/mtd.h>
  22. #include <linux/mtd/rawnand.h>
  23. #include <linux/mtd/partitions.h>
  24. #include <asm/io.h>
  25. #include <asm/fsl_lbc.h>
  26. #define MAX_BANKS 8
  27. #define ERR_BYTE 0xFF /* Value returned for read bytes when read failed */
  28. #define FCM_TIMEOUT_MSECS 500 /* Maximum number of mSecs to wait for FCM */
  29. /* mtd information per set */
  30. struct fsl_elbc_mtd {
  31. struct nand_chip chip;
  32. struct fsl_lbc_ctrl *ctrl;
  33. struct device *dev;
  34. int bank; /* Chip select bank number */
  35. u8 __iomem *vbase; /* Chip select base virtual address */
  36. int page_size; /* NAND page size (0=512, 1=2048) */
  37. unsigned int fmr; /* FCM Flash Mode Register value */
  38. };
  39. /* Freescale eLBC FCM controller information */
  40. struct fsl_elbc_fcm_ctrl {
  41. struct nand_controller controller;
  42. struct fsl_elbc_mtd *chips[MAX_BANKS];
  43. u8 __iomem *addr; /* Address of assigned FCM buffer */
  44. unsigned int page; /* Last page written to / read from */
  45. unsigned int read_bytes; /* Number of bytes read during command */
  46. unsigned int column; /* Saved column from SEQIN */
  47. unsigned int index; /* Pointer to next byte to 'read' */
  48. unsigned int status; /* status read from LTESR after last op */
  49. unsigned int mdr; /* UPM/FCM Data Register value */
  50. unsigned int use_mdr; /* Non zero if the MDR is to be set */
  51. unsigned int oob; /* Non zero if operating on OOB data */
  52. unsigned int counter; /* counter for the initializations */
  53. unsigned int max_bitflips; /* Saved during READ0 cmd */
  54. };
  55. /* These map to the positions used by the FCM hardware ECC generator */
  56. static int fsl_elbc_ooblayout_ecc(struct mtd_info *mtd, int section,
  57. struct mtd_oob_region *oobregion)
  58. {
  59. struct nand_chip *chip = mtd_to_nand(mtd);
  60. struct fsl_elbc_mtd *priv = nand_get_controller_data(chip);
  61. if (section >= chip->ecc.steps)
  62. return -ERANGE;
  63. oobregion->offset = (16 * section) + 6;
  64. if (priv->fmr & FMR_ECCM)
  65. oobregion->offset += 2;
  66. oobregion->length = chip->ecc.bytes;
  67. return 0;
  68. }
  69. static int fsl_elbc_ooblayout_free(struct mtd_info *mtd, int section,
  70. struct mtd_oob_region *oobregion)
  71. {
  72. struct nand_chip *chip = mtd_to_nand(mtd);
  73. struct fsl_elbc_mtd *priv = nand_get_controller_data(chip);
  74. if (section > chip->ecc.steps)
  75. return -ERANGE;
  76. if (!section) {
  77. oobregion->offset = 0;
  78. if (mtd->writesize > 512)
  79. oobregion->offset++;
  80. oobregion->length = (priv->fmr & FMR_ECCM) ? 7 : 5;
  81. } else {
  82. oobregion->offset = (16 * section) -
  83. ((priv->fmr & FMR_ECCM) ? 5 : 7);
  84. if (section < chip->ecc.steps)
  85. oobregion->length = 13;
  86. else
  87. oobregion->length = mtd->oobsize - oobregion->offset;
  88. }
  89. return 0;
  90. }
  91. static const struct mtd_ooblayout_ops fsl_elbc_ooblayout_ops = {
  92. .ecc = fsl_elbc_ooblayout_ecc,
  93. .free = fsl_elbc_ooblayout_free,
  94. };
  95. /*
  96. * ELBC may use HW ECC, so that OOB offsets, that NAND core uses for bbt,
  97. * interfere with ECC positions, that's why we implement our own descriptors.
  98. * OOB {11, 5}, works for both SP and LP chips, with ECCM = 1 and ECCM = 0.
  99. */
  100. static u8 bbt_pattern[] = {'B', 'b', 't', '0' };
  101. static u8 mirror_pattern[] = {'1', 't', 'b', 'B' };
  102. static struct nand_bbt_descr bbt_main_descr = {
  103. .options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE |
  104. NAND_BBT_2BIT | NAND_BBT_VERSION,
  105. .offs = 11,
  106. .len = 4,
  107. .veroffs = 15,
  108. .maxblocks = 4,
  109. .pattern = bbt_pattern,
  110. };
  111. static struct nand_bbt_descr bbt_mirror_descr = {
  112. .options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE |
  113. NAND_BBT_2BIT | NAND_BBT_VERSION,
  114. .offs = 11,
  115. .len = 4,
  116. .veroffs = 15,
  117. .maxblocks = 4,
  118. .pattern = mirror_pattern,
  119. };
  120. /*=================================*/
  121. /*
  122. * Set up the FCM hardware block and page address fields, and the fcm
  123. * structure addr field to point to the correct FCM buffer in memory
  124. */
  125. static void set_addr(struct mtd_info *mtd, int column, int page_addr, int oob)
  126. {
  127. struct nand_chip *chip = mtd_to_nand(mtd);
  128. struct fsl_elbc_mtd *priv = nand_get_controller_data(chip);
  129. struct fsl_lbc_ctrl *ctrl = priv->ctrl;
  130. struct fsl_lbc_regs __iomem *lbc = ctrl->regs;
  131. struct fsl_elbc_fcm_ctrl *elbc_fcm_ctrl = ctrl->nand;
  132. int buf_num;
  133. elbc_fcm_ctrl->page = page_addr;
  134. if (priv->page_size) {
  135. /*
  136. * large page size chip : FPAR[PI] save the lowest 6 bits,
  137. * FBAR[BLK] save the other bits.
  138. */
  139. out_be32(&lbc->fbar, page_addr >> 6);
  140. out_be32(&lbc->fpar,
  141. ((page_addr << FPAR_LP_PI_SHIFT) & FPAR_LP_PI) |
  142. (oob ? FPAR_LP_MS : 0) | column);
  143. buf_num = (page_addr & 1) << 2;
  144. } else {
  145. /*
  146. * small page size chip : FPAR[PI] save the lowest 5 bits,
  147. * FBAR[BLK] save the other bits.
  148. */
  149. out_be32(&lbc->fbar, page_addr >> 5);
  150. out_be32(&lbc->fpar,
  151. ((page_addr << FPAR_SP_PI_SHIFT) & FPAR_SP_PI) |
  152. (oob ? FPAR_SP_MS : 0) | column);
  153. buf_num = page_addr & 7;
  154. }
  155. elbc_fcm_ctrl->addr = priv->vbase + buf_num * 1024;
  156. elbc_fcm_ctrl->index = column;
  157. /* for OOB data point to the second half of the buffer */
  158. if (oob)
  159. elbc_fcm_ctrl->index += priv->page_size ? 2048 : 512;
  160. dev_vdbg(priv->dev, "set_addr: bank=%d, "
  161. "elbc_fcm_ctrl->addr=0x%p (0x%p), "
  162. "index %x, pes %d ps %d\n",
  163. buf_num, elbc_fcm_ctrl->addr, priv->vbase,
  164. elbc_fcm_ctrl->index,
  165. chip->phys_erase_shift, chip->page_shift);
  166. }
  167. /*
  168. * execute FCM command and wait for it to complete
  169. */
  170. static int fsl_elbc_run_command(struct mtd_info *mtd)
  171. {
  172. struct nand_chip *chip = mtd_to_nand(mtd);
  173. struct fsl_elbc_mtd *priv = nand_get_controller_data(chip);
  174. struct fsl_lbc_ctrl *ctrl = priv->ctrl;
  175. struct fsl_elbc_fcm_ctrl *elbc_fcm_ctrl = ctrl->nand;
  176. struct fsl_lbc_regs __iomem *lbc = ctrl->regs;
  177. /* Setup the FMR[OP] to execute without write protection */
  178. out_be32(&lbc->fmr, priv->fmr | 3);
  179. if (elbc_fcm_ctrl->use_mdr)
  180. out_be32(&lbc->mdr, elbc_fcm_ctrl->mdr);
  181. dev_vdbg(priv->dev,
  182. "fsl_elbc_run_command: fmr=%08x fir=%08x fcr=%08x\n",
  183. in_be32(&lbc->fmr), in_be32(&lbc->fir), in_be32(&lbc->fcr));
  184. dev_vdbg(priv->dev,
  185. "fsl_elbc_run_command: fbar=%08x fpar=%08x "
  186. "fbcr=%08x bank=%d\n",
  187. in_be32(&lbc->fbar), in_be32(&lbc->fpar),
  188. in_be32(&lbc->fbcr), priv->bank);
  189. ctrl->irq_status = 0;
  190. /* execute special operation */
  191. out_be32(&lbc->lsor, priv->bank);
  192. /* wait for FCM complete flag or timeout */
  193. wait_event_timeout(ctrl->irq_wait, ctrl->irq_status,
  194. FCM_TIMEOUT_MSECS * HZ/1000);
  195. elbc_fcm_ctrl->status = ctrl->irq_status;
  196. /* store mdr value in case it was needed */
  197. if (elbc_fcm_ctrl->use_mdr)
  198. elbc_fcm_ctrl->mdr = in_be32(&lbc->mdr);
  199. elbc_fcm_ctrl->use_mdr = 0;
  200. if (elbc_fcm_ctrl->status != LTESR_CC) {
  201. dev_info(priv->dev,
  202. "command failed: fir %x fcr %x status %x mdr %x\n",
  203. in_be32(&lbc->fir), in_be32(&lbc->fcr),
  204. elbc_fcm_ctrl->status, elbc_fcm_ctrl->mdr);
  205. return -EIO;
  206. }
  207. if (chip->ecc.engine_type != NAND_ECC_ENGINE_TYPE_ON_HOST)
  208. return 0;
  209. elbc_fcm_ctrl->max_bitflips = 0;
  210. if (elbc_fcm_ctrl->read_bytes == mtd->writesize + mtd->oobsize) {
  211. uint32_t lteccr = in_be32(&lbc->lteccr);
  212. /*
  213. * if command was a full page read and the ELBC
  214. * has the LTECCR register, then bits 12-15 (ppc order) of
  215. * LTECCR indicates which 512 byte sub-pages had fixed errors.
  216. * bits 28-31 are uncorrectable errors, marked elsewhere.
  217. * for small page nand only 1 bit is used.
  218. * if the ELBC doesn't have the lteccr register it reads 0
  219. * FIXME: 4 bits can be corrected on NANDs with 2k pages, so
  220. * count the number of sub-pages with bitflips and update
  221. * ecc_stats.corrected accordingly.
  222. */
  223. if (lteccr & 0x000F000F)
  224. out_be32(&lbc->lteccr, 0x000F000F); /* clear lteccr */
  225. if (lteccr & 0x000F0000) {
  226. mtd->ecc_stats.corrected++;
  227. elbc_fcm_ctrl->max_bitflips = 1;
  228. }
  229. }
  230. return 0;
  231. }
  232. static void fsl_elbc_do_read(struct nand_chip *chip, int oob)
  233. {
  234. struct fsl_elbc_mtd *priv = nand_get_controller_data(chip);
  235. struct fsl_lbc_ctrl *ctrl = priv->ctrl;
  236. struct fsl_lbc_regs __iomem *lbc = ctrl->regs;
  237. if (priv->page_size) {
  238. out_be32(&lbc->fir,
  239. (FIR_OP_CM0 << FIR_OP0_SHIFT) |
  240. (FIR_OP_CA << FIR_OP1_SHIFT) |
  241. (FIR_OP_PA << FIR_OP2_SHIFT) |
  242. (FIR_OP_CM1 << FIR_OP3_SHIFT) |
  243. (FIR_OP_RBW << FIR_OP4_SHIFT));
  244. out_be32(&lbc->fcr, (NAND_CMD_READ0 << FCR_CMD0_SHIFT) |
  245. (NAND_CMD_READSTART << FCR_CMD1_SHIFT));
  246. } else {
  247. out_be32(&lbc->fir,
  248. (FIR_OP_CM0 << FIR_OP0_SHIFT) |
  249. (FIR_OP_CA << FIR_OP1_SHIFT) |
  250. (FIR_OP_PA << FIR_OP2_SHIFT) |
  251. (FIR_OP_RBW << FIR_OP3_SHIFT));
  252. if (oob)
  253. out_be32(&lbc->fcr, NAND_CMD_READOOB << FCR_CMD0_SHIFT);
  254. else
  255. out_be32(&lbc->fcr, NAND_CMD_READ0 << FCR_CMD0_SHIFT);
  256. }
  257. }
  258. /* cmdfunc send commands to the FCM */
  259. static void fsl_elbc_cmdfunc(struct nand_chip *chip, unsigned int command,
  260. int column, int page_addr)
  261. {
  262. struct mtd_info *mtd = nand_to_mtd(chip);
  263. struct fsl_elbc_mtd *priv = nand_get_controller_data(chip);
  264. struct fsl_lbc_ctrl *ctrl = priv->ctrl;
  265. struct fsl_elbc_fcm_ctrl *elbc_fcm_ctrl = ctrl->nand;
  266. struct fsl_lbc_regs __iomem *lbc = ctrl->regs;
  267. elbc_fcm_ctrl->use_mdr = 0;
  268. /* clear the read buffer */
  269. elbc_fcm_ctrl->read_bytes = 0;
  270. if (command != NAND_CMD_PAGEPROG)
  271. elbc_fcm_ctrl->index = 0;
  272. switch (command) {
  273. /* READ0 and READ1 read the entire buffer to use hardware ECC. */
  274. case NAND_CMD_READ1:
  275. column += 256;
  276. fallthrough;
  277. case NAND_CMD_READ0:
  278. dev_dbg(priv->dev,
  279. "fsl_elbc_cmdfunc: NAND_CMD_READ0, page_addr:"
  280. " 0x%x, column: 0x%x.\n", page_addr, column);
  281. out_be32(&lbc->fbcr, 0); /* read entire page to enable ECC */
  282. set_addr(mtd, 0, page_addr, 0);
  283. elbc_fcm_ctrl->read_bytes = mtd->writesize + mtd->oobsize;
  284. elbc_fcm_ctrl->index += column;
  285. fsl_elbc_do_read(chip, 0);
  286. fsl_elbc_run_command(mtd);
  287. return;
  288. /* RNDOUT moves the pointer inside the page */
  289. case NAND_CMD_RNDOUT:
  290. dev_dbg(priv->dev,
  291. "fsl_elbc_cmdfunc: NAND_CMD_RNDOUT, column: 0x%x.\n",
  292. column);
  293. elbc_fcm_ctrl->index = column;
  294. return;
  295. /* READOOB reads only the OOB because no ECC is performed. */
  296. case NAND_CMD_READOOB:
  297. dev_vdbg(priv->dev,
  298. "fsl_elbc_cmdfunc: NAND_CMD_READOOB, page_addr:"
  299. " 0x%x, column: 0x%x.\n", page_addr, column);
  300. out_be32(&lbc->fbcr, mtd->oobsize - column);
  301. set_addr(mtd, column, page_addr, 1);
  302. elbc_fcm_ctrl->read_bytes = mtd->writesize + mtd->oobsize;
  303. fsl_elbc_do_read(chip, 1);
  304. fsl_elbc_run_command(mtd);
  305. return;
  306. case NAND_CMD_READID:
  307. case NAND_CMD_PARAM:
  308. dev_vdbg(priv->dev, "fsl_elbc_cmdfunc: NAND_CMD %x\n", command);
  309. out_be32(&lbc->fir, (FIR_OP_CM0 << FIR_OP0_SHIFT) |
  310. (FIR_OP_UA << FIR_OP1_SHIFT) |
  311. (FIR_OP_RBW << FIR_OP2_SHIFT));
  312. out_be32(&lbc->fcr, command << FCR_CMD0_SHIFT);
  313. /*
  314. * although currently it's 8 bytes for READID, we always read
  315. * the maximum 256 bytes(for PARAM)
  316. */
  317. out_be32(&lbc->fbcr, 256);
  318. elbc_fcm_ctrl->read_bytes = 256;
  319. elbc_fcm_ctrl->use_mdr = 1;
  320. elbc_fcm_ctrl->mdr = column;
  321. set_addr(mtd, 0, 0, 0);
  322. fsl_elbc_run_command(mtd);
  323. return;
  324. /* ERASE1 stores the block and page address */
  325. case NAND_CMD_ERASE1:
  326. dev_vdbg(priv->dev,
  327. "fsl_elbc_cmdfunc: NAND_CMD_ERASE1, "
  328. "page_addr: 0x%x.\n", page_addr);
  329. set_addr(mtd, 0, page_addr, 0);
  330. return;
  331. /* ERASE2 uses the block and page address from ERASE1 */
  332. case NAND_CMD_ERASE2:
  333. dev_vdbg(priv->dev, "fsl_elbc_cmdfunc: NAND_CMD_ERASE2.\n");
  334. out_be32(&lbc->fir,
  335. (FIR_OP_CM0 << FIR_OP0_SHIFT) |
  336. (FIR_OP_PA << FIR_OP1_SHIFT) |
  337. (FIR_OP_CM2 << FIR_OP2_SHIFT) |
  338. (FIR_OP_CW1 << FIR_OP3_SHIFT) |
  339. (FIR_OP_RS << FIR_OP4_SHIFT));
  340. out_be32(&lbc->fcr,
  341. (NAND_CMD_ERASE1 << FCR_CMD0_SHIFT) |
  342. (NAND_CMD_STATUS << FCR_CMD1_SHIFT) |
  343. (NAND_CMD_ERASE2 << FCR_CMD2_SHIFT));
  344. out_be32(&lbc->fbcr, 0);
  345. elbc_fcm_ctrl->read_bytes = 0;
  346. elbc_fcm_ctrl->use_mdr = 1;
  347. fsl_elbc_run_command(mtd);
  348. return;
  349. /* SEQIN sets up the addr buffer and all registers except the length */
  350. case NAND_CMD_SEQIN: {
  351. __be32 fcr;
  352. dev_vdbg(priv->dev,
  353. "fsl_elbc_cmdfunc: NAND_CMD_SEQIN/PAGE_PROG, "
  354. "page_addr: 0x%x, column: 0x%x.\n",
  355. page_addr, column);
  356. elbc_fcm_ctrl->column = column;
  357. elbc_fcm_ctrl->use_mdr = 1;
  358. if (column >= mtd->writesize) {
  359. /* OOB area */
  360. column -= mtd->writesize;
  361. elbc_fcm_ctrl->oob = 1;
  362. } else {
  363. WARN_ON(column != 0);
  364. elbc_fcm_ctrl->oob = 0;
  365. }
  366. fcr = (NAND_CMD_STATUS << FCR_CMD1_SHIFT) |
  367. (NAND_CMD_SEQIN << FCR_CMD2_SHIFT) |
  368. (NAND_CMD_PAGEPROG << FCR_CMD3_SHIFT);
  369. if (priv->page_size) {
  370. out_be32(&lbc->fir,
  371. (FIR_OP_CM2 << FIR_OP0_SHIFT) |
  372. (FIR_OP_CA << FIR_OP1_SHIFT) |
  373. (FIR_OP_PA << FIR_OP2_SHIFT) |
  374. (FIR_OP_WB << FIR_OP3_SHIFT) |
  375. (FIR_OP_CM3 << FIR_OP4_SHIFT) |
  376. (FIR_OP_CW1 << FIR_OP5_SHIFT) |
  377. (FIR_OP_RS << FIR_OP6_SHIFT));
  378. } else {
  379. out_be32(&lbc->fir,
  380. (FIR_OP_CM0 << FIR_OP0_SHIFT) |
  381. (FIR_OP_CM2 << FIR_OP1_SHIFT) |
  382. (FIR_OP_CA << FIR_OP2_SHIFT) |
  383. (FIR_OP_PA << FIR_OP3_SHIFT) |
  384. (FIR_OP_WB << FIR_OP4_SHIFT) |
  385. (FIR_OP_CM3 << FIR_OP5_SHIFT) |
  386. (FIR_OP_CW1 << FIR_OP6_SHIFT) |
  387. (FIR_OP_RS << FIR_OP7_SHIFT));
  388. if (elbc_fcm_ctrl->oob)
  389. /* OOB area --> READOOB */
  390. fcr |= NAND_CMD_READOOB << FCR_CMD0_SHIFT;
  391. else
  392. /* First 256 bytes --> READ0 */
  393. fcr |= NAND_CMD_READ0 << FCR_CMD0_SHIFT;
  394. }
  395. out_be32(&lbc->fcr, fcr);
  396. set_addr(mtd, column, page_addr, elbc_fcm_ctrl->oob);
  397. return;
  398. }
  399. /* PAGEPROG reuses all of the setup from SEQIN and adds the length */
  400. case NAND_CMD_PAGEPROG: {
  401. dev_vdbg(priv->dev,
  402. "fsl_elbc_cmdfunc: NAND_CMD_PAGEPROG "
  403. "writing %d bytes.\n", elbc_fcm_ctrl->index);
  404. /* if the write did not start at 0 or is not a full page
  405. * then set the exact length, otherwise use a full page
  406. * write so the HW generates the ECC.
  407. */
  408. if (elbc_fcm_ctrl->oob || elbc_fcm_ctrl->column != 0 ||
  409. elbc_fcm_ctrl->index != mtd->writesize + mtd->oobsize)
  410. out_be32(&lbc->fbcr,
  411. elbc_fcm_ctrl->index - elbc_fcm_ctrl->column);
  412. else
  413. out_be32(&lbc->fbcr, 0);
  414. fsl_elbc_run_command(mtd);
  415. return;
  416. }
  417. /* CMD_STATUS must read the status byte while CEB is active */
  418. /* Note - it does not wait for the ready line */
  419. case NAND_CMD_STATUS:
  420. out_be32(&lbc->fir,
  421. (FIR_OP_CM0 << FIR_OP0_SHIFT) |
  422. (FIR_OP_RBW << FIR_OP1_SHIFT));
  423. out_be32(&lbc->fcr, NAND_CMD_STATUS << FCR_CMD0_SHIFT);
  424. out_be32(&lbc->fbcr, 1);
  425. set_addr(mtd, 0, 0, 0);
  426. elbc_fcm_ctrl->read_bytes = 1;
  427. fsl_elbc_run_command(mtd);
  428. /* The chip always seems to report that it is
  429. * write-protected, even when it is not.
  430. */
  431. setbits8(elbc_fcm_ctrl->addr, NAND_STATUS_WP);
  432. return;
  433. /* RESET without waiting for the ready line */
  434. case NAND_CMD_RESET:
  435. dev_dbg(priv->dev, "fsl_elbc_cmdfunc: NAND_CMD_RESET.\n");
  436. out_be32(&lbc->fir, FIR_OP_CM0 << FIR_OP0_SHIFT);
  437. out_be32(&lbc->fcr, NAND_CMD_RESET << FCR_CMD0_SHIFT);
  438. fsl_elbc_run_command(mtd);
  439. return;
  440. default:
  441. dev_err(priv->dev,
  442. "fsl_elbc_cmdfunc: error, unsupported command 0x%x.\n",
  443. command);
  444. }
  445. }
  446. static void fsl_elbc_select_chip(struct nand_chip *chip, int cs)
  447. {
  448. /* The hardware does not seem to support multiple
  449. * chips per bank.
  450. */
  451. }
  452. /*
  453. * Write buf to the FCM Controller Data Buffer
  454. */
  455. static void fsl_elbc_write_buf(struct nand_chip *chip, const u8 *buf, int len)
  456. {
  457. struct mtd_info *mtd = nand_to_mtd(chip);
  458. struct fsl_elbc_mtd *priv = nand_get_controller_data(chip);
  459. struct fsl_elbc_fcm_ctrl *elbc_fcm_ctrl = priv->ctrl->nand;
  460. unsigned int bufsize = mtd->writesize + mtd->oobsize;
  461. if (len <= 0) {
  462. dev_err(priv->dev, "write_buf of %d bytes", len);
  463. elbc_fcm_ctrl->status = 0;
  464. return;
  465. }
  466. if ((unsigned int)len > bufsize - elbc_fcm_ctrl->index) {
  467. dev_err(priv->dev,
  468. "write_buf beyond end of buffer "
  469. "(%d requested, %u available)\n",
  470. len, bufsize - elbc_fcm_ctrl->index);
  471. len = bufsize - elbc_fcm_ctrl->index;
  472. }
  473. memcpy_toio(&elbc_fcm_ctrl->addr[elbc_fcm_ctrl->index], buf, len);
  474. /*
  475. * This is workaround for the weird elbc hangs during nand write,
  476. * Scott Wood says: "...perhaps difference in how long it takes a
  477. * write to make it through the localbus compared to a write to IMMR
  478. * is causing problems, and sync isn't helping for some reason."
  479. * Reading back the last byte helps though.
  480. */
  481. in_8(&elbc_fcm_ctrl->addr[elbc_fcm_ctrl->index] + len - 1);
  482. elbc_fcm_ctrl->index += len;
  483. }
  484. /*
  485. * read a byte from either the FCM hardware buffer if it has any data left
  486. * otherwise issue a command to read a single byte.
  487. */
  488. static u8 fsl_elbc_read_byte(struct nand_chip *chip)
  489. {
  490. struct fsl_elbc_mtd *priv = nand_get_controller_data(chip);
  491. struct fsl_elbc_fcm_ctrl *elbc_fcm_ctrl = priv->ctrl->nand;
  492. /* If there are still bytes in the FCM, then use the next byte. */
  493. if (elbc_fcm_ctrl->index < elbc_fcm_ctrl->read_bytes)
  494. return in_8(&elbc_fcm_ctrl->addr[elbc_fcm_ctrl->index++]);
  495. dev_err(priv->dev, "read_byte beyond end of buffer\n");
  496. return ERR_BYTE;
  497. }
  498. /*
  499. * Read from the FCM Controller Data Buffer
  500. */
  501. static void fsl_elbc_read_buf(struct nand_chip *chip, u8 *buf, int len)
  502. {
  503. struct fsl_elbc_mtd *priv = nand_get_controller_data(chip);
  504. struct fsl_elbc_fcm_ctrl *elbc_fcm_ctrl = priv->ctrl->nand;
  505. int avail;
  506. if (len < 0)
  507. return;
  508. avail = min((unsigned int)len,
  509. elbc_fcm_ctrl->read_bytes - elbc_fcm_ctrl->index);
  510. memcpy_fromio(buf, &elbc_fcm_ctrl->addr[elbc_fcm_ctrl->index], avail);
  511. elbc_fcm_ctrl->index += avail;
  512. if (len > avail)
  513. dev_err(priv->dev,
  514. "read_buf beyond end of buffer "
  515. "(%d requested, %d available)\n",
  516. len, avail);
  517. }
  518. /* This function is called after Program and Erase Operations to
  519. * check for success or failure.
  520. */
  521. static int fsl_elbc_wait(struct nand_chip *chip)
  522. {
  523. struct fsl_elbc_mtd *priv = nand_get_controller_data(chip);
  524. struct fsl_elbc_fcm_ctrl *elbc_fcm_ctrl = priv->ctrl->nand;
  525. if (elbc_fcm_ctrl->status != LTESR_CC)
  526. return NAND_STATUS_FAIL;
  527. /* The chip always seems to report that it is
  528. * write-protected, even when it is not.
  529. */
  530. return (elbc_fcm_ctrl->mdr & 0xff) | NAND_STATUS_WP;
  531. }
  532. static int fsl_elbc_read_page(struct nand_chip *chip, uint8_t *buf,
  533. int oob_required, int page)
  534. {
  535. struct mtd_info *mtd = nand_to_mtd(chip);
  536. struct fsl_elbc_mtd *priv = nand_get_controller_data(chip);
  537. struct fsl_lbc_ctrl *ctrl = priv->ctrl;
  538. struct fsl_elbc_fcm_ctrl *elbc_fcm_ctrl = ctrl->nand;
  539. nand_read_page_op(chip, page, 0, buf, mtd->writesize);
  540. if (oob_required)
  541. fsl_elbc_read_buf(chip, chip->oob_poi, mtd->oobsize);
  542. if (fsl_elbc_wait(chip) & NAND_STATUS_FAIL)
  543. mtd->ecc_stats.failed++;
  544. return elbc_fcm_ctrl->max_bitflips;
  545. }
  546. /* ECC will be calculated automatically, and errors will be detected in
  547. * waitfunc.
  548. */
  549. static int fsl_elbc_write_page(struct nand_chip *chip, const uint8_t *buf,
  550. int oob_required, int page)
  551. {
  552. struct mtd_info *mtd = nand_to_mtd(chip);
  553. nand_prog_page_begin_op(chip, page, 0, buf, mtd->writesize);
  554. fsl_elbc_write_buf(chip, chip->oob_poi, mtd->oobsize);
  555. return nand_prog_page_end_op(chip);
  556. }
  557. /* ECC will be calculated automatically, and errors will be detected in
  558. * waitfunc.
  559. */
  560. static int fsl_elbc_write_subpage(struct nand_chip *chip, uint32_t offset,
  561. uint32_t data_len, const uint8_t *buf,
  562. int oob_required, int page)
  563. {
  564. struct mtd_info *mtd = nand_to_mtd(chip);
  565. nand_prog_page_begin_op(chip, page, 0, NULL, 0);
  566. fsl_elbc_write_buf(chip, buf, mtd->writesize);
  567. fsl_elbc_write_buf(chip, chip->oob_poi, mtd->oobsize);
  568. return nand_prog_page_end_op(chip);
  569. }
  570. static int fsl_elbc_chip_init(struct fsl_elbc_mtd *priv)
  571. {
  572. struct fsl_lbc_ctrl *ctrl = priv->ctrl;
  573. struct fsl_lbc_regs __iomem *lbc = ctrl->regs;
  574. struct fsl_elbc_fcm_ctrl *elbc_fcm_ctrl = ctrl->nand;
  575. struct nand_chip *chip = &priv->chip;
  576. struct mtd_info *mtd = nand_to_mtd(chip);
  577. dev_dbg(priv->dev, "eLBC Set Information for bank %d\n", priv->bank);
  578. /* Fill in fsl_elbc_mtd structure */
  579. mtd->dev.parent = priv->dev;
  580. nand_set_flash_node(chip, priv->dev->of_node);
  581. /* set timeout to maximum */
  582. priv->fmr = 15 << FMR_CWTO_SHIFT;
  583. if (in_be32(&lbc->bank[priv->bank].or) & OR_FCM_PGS)
  584. priv->fmr |= FMR_ECCM;
  585. /* fill in nand_chip structure */
  586. /* set up function call table */
  587. chip->legacy.read_byte = fsl_elbc_read_byte;
  588. chip->legacy.write_buf = fsl_elbc_write_buf;
  589. chip->legacy.read_buf = fsl_elbc_read_buf;
  590. chip->legacy.select_chip = fsl_elbc_select_chip;
  591. chip->legacy.cmdfunc = fsl_elbc_cmdfunc;
  592. chip->legacy.waitfunc = fsl_elbc_wait;
  593. chip->legacy.set_features = nand_get_set_features_notsupp;
  594. chip->legacy.get_features = nand_get_set_features_notsupp;
  595. chip->bbt_td = &bbt_main_descr;
  596. chip->bbt_md = &bbt_mirror_descr;
  597. /* set up nand options */
  598. chip->bbt_options = NAND_BBT_USE_FLASH;
  599. chip->controller = &elbc_fcm_ctrl->controller;
  600. nand_set_controller_data(chip, priv);
  601. return 0;
  602. }
  603. static int fsl_elbc_attach_chip(struct nand_chip *chip)
  604. {
  605. struct mtd_info *mtd = nand_to_mtd(chip);
  606. struct fsl_elbc_mtd *priv = nand_get_controller_data(chip);
  607. struct fsl_lbc_ctrl *ctrl = priv->ctrl;
  608. struct fsl_lbc_regs __iomem *lbc = ctrl->regs;
  609. unsigned int al;
  610. u32 br;
  611. /*
  612. * if ECC was not chosen in DT, decide whether to use HW or SW ECC from
  613. * CS Base Register
  614. */
  615. if (chip->ecc.engine_type == NAND_ECC_ENGINE_TYPE_INVALID) {
  616. /* If CS Base Register selects full hardware ECC then use it */
  617. if ((in_be32(&lbc->bank[priv->bank].br) & BR_DECC) ==
  618. BR_DECC_CHK_GEN) {
  619. chip->ecc.engine_type = NAND_ECC_ENGINE_TYPE_ON_HOST;
  620. } else {
  621. /* otherwise fall back to default software ECC */
  622. chip->ecc.engine_type = NAND_ECC_ENGINE_TYPE_SOFT;
  623. chip->ecc.algo = NAND_ECC_ALGO_HAMMING;
  624. }
  625. }
  626. switch (chip->ecc.engine_type) {
  627. /* if HW ECC was chosen, setup ecc and oob layout */
  628. case NAND_ECC_ENGINE_TYPE_ON_HOST:
  629. chip->ecc.read_page = fsl_elbc_read_page;
  630. chip->ecc.write_page = fsl_elbc_write_page;
  631. chip->ecc.write_subpage = fsl_elbc_write_subpage;
  632. mtd_set_ooblayout(mtd, &fsl_elbc_ooblayout_ops);
  633. chip->ecc.size = 512;
  634. chip->ecc.bytes = 3;
  635. chip->ecc.strength = 1;
  636. break;
  637. /* if none or SW ECC was chosen, we do not need to set anything here */
  638. case NAND_ECC_ENGINE_TYPE_NONE:
  639. case NAND_ECC_ENGINE_TYPE_SOFT:
  640. case NAND_ECC_ENGINE_TYPE_ON_DIE:
  641. break;
  642. default:
  643. return -EINVAL;
  644. }
  645. /* enable/disable HW ECC checking and generating based on if HW ECC was chosen */
  646. br = in_be32(&lbc->bank[priv->bank].br) & ~BR_DECC;
  647. if (chip->ecc.engine_type == NAND_ECC_ENGINE_TYPE_ON_HOST)
  648. out_be32(&lbc->bank[priv->bank].br, br | BR_DECC_CHK_GEN);
  649. else
  650. out_be32(&lbc->bank[priv->bank].br, br | BR_DECC_OFF);
  651. /* calculate FMR Address Length field */
  652. al = 0;
  653. if (chip->pagemask & 0xffff0000)
  654. al++;
  655. if (chip->pagemask & 0xff000000)
  656. al++;
  657. priv->fmr |= al << FMR_AL_SHIFT;
  658. dev_dbg(priv->dev, "fsl_elbc_init: nand->numchips = %d\n",
  659. nanddev_ntargets(&chip->base));
  660. dev_dbg(priv->dev, "fsl_elbc_init: nand->chipsize = %lld\n",
  661. nanddev_target_size(&chip->base));
  662. dev_dbg(priv->dev, "fsl_elbc_init: nand->pagemask = %8x\n",
  663. chip->pagemask);
  664. dev_dbg(priv->dev, "fsl_elbc_init: nand->legacy.chip_delay = %d\n",
  665. chip->legacy.chip_delay);
  666. dev_dbg(priv->dev, "fsl_elbc_init: nand->badblockpos = %d\n",
  667. chip->badblockpos);
  668. dev_dbg(priv->dev, "fsl_elbc_init: nand->chip_shift = %d\n",
  669. chip->chip_shift);
  670. dev_dbg(priv->dev, "fsl_elbc_init: nand->page_shift = %d\n",
  671. chip->page_shift);
  672. dev_dbg(priv->dev, "fsl_elbc_init: nand->phys_erase_shift = %d\n",
  673. chip->phys_erase_shift);
  674. dev_dbg(priv->dev, "fsl_elbc_init: nand->ecc.engine_type = %d\n",
  675. chip->ecc.engine_type);
  676. dev_dbg(priv->dev, "fsl_elbc_init: nand->ecc.steps = %d\n",
  677. chip->ecc.steps);
  678. dev_dbg(priv->dev, "fsl_elbc_init: nand->ecc.bytes = %d\n",
  679. chip->ecc.bytes);
  680. dev_dbg(priv->dev, "fsl_elbc_init: nand->ecc.total = %d\n",
  681. chip->ecc.total);
  682. dev_dbg(priv->dev, "fsl_elbc_init: mtd->ooblayout = %p\n",
  683. mtd->ooblayout);
  684. dev_dbg(priv->dev, "fsl_elbc_init: mtd->flags = %08x\n", mtd->flags);
  685. dev_dbg(priv->dev, "fsl_elbc_init: mtd->size = %lld\n", mtd->size);
  686. dev_dbg(priv->dev, "fsl_elbc_init: mtd->erasesize = %d\n",
  687. mtd->erasesize);
  688. dev_dbg(priv->dev, "fsl_elbc_init: mtd->writesize = %d\n",
  689. mtd->writesize);
  690. dev_dbg(priv->dev, "fsl_elbc_init: mtd->oobsize = %d\n",
  691. mtd->oobsize);
  692. /* adjust Option Register and ECC to match Flash page size */
  693. if (mtd->writesize == 512) {
  694. priv->page_size = 0;
  695. clrbits32(&lbc->bank[priv->bank].or, OR_FCM_PGS);
  696. } else if (mtd->writesize == 2048) {
  697. priv->page_size = 1;
  698. setbits32(&lbc->bank[priv->bank].or, OR_FCM_PGS);
  699. } else {
  700. dev_err(priv->dev,
  701. "fsl_elbc_init: page size %d is not supported\n",
  702. mtd->writesize);
  703. return -ENOTSUPP;
  704. }
  705. return 0;
  706. }
  707. static const struct nand_controller_ops fsl_elbc_controller_ops = {
  708. .attach_chip = fsl_elbc_attach_chip,
  709. };
  710. static int fsl_elbc_chip_remove(struct fsl_elbc_mtd *priv)
  711. {
  712. struct fsl_elbc_fcm_ctrl *elbc_fcm_ctrl = priv->ctrl->nand;
  713. struct mtd_info *mtd = nand_to_mtd(&priv->chip);
  714. kfree(mtd->name);
  715. if (priv->vbase)
  716. iounmap(priv->vbase);
  717. elbc_fcm_ctrl->chips[priv->bank] = NULL;
  718. kfree(priv);
  719. return 0;
  720. }
  721. static DEFINE_MUTEX(fsl_elbc_nand_mutex);
  722. static int fsl_elbc_nand_probe(struct platform_device *pdev)
  723. {
  724. struct fsl_lbc_regs __iomem *lbc;
  725. struct fsl_elbc_mtd *priv;
  726. struct resource res;
  727. struct fsl_elbc_fcm_ctrl *elbc_fcm_ctrl;
  728. static const char *part_probe_types[]
  729. = { "cmdlinepart", "RedBoot", "ofpart", NULL };
  730. int ret;
  731. int bank;
  732. struct device *dev;
  733. struct device_node *node = pdev->dev.of_node;
  734. struct mtd_info *mtd;
  735. if (!fsl_lbc_ctrl_dev || !fsl_lbc_ctrl_dev->regs)
  736. return dev_err_probe(&pdev->dev, -EPROBE_DEFER, "lbc_ctrl_dev missing\n");
  737. lbc = fsl_lbc_ctrl_dev->regs;
  738. dev = fsl_lbc_ctrl_dev->dev;
  739. /* get, allocate and map the memory resource */
  740. ret = of_address_to_resource(node, 0, &res);
  741. if (ret) {
  742. dev_err(dev, "failed to get resource\n");
  743. return ret;
  744. }
  745. /* find which chip select it is connected to */
  746. for (bank = 0; bank < MAX_BANKS; bank++)
  747. if ((in_be32(&lbc->bank[bank].br) & BR_V) &&
  748. (in_be32(&lbc->bank[bank].br) & BR_MSEL) == BR_MS_FCM &&
  749. (in_be32(&lbc->bank[bank].br) &
  750. in_be32(&lbc->bank[bank].or) & BR_BA)
  751. == fsl_lbc_addr(res.start))
  752. break;
  753. if (bank >= MAX_BANKS) {
  754. dev_err(dev, "address did not match any chip selects\n");
  755. return -ENODEV;
  756. }
  757. priv = kzalloc(sizeof(*priv), GFP_KERNEL);
  758. if (!priv)
  759. return -ENOMEM;
  760. mutex_lock(&fsl_elbc_nand_mutex);
  761. if (!fsl_lbc_ctrl_dev->nand) {
  762. elbc_fcm_ctrl = kzalloc(sizeof(*elbc_fcm_ctrl), GFP_KERNEL);
  763. if (!elbc_fcm_ctrl) {
  764. mutex_unlock(&fsl_elbc_nand_mutex);
  765. ret = -ENOMEM;
  766. goto err;
  767. }
  768. elbc_fcm_ctrl->counter++;
  769. nand_controller_init(&elbc_fcm_ctrl->controller);
  770. fsl_lbc_ctrl_dev->nand = elbc_fcm_ctrl;
  771. } else {
  772. elbc_fcm_ctrl = fsl_lbc_ctrl_dev->nand;
  773. }
  774. mutex_unlock(&fsl_elbc_nand_mutex);
  775. elbc_fcm_ctrl->chips[bank] = priv;
  776. priv->bank = bank;
  777. priv->ctrl = fsl_lbc_ctrl_dev;
  778. priv->dev = &pdev->dev;
  779. dev_set_drvdata(priv->dev, priv);
  780. priv->vbase = ioremap(res.start, resource_size(&res));
  781. if (!priv->vbase) {
  782. dev_err(dev, "failed to map chip region\n");
  783. ret = -ENOMEM;
  784. goto err;
  785. }
  786. mtd = nand_to_mtd(&priv->chip);
  787. mtd->name = kasprintf(GFP_KERNEL, "%llx.flash", (u64)res.start);
  788. if (!nand_to_mtd(&priv->chip)->name) {
  789. ret = -ENOMEM;
  790. goto err;
  791. }
  792. ret = fsl_elbc_chip_init(priv);
  793. if (ret)
  794. goto err;
  795. priv->chip.controller->ops = &fsl_elbc_controller_ops;
  796. ret = nand_scan(&priv->chip, 1);
  797. if (ret)
  798. goto err;
  799. /* First look for RedBoot table or partitions on the command
  800. * line, these take precedence over device tree information */
  801. ret = mtd_device_parse_register(mtd, part_probe_types, NULL, NULL, 0);
  802. if (ret)
  803. goto cleanup_nand;
  804. pr_info("eLBC NAND device at 0x%llx, bank %d\n",
  805. (unsigned long long)res.start, priv->bank);
  806. return 0;
  807. cleanup_nand:
  808. nand_cleanup(&priv->chip);
  809. err:
  810. fsl_elbc_chip_remove(priv);
  811. return ret;
  812. }
  813. static void fsl_elbc_nand_remove(struct platform_device *pdev)
  814. {
  815. struct fsl_elbc_fcm_ctrl *elbc_fcm_ctrl = fsl_lbc_ctrl_dev->nand;
  816. struct fsl_elbc_mtd *priv = dev_get_drvdata(&pdev->dev);
  817. struct nand_chip *chip = &priv->chip;
  818. int ret;
  819. ret = mtd_device_unregister(nand_to_mtd(chip));
  820. WARN_ON(ret);
  821. nand_cleanup(chip);
  822. fsl_elbc_chip_remove(priv);
  823. mutex_lock(&fsl_elbc_nand_mutex);
  824. elbc_fcm_ctrl->counter--;
  825. if (!elbc_fcm_ctrl->counter) {
  826. fsl_lbc_ctrl_dev->nand = NULL;
  827. kfree(elbc_fcm_ctrl);
  828. }
  829. mutex_unlock(&fsl_elbc_nand_mutex);
  830. }
  831. static const struct of_device_id fsl_elbc_nand_match[] = {
  832. { .compatible = "fsl,elbc-fcm-nand", },
  833. {}
  834. };
  835. MODULE_DEVICE_TABLE(of, fsl_elbc_nand_match);
  836. static struct platform_driver fsl_elbc_nand_driver = {
  837. .driver = {
  838. .name = "fsl,elbc-fcm-nand",
  839. .of_match_table = fsl_elbc_nand_match,
  840. },
  841. .probe = fsl_elbc_nand_probe,
  842. .remove_new = fsl_elbc_nand_remove,
  843. };
  844. module_platform_driver(fsl_elbc_nand_driver);
  845. MODULE_LICENSE("GPL");
  846. MODULE_AUTHOR("Freescale");
  847. MODULE_DESCRIPTION("Freescale Enhanced Local Bus Controller MTD NAND driver");