meson_nand.c 40 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634
  1. // SPDX-License-Identifier: (GPL-2.0+ OR MIT)
  2. /*
  3. * Amlogic Meson Nand Flash Controller Driver
  4. *
  5. * Copyright (c) 2018 Amlogic, inc.
  6. * Author: Liang Yang <liang.yang@amlogic.com>
  7. */
  8. #include <linux/platform_device.h>
  9. #include <linux/dma-mapping.h>
  10. #include <linux/interrupt.h>
  11. #include <linux/clk.h>
  12. #include <linux/clk-provider.h>
  13. #include <linux/mtd/rawnand.h>
  14. #include <linux/mtd/mtd.h>
  15. #include <linux/mfd/syscon.h>
  16. #include <linux/regmap.h>
  17. #include <linux/slab.h>
  18. #include <linux/module.h>
  19. #include <linux/iopoll.h>
  20. #include <linux/of.h>
  21. #include <linux/sched/task_stack.h>
  22. #define NFC_REG_CMD 0x00
  23. #define NFC_CMD_IDLE (0xc << 14)
  24. #define NFC_CMD_CLE (0x5 << 14)
  25. #define NFC_CMD_ALE (0x6 << 14)
  26. #define NFC_CMD_ADL ((0 << 16) | (3 << 20))
  27. #define NFC_CMD_ADH ((1 << 16) | (3 << 20))
  28. #define NFC_CMD_AIL ((2 << 16) | (3 << 20))
  29. #define NFC_CMD_AIH ((3 << 16) | (3 << 20))
  30. #define NFC_CMD_SEED ((8 << 16) | (3 << 20))
  31. #define NFC_CMD_M2N ((0 << 17) | (2 << 20))
  32. #define NFC_CMD_N2M ((1 << 17) | (2 << 20))
  33. #define NFC_CMD_RB BIT(20)
  34. #define NFC_CMD_SCRAMBLER_ENABLE BIT(19)
  35. #define NFC_CMD_SCRAMBLER_DISABLE 0
  36. #define NFC_CMD_SHORTMODE_ENABLE 1
  37. #define NFC_CMD_SHORTMODE_DISABLE 0
  38. #define NFC_CMD_RB_INT BIT(14)
  39. #define NFC_CMD_RB_INT_NO_PIN ((0xb << 10) | BIT(18) | BIT(16))
  40. #define NFC_CMD_GET_SIZE(x) (((x) >> 22) & GENMASK(4, 0))
  41. #define NFC_REG_CFG 0x04
  42. #define NFC_REG_DADR 0x08
  43. #define NFC_REG_IADR 0x0c
  44. #define NFC_REG_BUF 0x10
  45. #define NFC_REG_INFO 0x14
  46. #define NFC_REG_DC 0x18
  47. #define NFC_REG_ADR 0x1c
  48. #define NFC_REG_DL 0x20
  49. #define NFC_REG_DH 0x24
  50. #define NFC_REG_CADR 0x28
  51. #define NFC_REG_SADR 0x2c
  52. #define NFC_REG_PINS 0x30
  53. #define NFC_REG_VER 0x38
  54. #define NFC_RB_IRQ_EN BIT(21)
  55. #define CLK_DIV_SHIFT 0
  56. #define CLK_DIV_WIDTH 6
  57. #define CMDRWGEN(cmd_dir, ran, bch, short_mode, page_size, pages) \
  58. ( \
  59. (cmd_dir) | \
  60. (ran) | \
  61. ((bch) << 14) | \
  62. ((short_mode) << 13) | \
  63. (((page_size) & 0x7f) << 6) | \
  64. ((pages) & 0x3f) \
  65. )
  66. #define GENCMDDADDRL(adl, addr) ((adl) | ((addr) & 0xffff))
  67. #define GENCMDDADDRH(adh, addr) ((adh) | (((addr) >> 16) & 0xffff))
  68. #define GENCMDIADDRL(ail, addr) ((ail) | ((addr) & 0xffff))
  69. #define GENCMDIADDRH(aih, addr) ((aih) | (((addr) >> 16) & 0xffff))
  70. #define DMA_DIR(dir) ((dir) ? NFC_CMD_N2M : NFC_CMD_M2N)
  71. #define DMA_ADDR_ALIGN 8
  72. #define NFC_SHORT_MODE_ECC_SZ 384
  73. #define ECC_CHECK_RETURN_FF (-1)
  74. #define NAND_CE0 (0xe << 10)
  75. #define NAND_CE1 (0xd << 10)
  76. #define DMA_BUSY_TIMEOUT 0x100000
  77. #define CMD_FIFO_EMPTY_TIMEOUT 1000
  78. #define MAX_CE_NUM 2
  79. /* eMMC clock register, misc control */
  80. #define CLK_SELECT_NAND BIT(31)
  81. #define CLK_ALWAYS_ON_NAND BIT(24)
  82. #define CLK_SELECT_FIX_PLL2 BIT(6)
  83. #define NFC_CLK_CYCLE 6
  84. /* nand flash controller delay 3 ns */
  85. #define NFC_DEFAULT_DELAY 3000
  86. #define ROW_ADDER(page, index) (((page) >> (8 * (index))) & 0xff)
  87. #define MAX_CYCLE_ADDRS 5
  88. #define DIRREAD 1
  89. #define DIRWRITE 0
  90. #define ECC_PARITY_BCH8_512B 14
  91. #define ECC_COMPLETE BIT(31)
  92. #define ECC_ERR_CNT(x) (((x) >> 24) & GENMASK(5, 0))
  93. #define ECC_ZERO_CNT(x) (((x) >> 16) & GENMASK(5, 0))
  94. #define ECC_UNCORRECTABLE 0x3f
  95. #define PER_INFO_BYTE 8
  96. #define NFC_CMD_RAW_LEN GENMASK(13, 0)
  97. #define NFC_COLUMN_ADDR_0 0
  98. #define NFC_COLUMN_ADDR_1 0
  99. struct meson_nfc_nand_chip {
  100. struct list_head node;
  101. struct nand_chip nand;
  102. unsigned long clk_rate;
  103. unsigned long level1_divider;
  104. u32 bus_timing;
  105. u32 twb;
  106. u32 tadl;
  107. u32 tbers_max;
  108. u32 boot_pages;
  109. u32 boot_page_step;
  110. u32 bch_mode;
  111. u8 *data_buf;
  112. __le64 *info_buf;
  113. u32 nsels;
  114. u8 sels[] __counted_by(nsels);
  115. };
  116. struct meson_nand_ecc {
  117. u32 bch;
  118. u32 strength;
  119. u32 size;
  120. };
  121. struct meson_nfc_data {
  122. const struct nand_ecc_caps *ecc_caps;
  123. };
  124. struct meson_nfc_param {
  125. u32 chip_select;
  126. u32 rb_select;
  127. };
  128. struct nand_rw_cmd {
  129. u32 cmd0;
  130. u32 addrs[MAX_CYCLE_ADDRS];
  131. u32 cmd1;
  132. };
  133. struct nand_timing {
  134. u32 twb;
  135. u32 tadl;
  136. u32 tbers_max;
  137. };
  138. struct meson_nfc {
  139. struct nand_controller controller;
  140. struct clk *core_clk;
  141. struct clk *device_clk;
  142. struct clk *nand_clk;
  143. struct clk_divider nand_divider;
  144. unsigned long clk_rate;
  145. u32 bus_timing;
  146. struct device *dev;
  147. void __iomem *reg_base;
  148. void __iomem *reg_clk;
  149. struct completion completion;
  150. struct list_head chips;
  151. const struct meson_nfc_data *data;
  152. struct meson_nfc_param param;
  153. struct nand_timing timing;
  154. union {
  155. int cmd[32];
  156. struct nand_rw_cmd rw;
  157. } cmdfifo;
  158. dma_addr_t daddr;
  159. dma_addr_t iaddr;
  160. u32 info_bytes;
  161. unsigned long assigned_cs;
  162. bool no_rb_pin;
  163. };
  164. enum {
  165. NFC_ECC_BCH8_512 = 1,
  166. NFC_ECC_BCH8_1K,
  167. NFC_ECC_BCH24_1K,
  168. NFC_ECC_BCH30_1K,
  169. NFC_ECC_BCH40_1K,
  170. NFC_ECC_BCH50_1K,
  171. NFC_ECC_BCH60_1K,
  172. };
  173. #define MESON_ECC_DATA(b, s, sz) { .bch = (b), .strength = (s), .size = (sz) }
  174. static struct meson_nand_ecc meson_ecc[] = {
  175. MESON_ECC_DATA(NFC_ECC_BCH8_512, 8, 512),
  176. MESON_ECC_DATA(NFC_ECC_BCH8_1K, 8, 1024),
  177. MESON_ECC_DATA(NFC_ECC_BCH24_1K, 24, 1024),
  178. MESON_ECC_DATA(NFC_ECC_BCH30_1K, 30, 1024),
  179. MESON_ECC_DATA(NFC_ECC_BCH40_1K, 40, 1024),
  180. MESON_ECC_DATA(NFC_ECC_BCH50_1K, 50, 1024),
  181. MESON_ECC_DATA(NFC_ECC_BCH60_1K, 60, 1024),
  182. };
  183. static int meson_nand_calc_ecc_bytes(int step_size, int strength)
  184. {
  185. int ecc_bytes;
  186. if (step_size == 512 && strength == 8)
  187. return ECC_PARITY_BCH8_512B;
  188. ecc_bytes = DIV_ROUND_UP(strength * fls(step_size * 8), 8);
  189. ecc_bytes = ALIGN(ecc_bytes, 2);
  190. return ecc_bytes;
  191. }
  192. NAND_ECC_CAPS_SINGLE(meson_gxl_ecc_caps,
  193. meson_nand_calc_ecc_bytes, 1024, 8, 24, 30, 40, 50, 60);
  194. static const int axg_stepinfo_strengths[] = { 8 };
  195. static const struct nand_ecc_step_info axg_stepinfo[] = {
  196. {
  197. .stepsize = 1024,
  198. .strengths = axg_stepinfo_strengths,
  199. .nstrengths = ARRAY_SIZE(axg_stepinfo_strengths)
  200. },
  201. {
  202. .stepsize = 512,
  203. .strengths = axg_stepinfo_strengths,
  204. .nstrengths = ARRAY_SIZE(axg_stepinfo_strengths)
  205. },
  206. };
  207. static const struct nand_ecc_caps meson_axg_ecc_caps = {
  208. .stepinfos = axg_stepinfo,
  209. .nstepinfos = ARRAY_SIZE(axg_stepinfo),
  210. .calc_ecc_bytes = meson_nand_calc_ecc_bytes,
  211. };
  212. static struct meson_nfc_nand_chip *to_meson_nand(struct nand_chip *nand)
  213. {
  214. return container_of(nand, struct meson_nfc_nand_chip, nand);
  215. }
  216. static void meson_nfc_select_chip(struct nand_chip *nand, int chip)
  217. {
  218. struct meson_nfc_nand_chip *meson_chip = to_meson_nand(nand);
  219. struct meson_nfc *nfc = nand_get_controller_data(nand);
  220. int ret, value;
  221. if (chip < 0 || WARN_ON_ONCE(chip >= meson_chip->nsels))
  222. return;
  223. nfc->param.chip_select = meson_chip->sels[chip] ? NAND_CE1 : NAND_CE0;
  224. nfc->param.rb_select = nfc->param.chip_select;
  225. nfc->timing.twb = meson_chip->twb;
  226. nfc->timing.tadl = meson_chip->tadl;
  227. nfc->timing.tbers_max = meson_chip->tbers_max;
  228. if (nfc->clk_rate != meson_chip->clk_rate) {
  229. ret = clk_set_rate(nfc->nand_clk, meson_chip->clk_rate);
  230. if (ret) {
  231. dev_err(nfc->dev, "failed to set clock rate\n");
  232. return;
  233. }
  234. nfc->clk_rate = meson_chip->clk_rate;
  235. }
  236. if (nfc->bus_timing != meson_chip->bus_timing) {
  237. value = (NFC_CLK_CYCLE - 1) | (meson_chip->bus_timing << 5);
  238. writel(value, nfc->reg_base + NFC_REG_CFG);
  239. writel((1 << 31), nfc->reg_base + NFC_REG_CMD);
  240. nfc->bus_timing = meson_chip->bus_timing;
  241. }
  242. }
  243. static void meson_nfc_cmd_idle(struct meson_nfc *nfc, u32 time)
  244. {
  245. writel(nfc->param.chip_select | NFC_CMD_IDLE | (time & 0x3ff),
  246. nfc->reg_base + NFC_REG_CMD);
  247. }
  248. static void meson_nfc_cmd_seed(struct meson_nfc *nfc, u32 seed)
  249. {
  250. writel(NFC_CMD_SEED | (0xc2 + (seed & 0x7fff)),
  251. nfc->reg_base + NFC_REG_CMD);
  252. }
  253. static int meson_nfc_is_boot_page(struct nand_chip *nand, int page)
  254. {
  255. const struct meson_nfc_nand_chip *meson_chip = to_meson_nand(nand);
  256. return (nand->options & NAND_IS_BOOT_MEDIUM) &&
  257. !(page % meson_chip->boot_page_step) &&
  258. (page < meson_chip->boot_pages);
  259. }
  260. static void meson_nfc_cmd_access(struct nand_chip *nand, int raw, bool dir, int page)
  261. {
  262. const struct meson_nfc_nand_chip *meson_chip = to_meson_nand(nand);
  263. struct mtd_info *mtd = nand_to_mtd(nand);
  264. struct meson_nfc *nfc = nand_get_controller_data(mtd_to_nand(mtd));
  265. int len = mtd->writesize, pagesize, pages;
  266. int scrambler;
  267. u32 cmd;
  268. if (nand->options & NAND_NEED_SCRAMBLING)
  269. scrambler = NFC_CMD_SCRAMBLER_ENABLE;
  270. else
  271. scrambler = NFC_CMD_SCRAMBLER_DISABLE;
  272. if (raw) {
  273. len = mtd->writesize + mtd->oobsize;
  274. cmd = len | scrambler | DMA_DIR(dir);
  275. } else if (meson_nfc_is_boot_page(nand, page)) {
  276. pagesize = NFC_SHORT_MODE_ECC_SZ >> 3;
  277. pages = mtd->writesize / 512;
  278. scrambler = NFC_CMD_SCRAMBLER_ENABLE;
  279. cmd = CMDRWGEN(DMA_DIR(dir), scrambler, NFC_ECC_BCH8_1K,
  280. NFC_CMD_SHORTMODE_ENABLE, pagesize, pages);
  281. } else {
  282. pagesize = nand->ecc.size >> 3;
  283. pages = len / nand->ecc.size;
  284. cmd = CMDRWGEN(DMA_DIR(dir), scrambler, meson_chip->bch_mode,
  285. NFC_CMD_SHORTMODE_DISABLE, pagesize, pages);
  286. }
  287. if (scrambler == NFC_CMD_SCRAMBLER_ENABLE)
  288. meson_nfc_cmd_seed(nfc, page);
  289. writel(cmd, nfc->reg_base + NFC_REG_CMD);
  290. }
  291. static void meson_nfc_drain_cmd(struct meson_nfc *nfc)
  292. {
  293. /*
  294. * Insert two commands to make sure all valid commands are finished.
  295. *
  296. * The Nand flash controller is designed as two stages pipleline -
  297. * a) fetch and b) excute.
  298. * There might be cases when the driver see command queue is empty,
  299. * but the Nand flash controller still has two commands buffered,
  300. * one is fetched into NFC request queue (ready to run), and another
  301. * is actively executing. So pushing 2 "IDLE" commands guarantees that
  302. * the pipeline is emptied.
  303. */
  304. meson_nfc_cmd_idle(nfc, 0);
  305. meson_nfc_cmd_idle(nfc, 0);
  306. }
  307. static int meson_nfc_wait_cmd_finish(struct meson_nfc *nfc,
  308. unsigned int timeout_ms)
  309. {
  310. u32 cmd_size = 0;
  311. int ret;
  312. /* wait cmd fifo is empty */
  313. ret = readl_relaxed_poll_timeout(nfc->reg_base + NFC_REG_CMD, cmd_size,
  314. !NFC_CMD_GET_SIZE(cmd_size),
  315. 10, timeout_ms * 1000);
  316. if (ret)
  317. dev_err(nfc->dev, "wait for empty CMD FIFO time out\n");
  318. return ret;
  319. }
  320. static int meson_nfc_wait_dma_finish(struct meson_nfc *nfc)
  321. {
  322. meson_nfc_drain_cmd(nfc);
  323. return meson_nfc_wait_cmd_finish(nfc, DMA_BUSY_TIMEOUT);
  324. }
  325. static u8 *meson_nfc_oob_ptr(struct nand_chip *nand, int i)
  326. {
  327. struct meson_nfc_nand_chip *meson_chip = to_meson_nand(nand);
  328. int len;
  329. len = nand->ecc.size * (i + 1) + (nand->ecc.bytes + 2) * i;
  330. return meson_chip->data_buf + len;
  331. }
  332. static u8 *meson_nfc_data_ptr(struct nand_chip *nand, int i)
  333. {
  334. struct meson_nfc_nand_chip *meson_chip = to_meson_nand(nand);
  335. int len, temp;
  336. temp = nand->ecc.size + nand->ecc.bytes;
  337. len = (temp + 2) * i;
  338. return meson_chip->data_buf + len;
  339. }
  340. static void meson_nfc_get_data_oob(struct nand_chip *nand,
  341. u8 *buf, u8 *oobbuf)
  342. {
  343. int i, oob_len = 0;
  344. u8 *dsrc, *osrc;
  345. oob_len = nand->ecc.bytes + 2;
  346. for (i = 0; i < nand->ecc.steps; i++) {
  347. if (buf) {
  348. dsrc = meson_nfc_data_ptr(nand, i);
  349. memcpy(buf, dsrc, nand->ecc.size);
  350. buf += nand->ecc.size;
  351. }
  352. osrc = meson_nfc_oob_ptr(nand, i);
  353. memcpy(oobbuf, osrc, oob_len);
  354. oobbuf += oob_len;
  355. }
  356. }
  357. static void meson_nfc_set_data_oob(struct nand_chip *nand,
  358. const u8 *buf, u8 *oobbuf)
  359. {
  360. int i, oob_len = 0;
  361. u8 *dsrc, *osrc;
  362. oob_len = nand->ecc.bytes + 2;
  363. for (i = 0; i < nand->ecc.steps; i++) {
  364. if (buf) {
  365. dsrc = meson_nfc_data_ptr(nand, i);
  366. memcpy(dsrc, buf, nand->ecc.size);
  367. buf += nand->ecc.size;
  368. }
  369. osrc = meson_nfc_oob_ptr(nand, i);
  370. memcpy(osrc, oobbuf, oob_len);
  371. oobbuf += oob_len;
  372. }
  373. }
  374. static int meson_nfc_wait_no_rb_pin(struct nand_chip *nand, int timeout_ms,
  375. bool need_cmd_read0)
  376. {
  377. struct meson_nfc *nfc = nand_get_controller_data(nand);
  378. u32 cmd, cfg;
  379. meson_nfc_cmd_idle(nfc, nfc->timing.twb);
  380. meson_nfc_drain_cmd(nfc);
  381. meson_nfc_wait_cmd_finish(nfc, CMD_FIFO_EMPTY_TIMEOUT);
  382. cfg = readl(nfc->reg_base + NFC_REG_CFG);
  383. cfg |= NFC_RB_IRQ_EN;
  384. writel(cfg, nfc->reg_base + NFC_REG_CFG);
  385. reinit_completion(&nfc->completion);
  386. nand_status_op(nand, NULL);
  387. /* use the max erase time as the maximum clock for waiting R/B */
  388. cmd = NFC_CMD_RB | NFC_CMD_RB_INT_NO_PIN | nfc->timing.tbers_max;
  389. writel(cmd, nfc->reg_base + NFC_REG_CMD);
  390. if (!wait_for_completion_timeout(&nfc->completion,
  391. msecs_to_jiffies(timeout_ms)))
  392. return -ETIMEDOUT;
  393. if (need_cmd_read0)
  394. nand_exit_status_op(nand);
  395. return 0;
  396. }
  397. static int meson_nfc_wait_rb_pin(struct meson_nfc *nfc, int timeout_ms)
  398. {
  399. u32 cmd, cfg;
  400. int ret = 0;
  401. meson_nfc_cmd_idle(nfc, nfc->timing.twb);
  402. meson_nfc_drain_cmd(nfc);
  403. meson_nfc_wait_cmd_finish(nfc, CMD_FIFO_EMPTY_TIMEOUT);
  404. cfg = readl(nfc->reg_base + NFC_REG_CFG);
  405. cfg |= NFC_RB_IRQ_EN;
  406. writel(cfg, nfc->reg_base + NFC_REG_CFG);
  407. reinit_completion(&nfc->completion);
  408. /* use the max erase time as the maximum clock for waiting R/B */
  409. cmd = NFC_CMD_RB | NFC_CMD_RB_INT
  410. | nfc->param.chip_select | nfc->timing.tbers_max;
  411. writel(cmd, nfc->reg_base + NFC_REG_CMD);
  412. ret = wait_for_completion_timeout(&nfc->completion,
  413. msecs_to_jiffies(timeout_ms));
  414. if (ret == 0)
  415. ret = -1;
  416. return ret;
  417. }
  418. static int meson_nfc_queue_rb(struct nand_chip *nand, int timeout_ms,
  419. bool need_cmd_read0)
  420. {
  421. struct meson_nfc *nfc = nand_get_controller_data(nand);
  422. if (nfc->no_rb_pin) {
  423. /* This mode is used when there is no wired R/B pin.
  424. * It works like 'nand_soft_waitrdy()', but instead of
  425. * polling NAND_CMD_STATUS bit in the software loop,
  426. * it will wait for interrupt - controllers checks IO
  427. * bus and when it detects NAND_CMD_STATUS on it, it
  428. * raises interrupt. After interrupt, NAND_CMD_READ0 is
  429. * sent as terminator of the ready waiting procedure if
  430. * needed (for all cases except page programming - this
  431. * is reason of 'need_cmd_read0' flag).
  432. */
  433. return meson_nfc_wait_no_rb_pin(nand, timeout_ms,
  434. need_cmd_read0);
  435. } else {
  436. return meson_nfc_wait_rb_pin(nfc, timeout_ms);
  437. }
  438. }
  439. static void meson_nfc_set_user_byte(struct nand_chip *nand, u8 *oob_buf)
  440. {
  441. struct meson_nfc_nand_chip *meson_chip = to_meson_nand(nand);
  442. __le64 *info;
  443. int i, count;
  444. for (i = 0, count = 0; i < nand->ecc.steps; i++, count += (2 + nand->ecc.bytes)) {
  445. info = &meson_chip->info_buf[i];
  446. *info |= oob_buf[count];
  447. *info |= oob_buf[count + 1] << 8;
  448. }
  449. }
  450. static void meson_nfc_get_user_byte(struct nand_chip *nand, u8 *oob_buf)
  451. {
  452. struct meson_nfc_nand_chip *meson_chip = to_meson_nand(nand);
  453. __le64 *info;
  454. int i, count;
  455. for (i = 0, count = 0; i < nand->ecc.steps; i++, count += (2 + nand->ecc.bytes)) {
  456. info = &meson_chip->info_buf[i];
  457. oob_buf[count] = *info;
  458. oob_buf[count + 1] = *info >> 8;
  459. }
  460. }
  461. static int meson_nfc_ecc_correct(struct nand_chip *nand, u32 *bitflips,
  462. u64 *correct_bitmap)
  463. {
  464. struct mtd_info *mtd = nand_to_mtd(nand);
  465. struct meson_nfc_nand_chip *meson_chip = to_meson_nand(nand);
  466. __le64 *info;
  467. int ret = 0, i;
  468. for (i = 0; i < nand->ecc.steps; i++) {
  469. info = &meson_chip->info_buf[i];
  470. if (ECC_ERR_CNT(*info) != ECC_UNCORRECTABLE) {
  471. mtd->ecc_stats.corrected += ECC_ERR_CNT(*info);
  472. *bitflips = max_t(u32, *bitflips, ECC_ERR_CNT(*info));
  473. *correct_bitmap |= BIT_ULL(i);
  474. continue;
  475. }
  476. if ((nand->options & NAND_NEED_SCRAMBLING) &&
  477. ECC_ZERO_CNT(*info) < nand->ecc.strength) {
  478. mtd->ecc_stats.corrected += ECC_ZERO_CNT(*info);
  479. *bitflips = max_t(u32, *bitflips,
  480. ECC_ZERO_CNT(*info));
  481. ret = ECC_CHECK_RETURN_FF;
  482. } else {
  483. ret = -EBADMSG;
  484. }
  485. }
  486. return ret;
  487. }
  488. static int meson_nfc_dma_buffer_setup(struct nand_chip *nand, void *databuf,
  489. int datalen, void *infobuf, int infolen,
  490. enum dma_data_direction dir)
  491. {
  492. struct meson_nfc *nfc = nand_get_controller_data(nand);
  493. u32 cmd;
  494. int ret = 0;
  495. nfc->daddr = dma_map_single(nfc->dev, databuf, datalen, dir);
  496. ret = dma_mapping_error(nfc->dev, nfc->daddr);
  497. if (ret) {
  498. dev_err(nfc->dev, "DMA mapping error\n");
  499. return ret;
  500. }
  501. cmd = GENCMDDADDRL(NFC_CMD_ADL, nfc->daddr);
  502. writel(cmd, nfc->reg_base + NFC_REG_CMD);
  503. cmd = GENCMDDADDRH(NFC_CMD_ADH, nfc->daddr);
  504. writel(cmd, nfc->reg_base + NFC_REG_CMD);
  505. if (infobuf) {
  506. nfc->iaddr = dma_map_single(nfc->dev, infobuf, infolen, dir);
  507. ret = dma_mapping_error(nfc->dev, nfc->iaddr);
  508. if (ret) {
  509. dev_err(nfc->dev, "DMA mapping error\n");
  510. dma_unmap_single(nfc->dev,
  511. nfc->daddr, datalen, dir);
  512. return ret;
  513. }
  514. nfc->info_bytes = infolen;
  515. cmd = GENCMDIADDRL(NFC_CMD_AIL, nfc->iaddr);
  516. writel(cmd, nfc->reg_base + NFC_REG_CMD);
  517. cmd = GENCMDIADDRH(NFC_CMD_AIH, nfc->iaddr);
  518. writel(cmd, nfc->reg_base + NFC_REG_CMD);
  519. }
  520. return ret;
  521. }
  522. static void meson_nfc_dma_buffer_release(struct nand_chip *nand,
  523. int datalen, int infolen,
  524. enum dma_data_direction dir)
  525. {
  526. struct meson_nfc *nfc = nand_get_controller_data(nand);
  527. dma_unmap_single(nfc->dev, nfc->daddr, datalen, dir);
  528. if (infolen) {
  529. dma_unmap_single(nfc->dev, nfc->iaddr, infolen, dir);
  530. nfc->info_bytes = 0;
  531. }
  532. }
  533. static int meson_nfc_read_buf(struct nand_chip *nand, u8 *buf, int len)
  534. {
  535. struct meson_nfc *nfc = nand_get_controller_data(nand);
  536. int ret = 0;
  537. u32 cmd;
  538. u8 *info;
  539. info = kzalloc(PER_INFO_BYTE, GFP_KERNEL);
  540. if (!info)
  541. return -ENOMEM;
  542. ret = meson_nfc_dma_buffer_setup(nand, buf, len, info,
  543. PER_INFO_BYTE, DMA_FROM_DEVICE);
  544. if (ret)
  545. goto out;
  546. cmd = NFC_CMD_N2M | len;
  547. writel(cmd, nfc->reg_base + NFC_REG_CMD);
  548. meson_nfc_drain_cmd(nfc);
  549. meson_nfc_wait_cmd_finish(nfc, 1000);
  550. meson_nfc_dma_buffer_release(nand, len, PER_INFO_BYTE, DMA_FROM_DEVICE);
  551. out:
  552. kfree(info);
  553. return ret;
  554. }
  555. static int meson_nfc_write_buf(struct nand_chip *nand, u8 *buf, int len)
  556. {
  557. struct meson_nfc *nfc = nand_get_controller_data(nand);
  558. int ret = 0;
  559. u32 cmd;
  560. ret = meson_nfc_dma_buffer_setup(nand, buf, len, NULL,
  561. 0, DMA_TO_DEVICE);
  562. if (ret)
  563. return ret;
  564. cmd = NFC_CMD_M2N | len;
  565. writel(cmd, nfc->reg_base + NFC_REG_CMD);
  566. meson_nfc_drain_cmd(nfc);
  567. meson_nfc_wait_cmd_finish(nfc, 1000);
  568. meson_nfc_dma_buffer_release(nand, len, 0, DMA_TO_DEVICE);
  569. return ret;
  570. }
  571. static int meson_nfc_rw_cmd_prepare_and_execute(struct nand_chip *nand,
  572. int page, bool in)
  573. {
  574. const struct nand_sdr_timings *sdr =
  575. nand_get_sdr_timings(nand_get_interface_config(nand));
  576. struct mtd_info *mtd = nand_to_mtd(nand);
  577. struct meson_nfc *nfc = nand_get_controller_data(nand);
  578. u32 *addrs = nfc->cmdfifo.rw.addrs;
  579. u32 cs = nfc->param.chip_select;
  580. u32 cmd0, cmd_num, row_start;
  581. int i;
  582. cmd_num = sizeof(struct nand_rw_cmd) / sizeof(int);
  583. cmd0 = in ? NAND_CMD_READ0 : NAND_CMD_SEQIN;
  584. nfc->cmdfifo.rw.cmd0 = cs | NFC_CMD_CLE | cmd0;
  585. addrs[0] = cs | NFC_CMD_ALE | NFC_COLUMN_ADDR_0;
  586. if (mtd->writesize <= 512) {
  587. cmd_num--;
  588. row_start = 1;
  589. } else {
  590. addrs[1] = cs | NFC_CMD_ALE | NFC_COLUMN_ADDR_1;
  591. row_start = 2;
  592. }
  593. addrs[row_start] = cs | NFC_CMD_ALE | ROW_ADDER(page, 0);
  594. addrs[row_start + 1] = cs | NFC_CMD_ALE | ROW_ADDER(page, 1);
  595. if (nand->options & NAND_ROW_ADDR_3)
  596. addrs[row_start + 2] =
  597. cs | NFC_CMD_ALE | ROW_ADDER(page, 2);
  598. else
  599. cmd_num--;
  600. /* subtract cmd1 */
  601. cmd_num--;
  602. for (i = 0; i < cmd_num; i++)
  603. writel_relaxed(nfc->cmdfifo.cmd[i],
  604. nfc->reg_base + NFC_REG_CMD);
  605. if (in) {
  606. nfc->cmdfifo.rw.cmd1 = cs | NFC_CMD_CLE | NAND_CMD_READSTART;
  607. writel(nfc->cmdfifo.rw.cmd1, nfc->reg_base + NFC_REG_CMD);
  608. meson_nfc_queue_rb(nand, PSEC_TO_MSEC(sdr->tR_max), true);
  609. } else {
  610. meson_nfc_cmd_idle(nfc, nfc->timing.tadl);
  611. }
  612. return 0;
  613. }
  614. static int meson_nfc_write_page_sub(struct nand_chip *nand,
  615. int page, int raw)
  616. {
  617. const struct nand_sdr_timings *sdr =
  618. nand_get_sdr_timings(nand_get_interface_config(nand));
  619. struct mtd_info *mtd = nand_to_mtd(nand);
  620. struct meson_nfc_nand_chip *meson_chip = to_meson_nand(nand);
  621. struct meson_nfc *nfc = nand_get_controller_data(nand);
  622. int data_len, info_len;
  623. u32 cmd;
  624. int ret;
  625. meson_nfc_select_chip(nand, nand->cur_cs);
  626. data_len = mtd->writesize + mtd->oobsize;
  627. info_len = nand->ecc.steps * PER_INFO_BYTE;
  628. ret = meson_nfc_rw_cmd_prepare_and_execute(nand, page, DIRWRITE);
  629. if (ret)
  630. return ret;
  631. ret = meson_nfc_dma_buffer_setup(nand, meson_chip->data_buf,
  632. data_len, meson_chip->info_buf,
  633. info_len, DMA_TO_DEVICE);
  634. if (ret)
  635. return ret;
  636. meson_nfc_cmd_access(nand, raw, DIRWRITE, page);
  637. cmd = nfc->param.chip_select | NFC_CMD_CLE | NAND_CMD_PAGEPROG;
  638. writel(cmd, nfc->reg_base + NFC_REG_CMD);
  639. meson_nfc_queue_rb(nand, PSEC_TO_MSEC(sdr->tPROG_max), false);
  640. meson_nfc_dma_buffer_release(nand, data_len, info_len, DMA_TO_DEVICE);
  641. return ret;
  642. }
  643. static int meson_nfc_write_page_raw(struct nand_chip *nand, const u8 *buf,
  644. int oob_required, int page)
  645. {
  646. u8 *oob_buf = nand->oob_poi;
  647. meson_nfc_set_data_oob(nand, buf, oob_buf);
  648. return meson_nfc_write_page_sub(nand, page, 1);
  649. }
  650. static int meson_nfc_write_page_hwecc(struct nand_chip *nand,
  651. const u8 *buf, int oob_required, int page)
  652. {
  653. struct mtd_info *mtd = nand_to_mtd(nand);
  654. struct meson_nfc_nand_chip *meson_chip = to_meson_nand(nand);
  655. u8 *oob_buf = nand->oob_poi;
  656. memcpy(meson_chip->data_buf, buf, mtd->writesize);
  657. memset(meson_chip->info_buf, 0, nand->ecc.steps * PER_INFO_BYTE);
  658. meson_nfc_set_user_byte(nand, oob_buf);
  659. return meson_nfc_write_page_sub(nand, page, 0);
  660. }
  661. static void meson_nfc_check_ecc_pages_valid(struct meson_nfc *nfc,
  662. struct nand_chip *nand, int raw)
  663. {
  664. struct meson_nfc_nand_chip *meson_chip = to_meson_nand(nand);
  665. __le64 *info;
  666. u32 neccpages;
  667. int ret;
  668. neccpages = raw ? 1 : nand->ecc.steps;
  669. info = &meson_chip->info_buf[neccpages - 1];
  670. do {
  671. usleep_range(10, 15);
  672. /* info is updated by nfc dma engine*/
  673. smp_rmb();
  674. dma_sync_single_for_cpu(nfc->dev, nfc->iaddr, nfc->info_bytes,
  675. DMA_FROM_DEVICE);
  676. ret = *info & ECC_COMPLETE;
  677. } while (!ret);
  678. }
  679. static int meson_nfc_read_page_sub(struct nand_chip *nand,
  680. int page, int raw)
  681. {
  682. struct mtd_info *mtd = nand_to_mtd(nand);
  683. struct meson_nfc *nfc = nand_get_controller_data(nand);
  684. struct meson_nfc_nand_chip *meson_chip = to_meson_nand(nand);
  685. int data_len, info_len;
  686. int ret;
  687. meson_nfc_select_chip(nand, nand->cur_cs);
  688. data_len = mtd->writesize + mtd->oobsize;
  689. info_len = nand->ecc.steps * PER_INFO_BYTE;
  690. ret = meson_nfc_rw_cmd_prepare_and_execute(nand, page, DIRREAD);
  691. if (ret)
  692. return ret;
  693. ret = meson_nfc_dma_buffer_setup(nand, meson_chip->data_buf,
  694. data_len, meson_chip->info_buf,
  695. info_len, DMA_FROM_DEVICE);
  696. if (ret)
  697. return ret;
  698. meson_nfc_cmd_access(nand, raw, DIRREAD, page);
  699. ret = meson_nfc_wait_dma_finish(nfc);
  700. meson_nfc_check_ecc_pages_valid(nfc, nand, raw);
  701. meson_nfc_dma_buffer_release(nand, data_len, info_len, DMA_FROM_DEVICE);
  702. return ret;
  703. }
  704. static int meson_nfc_read_page_raw(struct nand_chip *nand, u8 *buf,
  705. int oob_required, int page)
  706. {
  707. u8 *oob_buf = nand->oob_poi;
  708. int ret;
  709. ret = meson_nfc_read_page_sub(nand, page, 1);
  710. if (ret)
  711. return ret;
  712. meson_nfc_get_data_oob(nand, buf, oob_buf);
  713. return 0;
  714. }
  715. static int meson_nfc_read_page_hwecc(struct nand_chip *nand, u8 *buf,
  716. int oob_required, int page)
  717. {
  718. struct mtd_info *mtd = nand_to_mtd(nand);
  719. struct meson_nfc_nand_chip *meson_chip = to_meson_nand(nand);
  720. struct nand_ecc_ctrl *ecc = &nand->ecc;
  721. u64 correct_bitmap = 0;
  722. u32 bitflips = 0;
  723. u8 *oob_buf = nand->oob_poi;
  724. int ret, i;
  725. ret = meson_nfc_read_page_sub(nand, page, 0);
  726. if (ret)
  727. return ret;
  728. meson_nfc_get_user_byte(nand, oob_buf);
  729. ret = meson_nfc_ecc_correct(nand, &bitflips, &correct_bitmap);
  730. if (ret == ECC_CHECK_RETURN_FF) {
  731. if (buf)
  732. memset(buf, 0xff, mtd->writesize);
  733. memset(oob_buf, 0xff, mtd->oobsize);
  734. } else if (ret < 0) {
  735. if ((nand->options & NAND_NEED_SCRAMBLING) || !buf) {
  736. mtd->ecc_stats.failed++;
  737. return bitflips;
  738. }
  739. ret = meson_nfc_read_page_raw(nand, buf, 0, page);
  740. if (ret)
  741. return ret;
  742. for (i = 0; i < nand->ecc.steps ; i++) {
  743. u8 *data = buf + i * ecc->size;
  744. u8 *oob = nand->oob_poi + i * (ecc->bytes + 2);
  745. if (correct_bitmap & BIT_ULL(i))
  746. continue;
  747. ret = nand_check_erased_ecc_chunk(data, ecc->size,
  748. oob, ecc->bytes + 2,
  749. NULL, 0,
  750. ecc->strength);
  751. if (ret < 0) {
  752. mtd->ecc_stats.failed++;
  753. } else {
  754. mtd->ecc_stats.corrected += ret;
  755. bitflips = max_t(u32, bitflips, ret);
  756. }
  757. }
  758. } else if (buf && buf != meson_chip->data_buf) {
  759. memcpy(buf, meson_chip->data_buf, mtd->writesize);
  760. }
  761. return bitflips;
  762. }
  763. static int meson_nfc_read_oob_raw(struct nand_chip *nand, int page)
  764. {
  765. return meson_nfc_read_page_raw(nand, NULL, 1, page);
  766. }
  767. static int meson_nfc_read_oob(struct nand_chip *nand, int page)
  768. {
  769. return meson_nfc_read_page_hwecc(nand, NULL, 1, page);
  770. }
  771. static bool meson_nfc_is_buffer_dma_safe(const void *buffer)
  772. {
  773. if ((uintptr_t)buffer % DMA_ADDR_ALIGN)
  774. return false;
  775. if (virt_addr_valid(buffer) && (!object_is_on_stack(buffer)))
  776. return true;
  777. return false;
  778. }
  779. static void *
  780. meson_nand_op_get_dma_safe_input_buf(const struct nand_op_instr *instr)
  781. {
  782. if (WARN_ON(instr->type != NAND_OP_DATA_IN_INSTR))
  783. return NULL;
  784. if (meson_nfc_is_buffer_dma_safe(instr->ctx.data.buf.in))
  785. return instr->ctx.data.buf.in;
  786. return kzalloc(instr->ctx.data.len, GFP_KERNEL);
  787. }
  788. static void
  789. meson_nand_op_put_dma_safe_input_buf(const struct nand_op_instr *instr,
  790. void *buf)
  791. {
  792. if (WARN_ON(instr->type != NAND_OP_DATA_IN_INSTR) ||
  793. WARN_ON(!buf))
  794. return;
  795. if (buf == instr->ctx.data.buf.in)
  796. return;
  797. memcpy(instr->ctx.data.buf.in, buf, instr->ctx.data.len);
  798. kfree(buf);
  799. }
  800. static void *
  801. meson_nand_op_get_dma_safe_output_buf(const struct nand_op_instr *instr)
  802. {
  803. if (WARN_ON(instr->type != NAND_OP_DATA_OUT_INSTR))
  804. return NULL;
  805. if (meson_nfc_is_buffer_dma_safe(instr->ctx.data.buf.out))
  806. return (void *)instr->ctx.data.buf.out;
  807. return kmemdup(instr->ctx.data.buf.out,
  808. instr->ctx.data.len, GFP_KERNEL);
  809. }
  810. static void
  811. meson_nand_op_put_dma_safe_output_buf(const struct nand_op_instr *instr,
  812. const void *buf)
  813. {
  814. if (WARN_ON(instr->type != NAND_OP_DATA_OUT_INSTR) ||
  815. WARN_ON(!buf))
  816. return;
  817. if (buf != instr->ctx.data.buf.out)
  818. kfree(buf);
  819. }
  820. static int meson_nfc_check_op(struct nand_chip *chip,
  821. const struct nand_operation *op)
  822. {
  823. int op_id;
  824. for (op_id = 0; op_id < op->ninstrs; op_id++) {
  825. const struct nand_op_instr *instr;
  826. instr = &op->instrs[op_id];
  827. switch (instr->type) {
  828. case NAND_OP_DATA_IN_INSTR:
  829. case NAND_OP_DATA_OUT_INSTR:
  830. if (instr->ctx.data.len > NFC_CMD_RAW_LEN)
  831. return -ENOTSUPP;
  832. break;
  833. default:
  834. break;
  835. }
  836. }
  837. return 0;
  838. }
  839. static int meson_nfc_exec_op(struct nand_chip *nand,
  840. const struct nand_operation *op, bool check_only)
  841. {
  842. struct meson_nfc_nand_chip *meson_chip = to_meson_nand(nand);
  843. struct meson_nfc *nfc = nand_get_controller_data(nand);
  844. const struct nand_op_instr *instr = NULL;
  845. void *buf;
  846. u32 op_id, delay_idle, cmd;
  847. int err;
  848. int i;
  849. err = meson_nfc_check_op(nand, op);
  850. if (err)
  851. return err;
  852. if (check_only)
  853. return 0;
  854. meson_nfc_select_chip(nand, op->cs);
  855. for (op_id = 0; op_id < op->ninstrs; op_id++) {
  856. instr = &op->instrs[op_id];
  857. delay_idle = DIV_ROUND_UP(PSEC_TO_NSEC(instr->delay_ns),
  858. meson_chip->level1_divider *
  859. NFC_CLK_CYCLE);
  860. switch (instr->type) {
  861. case NAND_OP_CMD_INSTR:
  862. cmd = nfc->param.chip_select | NFC_CMD_CLE;
  863. cmd |= instr->ctx.cmd.opcode & 0xff;
  864. writel(cmd, nfc->reg_base + NFC_REG_CMD);
  865. meson_nfc_cmd_idle(nfc, delay_idle);
  866. break;
  867. case NAND_OP_ADDR_INSTR:
  868. for (i = 0; i < instr->ctx.addr.naddrs; i++) {
  869. cmd = nfc->param.chip_select | NFC_CMD_ALE;
  870. cmd |= instr->ctx.addr.addrs[i] & 0xff;
  871. writel(cmd, nfc->reg_base + NFC_REG_CMD);
  872. }
  873. meson_nfc_cmd_idle(nfc, delay_idle);
  874. break;
  875. case NAND_OP_DATA_IN_INSTR:
  876. buf = meson_nand_op_get_dma_safe_input_buf(instr);
  877. if (!buf)
  878. return -ENOMEM;
  879. meson_nfc_read_buf(nand, buf, instr->ctx.data.len);
  880. meson_nand_op_put_dma_safe_input_buf(instr, buf);
  881. break;
  882. case NAND_OP_DATA_OUT_INSTR:
  883. buf = meson_nand_op_get_dma_safe_output_buf(instr);
  884. if (!buf)
  885. return -ENOMEM;
  886. meson_nfc_write_buf(nand, buf, instr->ctx.data.len);
  887. meson_nand_op_put_dma_safe_output_buf(instr, buf);
  888. break;
  889. case NAND_OP_WAITRDY_INSTR:
  890. meson_nfc_queue_rb(nand, instr->ctx.waitrdy.timeout_ms,
  891. true);
  892. if (instr->delay_ns)
  893. meson_nfc_cmd_idle(nfc, delay_idle);
  894. break;
  895. }
  896. }
  897. meson_nfc_wait_cmd_finish(nfc, 1000);
  898. return 0;
  899. }
  900. static int meson_ooblayout_ecc(struct mtd_info *mtd, int section,
  901. struct mtd_oob_region *oobregion)
  902. {
  903. struct nand_chip *nand = mtd_to_nand(mtd);
  904. if (section >= nand->ecc.steps)
  905. return -ERANGE;
  906. oobregion->offset = 2 + (section * (2 + nand->ecc.bytes));
  907. oobregion->length = nand->ecc.bytes;
  908. return 0;
  909. }
  910. static int meson_ooblayout_free(struct mtd_info *mtd, int section,
  911. struct mtd_oob_region *oobregion)
  912. {
  913. struct nand_chip *nand = mtd_to_nand(mtd);
  914. if (section >= nand->ecc.steps)
  915. return -ERANGE;
  916. oobregion->offset = section * (2 + nand->ecc.bytes);
  917. oobregion->length = 2;
  918. return 0;
  919. }
  920. static const struct mtd_ooblayout_ops meson_ooblayout_ops = {
  921. .ecc = meson_ooblayout_ecc,
  922. .free = meson_ooblayout_free,
  923. };
  924. static int meson_nfc_clk_init(struct meson_nfc *nfc)
  925. {
  926. struct clk_parent_data nfc_divider_parent_data[1] = {0};
  927. struct clk_init_data init = {0};
  928. int ret;
  929. /* request core clock */
  930. nfc->core_clk = devm_clk_get(nfc->dev, "core");
  931. if (IS_ERR(nfc->core_clk)) {
  932. dev_err(nfc->dev, "failed to get core clock\n");
  933. return PTR_ERR(nfc->core_clk);
  934. }
  935. nfc->device_clk = devm_clk_get(nfc->dev, "device");
  936. if (IS_ERR(nfc->device_clk)) {
  937. dev_err(nfc->dev, "failed to get device clock\n");
  938. return PTR_ERR(nfc->device_clk);
  939. }
  940. init.name = devm_kasprintf(nfc->dev,
  941. GFP_KERNEL, "%s#div",
  942. dev_name(nfc->dev));
  943. if (!init.name)
  944. return -ENOMEM;
  945. init.ops = &clk_divider_ops;
  946. nfc_divider_parent_data[0].fw_name = "device";
  947. init.parent_data = nfc_divider_parent_data;
  948. init.num_parents = 1;
  949. nfc->nand_divider.reg = nfc->reg_clk;
  950. nfc->nand_divider.shift = CLK_DIV_SHIFT;
  951. nfc->nand_divider.width = CLK_DIV_WIDTH;
  952. nfc->nand_divider.hw.init = &init;
  953. nfc->nand_divider.flags = CLK_DIVIDER_ONE_BASED |
  954. CLK_DIVIDER_ROUND_CLOSEST |
  955. CLK_DIVIDER_ALLOW_ZERO;
  956. nfc->nand_clk = devm_clk_register(nfc->dev, &nfc->nand_divider.hw);
  957. if (IS_ERR(nfc->nand_clk))
  958. return PTR_ERR(nfc->nand_clk);
  959. /* init SD_EMMC_CLOCK to sane defaults w/min clock rate */
  960. writel(CLK_ALWAYS_ON_NAND | CLK_SELECT_NAND | CLK_SELECT_FIX_PLL2,
  961. nfc->reg_clk);
  962. ret = clk_prepare_enable(nfc->core_clk);
  963. if (ret) {
  964. dev_err(nfc->dev, "failed to enable core clock\n");
  965. return ret;
  966. }
  967. ret = clk_prepare_enable(nfc->device_clk);
  968. if (ret) {
  969. dev_err(nfc->dev, "failed to enable device clock\n");
  970. goto err_device_clk;
  971. }
  972. ret = clk_prepare_enable(nfc->nand_clk);
  973. if (ret) {
  974. dev_err(nfc->dev, "pre enable NFC divider fail\n");
  975. goto err_nand_clk;
  976. }
  977. ret = clk_set_rate(nfc->nand_clk, 24000000);
  978. if (ret)
  979. goto err_disable_clk;
  980. return 0;
  981. err_disable_clk:
  982. clk_disable_unprepare(nfc->nand_clk);
  983. err_nand_clk:
  984. clk_disable_unprepare(nfc->device_clk);
  985. err_device_clk:
  986. clk_disable_unprepare(nfc->core_clk);
  987. return ret;
  988. }
  989. static void meson_nfc_disable_clk(struct meson_nfc *nfc)
  990. {
  991. clk_disable_unprepare(nfc->nand_clk);
  992. clk_disable_unprepare(nfc->device_clk);
  993. clk_disable_unprepare(nfc->core_clk);
  994. }
  995. static void meson_nfc_free_buffer(struct nand_chip *nand)
  996. {
  997. struct meson_nfc_nand_chip *meson_chip = to_meson_nand(nand);
  998. kfree(meson_chip->info_buf);
  999. kfree(meson_chip->data_buf);
  1000. }
  1001. static int meson_chip_buffer_init(struct nand_chip *nand)
  1002. {
  1003. struct mtd_info *mtd = nand_to_mtd(nand);
  1004. struct meson_nfc_nand_chip *meson_chip = to_meson_nand(nand);
  1005. u32 page_bytes, info_bytes, nsectors;
  1006. nsectors = mtd->writesize / nand->ecc.size;
  1007. page_bytes = mtd->writesize + mtd->oobsize;
  1008. info_bytes = nsectors * PER_INFO_BYTE;
  1009. meson_chip->data_buf = kmalloc(page_bytes, GFP_KERNEL);
  1010. if (!meson_chip->data_buf)
  1011. return -ENOMEM;
  1012. meson_chip->info_buf = kmalloc(info_bytes, GFP_KERNEL);
  1013. if (!meson_chip->info_buf) {
  1014. kfree(meson_chip->data_buf);
  1015. return -ENOMEM;
  1016. }
  1017. return 0;
  1018. }
  1019. static
  1020. int meson_nfc_setup_interface(struct nand_chip *nand, int csline,
  1021. const struct nand_interface_config *conf)
  1022. {
  1023. struct meson_nfc_nand_chip *meson_chip = to_meson_nand(nand);
  1024. const struct nand_sdr_timings *timings;
  1025. u32 div, bt_min, bt_max, tbers_clocks;
  1026. timings = nand_get_sdr_timings(conf);
  1027. if (IS_ERR(timings))
  1028. return -ENOTSUPP;
  1029. if (csline == NAND_DATA_IFACE_CHECK_ONLY)
  1030. return 0;
  1031. div = DIV_ROUND_UP((timings->tRC_min / 1000), NFC_CLK_CYCLE);
  1032. bt_min = (timings->tREA_max + NFC_DEFAULT_DELAY) / div;
  1033. bt_max = (NFC_DEFAULT_DELAY + timings->tRHOH_min +
  1034. timings->tRC_min / 2) / div;
  1035. meson_chip->twb = DIV_ROUND_UP(PSEC_TO_NSEC(timings->tWB_max),
  1036. div * NFC_CLK_CYCLE);
  1037. meson_chip->tadl = DIV_ROUND_UP(PSEC_TO_NSEC(timings->tADL_min),
  1038. div * NFC_CLK_CYCLE);
  1039. tbers_clocks = DIV_ROUND_UP_ULL(PSEC_TO_NSEC(timings->tBERS_max),
  1040. div * NFC_CLK_CYCLE);
  1041. meson_chip->tbers_max = ilog2(tbers_clocks);
  1042. if (!is_power_of_2(tbers_clocks))
  1043. meson_chip->tbers_max++;
  1044. bt_min = DIV_ROUND_UP(bt_min, 1000);
  1045. bt_max = DIV_ROUND_UP(bt_max, 1000);
  1046. if (bt_max < bt_min)
  1047. return -EINVAL;
  1048. meson_chip->level1_divider = div;
  1049. meson_chip->clk_rate = 1000000000 / meson_chip->level1_divider;
  1050. meson_chip->bus_timing = (bt_min + bt_max) / 2 + 1;
  1051. return 0;
  1052. }
  1053. static int meson_nand_bch_mode(struct nand_chip *nand)
  1054. {
  1055. struct meson_nfc_nand_chip *meson_chip = to_meson_nand(nand);
  1056. int i;
  1057. if (nand->ecc.strength > 60 || nand->ecc.strength < 8)
  1058. return -EINVAL;
  1059. for (i = 0; i < ARRAY_SIZE(meson_ecc); i++) {
  1060. if (meson_ecc[i].strength == nand->ecc.strength &&
  1061. meson_ecc[i].size == nand->ecc.size) {
  1062. meson_chip->bch_mode = meson_ecc[i].bch;
  1063. return 0;
  1064. }
  1065. }
  1066. return -EINVAL;
  1067. }
  1068. static void meson_nand_detach_chip(struct nand_chip *nand)
  1069. {
  1070. meson_nfc_free_buffer(nand);
  1071. }
  1072. static int meson_nand_attach_chip(struct nand_chip *nand)
  1073. {
  1074. struct meson_nfc *nfc = nand_get_controller_data(nand);
  1075. struct meson_nfc_nand_chip *meson_chip = to_meson_nand(nand);
  1076. struct mtd_info *mtd = nand_to_mtd(nand);
  1077. int raw_writesize;
  1078. int ret;
  1079. if (!mtd->name) {
  1080. mtd->name = devm_kasprintf(nfc->dev, GFP_KERNEL,
  1081. "%s:nand%d",
  1082. dev_name(nfc->dev),
  1083. meson_chip->sels[0]);
  1084. if (!mtd->name)
  1085. return -ENOMEM;
  1086. }
  1087. raw_writesize = mtd->writesize + mtd->oobsize;
  1088. if (raw_writesize > NFC_CMD_RAW_LEN) {
  1089. dev_err(nfc->dev, "too big write size in raw mode: %d > %ld\n",
  1090. raw_writesize, NFC_CMD_RAW_LEN);
  1091. return -EINVAL;
  1092. }
  1093. if (nand->bbt_options & NAND_BBT_USE_FLASH)
  1094. nand->bbt_options |= NAND_BBT_NO_OOB;
  1095. nand->options |= NAND_NO_SUBPAGE_WRITE;
  1096. ret = nand_ecc_choose_conf(nand, nfc->data->ecc_caps,
  1097. mtd->oobsize - 2);
  1098. if (ret) {
  1099. dev_err(nfc->dev, "failed to ECC init\n");
  1100. return -EINVAL;
  1101. }
  1102. mtd_set_ooblayout(mtd, &meson_ooblayout_ops);
  1103. ret = meson_nand_bch_mode(nand);
  1104. if (ret)
  1105. return -EINVAL;
  1106. nand->ecc.engine_type = NAND_ECC_ENGINE_TYPE_ON_HOST;
  1107. nand->ecc.write_page_raw = meson_nfc_write_page_raw;
  1108. nand->ecc.write_page = meson_nfc_write_page_hwecc;
  1109. nand->ecc.write_oob_raw = nand_write_oob_std;
  1110. nand->ecc.write_oob = nand_write_oob_std;
  1111. nand->ecc.read_page_raw = meson_nfc_read_page_raw;
  1112. nand->ecc.read_page = meson_nfc_read_page_hwecc;
  1113. nand->ecc.read_oob_raw = meson_nfc_read_oob_raw;
  1114. nand->ecc.read_oob = meson_nfc_read_oob;
  1115. if (nand->options & NAND_BUSWIDTH_16) {
  1116. dev_err(nfc->dev, "16bits bus width not supported");
  1117. return -EINVAL;
  1118. }
  1119. ret = meson_chip_buffer_init(nand);
  1120. if (ret)
  1121. return -ENOMEM;
  1122. return ret;
  1123. }
  1124. static const struct nand_controller_ops meson_nand_controller_ops = {
  1125. .attach_chip = meson_nand_attach_chip,
  1126. .detach_chip = meson_nand_detach_chip,
  1127. .setup_interface = meson_nfc_setup_interface,
  1128. .exec_op = meson_nfc_exec_op,
  1129. };
  1130. static int
  1131. meson_nfc_nand_chip_init(struct device *dev,
  1132. struct meson_nfc *nfc, struct device_node *np)
  1133. {
  1134. struct meson_nfc_nand_chip *meson_chip;
  1135. struct nand_chip *nand;
  1136. struct mtd_info *mtd;
  1137. int ret, i;
  1138. u32 tmp, nsels;
  1139. u32 nand_rb_val = 0;
  1140. nsels = of_property_count_elems_of_size(np, "reg", sizeof(u32));
  1141. if (!nsels || nsels > MAX_CE_NUM) {
  1142. dev_err(dev, "invalid register property size\n");
  1143. return -EINVAL;
  1144. }
  1145. meson_chip = devm_kzalloc(dev, struct_size(meson_chip, sels, nsels),
  1146. GFP_KERNEL);
  1147. if (!meson_chip)
  1148. return -ENOMEM;
  1149. meson_chip->nsels = nsels;
  1150. for (i = 0; i < nsels; i++) {
  1151. ret = of_property_read_u32_index(np, "reg", i, &tmp);
  1152. if (ret) {
  1153. dev_err(dev, "could not retrieve register property: %d\n",
  1154. ret);
  1155. return ret;
  1156. }
  1157. if (test_and_set_bit(tmp, &nfc->assigned_cs)) {
  1158. dev_err(dev, "CS %d already assigned\n", tmp);
  1159. return -EINVAL;
  1160. }
  1161. }
  1162. nand = &meson_chip->nand;
  1163. nand->controller = &nfc->controller;
  1164. nand->controller->ops = &meson_nand_controller_ops;
  1165. nand_set_flash_node(nand, np);
  1166. nand_set_controller_data(nand, nfc);
  1167. nand->options |= NAND_USES_DMA;
  1168. mtd = nand_to_mtd(nand);
  1169. mtd->owner = THIS_MODULE;
  1170. mtd->dev.parent = dev;
  1171. ret = of_property_read_u32(np, "nand-rb", &nand_rb_val);
  1172. if (ret == -EINVAL)
  1173. nfc->no_rb_pin = true;
  1174. else if (ret)
  1175. return ret;
  1176. if (nand_rb_val)
  1177. return -EINVAL;
  1178. ret = nand_scan(nand, nsels);
  1179. if (ret)
  1180. return ret;
  1181. if (nand->options & NAND_IS_BOOT_MEDIUM) {
  1182. ret = of_property_read_u32(np, "amlogic,boot-pages",
  1183. &meson_chip->boot_pages);
  1184. if (ret) {
  1185. dev_err(dev, "could not retrieve 'amlogic,boot-pages' property: %d",
  1186. ret);
  1187. nand_cleanup(nand);
  1188. return ret;
  1189. }
  1190. ret = of_property_read_u32(np, "amlogic,boot-page-step",
  1191. &meson_chip->boot_page_step);
  1192. if (ret) {
  1193. dev_err(dev, "could not retrieve 'amlogic,boot-page-step' property: %d",
  1194. ret);
  1195. nand_cleanup(nand);
  1196. return ret;
  1197. }
  1198. }
  1199. ret = mtd_device_register(mtd, NULL, 0);
  1200. if (ret) {
  1201. dev_err(dev, "failed to register MTD device: %d\n", ret);
  1202. nand_cleanup(nand);
  1203. return ret;
  1204. }
  1205. list_add_tail(&meson_chip->node, &nfc->chips);
  1206. return 0;
  1207. }
  1208. static void meson_nfc_nand_chips_cleanup(struct meson_nfc *nfc)
  1209. {
  1210. struct meson_nfc_nand_chip *meson_chip;
  1211. struct mtd_info *mtd;
  1212. while (!list_empty(&nfc->chips)) {
  1213. meson_chip = list_first_entry(&nfc->chips,
  1214. struct meson_nfc_nand_chip, node);
  1215. mtd = nand_to_mtd(&meson_chip->nand);
  1216. WARN_ON(mtd_device_unregister(mtd));
  1217. nand_cleanup(&meson_chip->nand);
  1218. list_del(&meson_chip->node);
  1219. }
  1220. }
  1221. static int meson_nfc_nand_chips_init(struct device *dev,
  1222. struct meson_nfc *nfc)
  1223. {
  1224. struct device_node *np = dev->of_node;
  1225. int ret;
  1226. for_each_child_of_node_scoped(np, nand_np) {
  1227. ret = meson_nfc_nand_chip_init(dev, nfc, nand_np);
  1228. if (ret) {
  1229. meson_nfc_nand_chips_cleanup(nfc);
  1230. return ret;
  1231. }
  1232. }
  1233. return 0;
  1234. }
  1235. static irqreturn_t meson_nfc_irq(int irq, void *id)
  1236. {
  1237. struct meson_nfc *nfc = id;
  1238. u32 cfg;
  1239. cfg = readl(nfc->reg_base + NFC_REG_CFG);
  1240. if (!(cfg & NFC_RB_IRQ_EN))
  1241. return IRQ_NONE;
  1242. cfg &= ~(NFC_RB_IRQ_EN);
  1243. writel(cfg, nfc->reg_base + NFC_REG_CFG);
  1244. complete(&nfc->completion);
  1245. return IRQ_HANDLED;
  1246. }
  1247. static const struct meson_nfc_data meson_gxl_data = {
  1248. .ecc_caps = &meson_gxl_ecc_caps,
  1249. };
  1250. static const struct meson_nfc_data meson_axg_data = {
  1251. .ecc_caps = &meson_axg_ecc_caps,
  1252. };
  1253. static const struct of_device_id meson_nfc_id_table[] = {
  1254. {
  1255. .compatible = "amlogic,meson-gxl-nfc",
  1256. .data = &meson_gxl_data,
  1257. }, {
  1258. .compatible = "amlogic,meson-axg-nfc",
  1259. .data = &meson_axg_data,
  1260. },
  1261. {}
  1262. };
  1263. MODULE_DEVICE_TABLE(of, meson_nfc_id_table);
  1264. static int meson_nfc_probe(struct platform_device *pdev)
  1265. {
  1266. struct device *dev = &pdev->dev;
  1267. struct meson_nfc *nfc;
  1268. int ret, irq;
  1269. nfc = devm_kzalloc(dev, sizeof(*nfc), GFP_KERNEL);
  1270. if (!nfc)
  1271. return -ENOMEM;
  1272. nfc->data = of_device_get_match_data(&pdev->dev);
  1273. if (!nfc->data)
  1274. return -ENODEV;
  1275. nand_controller_init(&nfc->controller);
  1276. INIT_LIST_HEAD(&nfc->chips);
  1277. init_completion(&nfc->completion);
  1278. nfc->dev = dev;
  1279. nfc->reg_base = devm_platform_ioremap_resource_byname(pdev, "nfc");
  1280. if (IS_ERR(nfc->reg_base))
  1281. return PTR_ERR(nfc->reg_base);
  1282. nfc->reg_clk = devm_platform_ioremap_resource_byname(pdev, "emmc");
  1283. if (IS_ERR(nfc->reg_clk))
  1284. return PTR_ERR(nfc->reg_clk);
  1285. irq = platform_get_irq(pdev, 0);
  1286. if (irq < 0)
  1287. return -EINVAL;
  1288. ret = meson_nfc_clk_init(nfc);
  1289. if (ret) {
  1290. dev_err(dev, "failed to initialize NAND clock\n");
  1291. return ret;
  1292. }
  1293. writel(0, nfc->reg_base + NFC_REG_CFG);
  1294. ret = devm_request_irq(dev, irq, meson_nfc_irq, 0, dev_name(dev), nfc);
  1295. if (ret) {
  1296. dev_err(dev, "failed to request NFC IRQ\n");
  1297. ret = -EINVAL;
  1298. goto err_clk;
  1299. }
  1300. ret = dma_set_mask(dev, DMA_BIT_MASK(32));
  1301. if (ret) {
  1302. dev_err(dev, "failed to set DMA mask\n");
  1303. goto err_clk;
  1304. }
  1305. platform_set_drvdata(pdev, nfc);
  1306. ret = meson_nfc_nand_chips_init(dev, nfc);
  1307. if (ret) {
  1308. dev_err(dev, "failed to init NAND chips\n");
  1309. goto err_clk;
  1310. }
  1311. return 0;
  1312. err_clk:
  1313. meson_nfc_disable_clk(nfc);
  1314. return ret;
  1315. }
  1316. static void meson_nfc_remove(struct platform_device *pdev)
  1317. {
  1318. struct meson_nfc *nfc = platform_get_drvdata(pdev);
  1319. meson_nfc_nand_chips_cleanup(nfc);
  1320. meson_nfc_disable_clk(nfc);
  1321. }
  1322. static struct platform_driver meson_nfc_driver = {
  1323. .probe = meson_nfc_probe,
  1324. .remove_new = meson_nfc_remove,
  1325. .driver = {
  1326. .name = "meson-nand",
  1327. .of_match_table = meson_nfc_id_table,
  1328. },
  1329. };
  1330. module_platform_driver(meson_nfc_driver);
  1331. MODULE_LICENSE("Dual MIT/GPL");
  1332. MODULE_AUTHOR("Liang Yang <liang.yang@amlogic.com>");
  1333. MODULE_DESCRIPTION("Amlogic's Meson NAND Flash Controller driver");