gsi_reg-v5.0.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319
  1. // SPDX-License-Identifier: GPL-2.0
  2. /* Copyright (C) 2023-2024 Linaro Ltd. */
  3. #include <linux/array_size.h>
  4. #include <linux/bits.h>
  5. #include <linux/types.h>
  6. #include "../gsi_reg.h"
  7. #include "../ipa_version.h"
  8. #include "../reg.h"
  9. REG(INTER_EE_SRC_CH_IRQ_MSK, inter_ee_src_ch_irq_msk,
  10. 0x0000c01c + 0x1000 * GSI_EE_AP);
  11. REG(INTER_EE_SRC_EV_CH_IRQ_MSK, inter_ee_src_ev_ch_irq_msk,
  12. 0x0000c028 + 0x1000 * GSI_EE_AP);
  13. static const u32 reg_ch_c_cntxt_0_fmask[] = {
  14. [CHTYPE_PROTOCOL] = GENMASK(6, 0),
  15. [CHTYPE_DIR] = BIT(7),
  16. [CH_EE] = GENMASK(11, 8),
  17. [CHID] = GENMASK(19, 12),
  18. [CHSTATE] = GENMASK(23, 20),
  19. [ELEMENT_SIZE] = GENMASK(31, 24),
  20. };
  21. REG_STRIDE_FIELDS(CH_C_CNTXT_0, ch_c_cntxt_0,
  22. 0x00014000 + 0x12000 * GSI_EE_AP, 0x80);
  23. static const u32 reg_ch_c_cntxt_1_fmask[] = {
  24. [CH_R_LENGTH] = GENMASK(23, 0),
  25. [ERINDEX] = GENMASK(31, 24),
  26. };
  27. REG_STRIDE_FIELDS(CH_C_CNTXT_1, ch_c_cntxt_1,
  28. 0x00014004 + 0x12000 * GSI_EE_AP, 0x80);
  29. REG_STRIDE(CH_C_CNTXT_2, ch_c_cntxt_2, 0x00014008 + 0x12000 * GSI_EE_AP, 0x80);
  30. REG_STRIDE(CH_C_CNTXT_3, ch_c_cntxt_3, 0x0001400c + 0x12000 * GSI_EE_AP, 0x80);
  31. static const u32 reg_ch_c_qos_fmask[] = {
  32. [WRR_WEIGHT] = GENMASK(3, 0),
  33. /* Bits 4-7 reserved */
  34. [MAX_PREFETCH] = BIT(8),
  35. [USE_DB_ENG] = BIT(9),
  36. [PREFETCH_MODE] = GENMASK(13, 10),
  37. /* Bits 14-15 reserved */
  38. [EMPTY_LVL_THRSHOLD] = GENMASK(23, 16),
  39. [DB_IN_BYTES] = BIT(24),
  40. [LOW_LATENCY_EN] = BIT(25),
  41. /* Bits 26-31 reserved */
  42. };
  43. REG_STRIDE_FIELDS(CH_C_QOS, ch_c_qos, 0x00014048 + 0x12000 * GSI_EE_AP, 0x80);
  44. REG_STRIDE(CH_C_SCRATCH_0, ch_c_scratch_0,
  45. 0x0001404c + 0x12000 * GSI_EE_AP, 0x80);
  46. REG_STRIDE(CH_C_SCRATCH_1, ch_c_scratch_1,
  47. 0x00014050 + 0x12000 * GSI_EE_AP, 0x80);
  48. REG_STRIDE(CH_C_SCRATCH_2, ch_c_scratch_2,
  49. 0x00014054 + 0x12000 * GSI_EE_AP, 0x80);
  50. REG_STRIDE(CH_C_SCRATCH_3, ch_c_scratch_3,
  51. 0x00014058 + 0x12000 * GSI_EE_AP, 0x80);
  52. static const u32 reg_ev_ch_e_cntxt_0_fmask[] = {
  53. [EV_CHTYPE] = GENMASK(6, 0),
  54. [EV_INTYPE] = BIT(7),
  55. [EV_EVCHID] = GENMASK(15, 8),
  56. [EV_EE] = GENMASK(19, 16),
  57. [EV_CHSTATE] = GENMASK(23, 20),
  58. [EV_ELEMENT_SIZE] = GENMASK(31, 24),
  59. };
  60. REG_STRIDE_FIELDS(EV_CH_E_CNTXT_0, ev_ch_e_cntxt_0,
  61. 0x0001c000 + 0x12000 * GSI_EE_AP, 0x80);
  62. static const u32 reg_ev_ch_e_cntxt_1_fmask[] = {
  63. [R_LENGTH] = GENMASK(23, 0),
  64. };
  65. REG_STRIDE_FIELDS(EV_CH_E_CNTXT_1, ev_ch_e_cntxt_1,
  66. 0x0001c004 + 0x12000 * GSI_EE_AP, 0x80);
  67. REG_STRIDE(EV_CH_E_CNTXT_2, ev_ch_e_cntxt_2,
  68. 0x0001c008 + 0x12000 * GSI_EE_AP, 0x80);
  69. REG_STRIDE(EV_CH_E_CNTXT_3, ev_ch_e_cntxt_3,
  70. 0x0001c00c + 0x12000 * GSI_EE_AP, 0x80);
  71. REG_STRIDE(EV_CH_E_CNTXT_4, ev_ch_e_cntxt_4,
  72. 0x0001c010 + 0x12000 * GSI_EE_AP, 0x80);
  73. static const u32 reg_ev_ch_e_cntxt_8_fmask[] = {
  74. [EV_MODT] = GENMASK(15, 0),
  75. [EV_MODC] = GENMASK(23, 16),
  76. [EV_MOD_CNT] = GENMASK(31, 24),
  77. };
  78. REG_STRIDE_FIELDS(EV_CH_E_CNTXT_8, ev_ch_e_cntxt_8,
  79. 0x0001c020 + 0x12000 * GSI_EE_AP, 0x80);
  80. REG_STRIDE(EV_CH_E_CNTXT_9, ev_ch_e_cntxt_9,
  81. 0x0001c024 + 0x12000 * GSI_EE_AP, 0x80);
  82. REG_STRIDE(EV_CH_E_CNTXT_10, ev_ch_e_cntxt_10,
  83. 0x0001c028 + 0x12000 * GSI_EE_AP, 0x80);
  84. REG_STRIDE(EV_CH_E_CNTXT_11, ev_ch_e_cntxt_11,
  85. 0x0001c02c + 0x12000 * GSI_EE_AP, 0x80);
  86. REG_STRIDE(EV_CH_E_CNTXT_12, ev_ch_e_cntxt_12,
  87. 0x0001c030 + 0x12000 * GSI_EE_AP, 0x80);
  88. REG_STRIDE(EV_CH_E_CNTXT_13, ev_ch_e_cntxt_13,
  89. 0x0001c034 + 0x12000 * GSI_EE_AP, 0x80);
  90. REG_STRIDE(EV_CH_E_SCRATCH_0, ev_ch_e_scratch_0,
  91. 0x0001c048 + 0x12000 * GSI_EE_AP, 0x80);
  92. REG_STRIDE(EV_CH_E_SCRATCH_1, ev_ch_e_scratch_1,
  93. 0x0001c04c + 0x12000 * GSI_EE_AP, 0x80);
  94. REG_STRIDE(CH_C_DOORBELL_0, ch_c_doorbell_0,
  95. 0x00024000 + 0x12000 * GSI_EE_AP, 0x08);
  96. REG_STRIDE(EV_CH_E_DOORBELL_0, ev_ch_e_doorbell_0,
  97. 0x00024800 + 0x12000 * GSI_EE_AP, 0x08);
  98. static const u32 reg_gsi_status_fmask[] = {
  99. [ENABLED] = BIT(0),
  100. /* Bits 1-31 reserved */
  101. };
  102. REG_FIELDS(GSI_STATUS, gsi_status, 0x00025000 + 0x12000 * GSI_EE_AP);
  103. static const u32 reg_ch_cmd_fmask[] = {
  104. [CH_CHID] = GENMASK(7, 0),
  105. /* Bits 8-23 reserved */
  106. [CH_OPCODE] = GENMASK(31, 24),
  107. };
  108. REG_FIELDS(CH_CMD, ch_cmd, 0x00025008 + 0x12000 * GSI_EE_AP);
  109. static const u32 reg_ev_ch_cmd_fmask[] = {
  110. [EV_CHID] = GENMASK(7, 0),
  111. /* Bits 8-23 reserved */
  112. [EV_OPCODE] = GENMASK(31, 24),
  113. };
  114. REG_FIELDS(EV_CH_CMD, ev_ch_cmd, 0x00025010 + 0x12000 * GSI_EE_AP);
  115. static const u32 reg_generic_cmd_fmask[] = {
  116. [GENERIC_OPCODE] = GENMASK(4, 0),
  117. [GENERIC_CHID] = GENMASK(9, 5),
  118. [GENERIC_EE] = GENMASK(13, 10),
  119. /* Bits 14-31 reserved */
  120. };
  121. REG_FIELDS(GENERIC_CMD, generic_cmd, 0x00025018 + 0x12000 * GSI_EE_AP);
  122. static const u32 reg_hw_param_2_fmask[] = {
  123. [NUM_CH_PER_EE] = GENMASK(7, 0),
  124. [IRAM_SIZE] = GENMASK(12, 8),
  125. [GSI_CH_PEND_TRANSLATE] = BIT(13),
  126. [GSI_CH_FULL_LOGIC] = BIT(14),
  127. [GSI_USE_SDMA] = BIT(15),
  128. [GSI_SDMA_N_INT] = GENMASK(18, 16),
  129. [GSI_SDMA_MAX_BURST] = GENMASK(26, 19),
  130. [GSI_SDMA_N_IOVEC] = GENMASK(29, 27),
  131. [GSI_USE_RD_WR_ENG] = BIT(30),
  132. [GSI_USE_INTER_EE] = BIT(31),
  133. };
  134. REG_FIELDS(HW_PARAM_2, hw_param_2, 0x00025040 + 0x12000 * GSI_EE_AP);
  135. static const u32 reg_hw_param_4_fmask[] = {
  136. [EV_PER_EE] = GENMASK(7, 0),
  137. [IRAM_PROTOCOL_COUNT] = GENMASK(15, 8),
  138. /* Bits 16-31 reserved */
  139. };
  140. REG_FIELDS(HW_PARAM_4, hw_param_4, 0x00025050 + 0x12000 * GSI_EE_AP);
  141. REG(CNTXT_TYPE_IRQ, cntxt_type_irq, 0x00025080 + 0x12000 * GSI_EE_AP);
  142. REG(CNTXT_TYPE_IRQ_MSK, cntxt_type_irq_msk, 0x00025088 + 0x12000 * GSI_EE_AP);
  143. REG(CNTXT_SRC_CH_IRQ, cntxt_src_ch_irq, 0x00025090 + 0x12000 * GSI_EE_AP);
  144. REG(CNTXT_SRC_CH_IRQ_MSK, cntxt_src_ch_irq_msk,
  145. 0x00025094 + 0x12000 * GSI_EE_AP);
  146. REG(CNTXT_SRC_CH_IRQ_CLR, cntxt_src_ch_irq_clr,
  147. 0x00025098 + 0x12000 * GSI_EE_AP);
  148. REG(CNTXT_SRC_EV_CH_IRQ, cntxt_src_ev_ch_irq, 0x0002509c + 0x12000 * GSI_EE_AP);
  149. REG(CNTXT_SRC_EV_CH_IRQ_MSK, cntxt_src_ev_ch_irq_msk,
  150. 0x000250a0 + 0x12000 * GSI_EE_AP);
  151. REG(CNTXT_SRC_EV_CH_IRQ_CLR, cntxt_src_ev_ch_irq_clr,
  152. 0x000250a4 + 0x12000 * GSI_EE_AP);
  153. REG(CNTXT_SRC_IEOB_IRQ, cntxt_src_ieob_irq, 0x000250a8 + 0x12000 * GSI_EE_AP);
  154. REG(CNTXT_SRC_IEOB_IRQ_MSK, cntxt_src_ieob_irq_msk,
  155. 0x000250ac + 0x12000 * GSI_EE_AP);
  156. REG(CNTXT_SRC_IEOB_IRQ_CLR, cntxt_src_ieob_irq_clr,
  157. 0x000250b0 + 0x12000 * GSI_EE_AP);
  158. REG(CNTXT_GLOB_IRQ_STTS, cntxt_glob_irq_stts, 0x00025200 + 0x12000 * GSI_EE_AP);
  159. REG(CNTXT_GLOB_IRQ_EN, cntxt_glob_irq_en, 0x00025204 + 0x12000 * GSI_EE_AP);
  160. REG(CNTXT_GLOB_IRQ_CLR, cntxt_glob_irq_clr, 0x00025208 + 0x12000 * GSI_EE_AP);
  161. REG(CNTXT_GSI_IRQ_STTS, cntxt_gsi_irq_stts, 0x0002520c + 0x12000 * GSI_EE_AP);
  162. REG(CNTXT_GSI_IRQ_EN, cntxt_gsi_irq_en, 0x00025210 + 0x12000 * GSI_EE_AP);
  163. REG(CNTXT_GSI_IRQ_CLR, cntxt_gsi_irq_clr, 0x00025214 + 0x12000 * GSI_EE_AP);
  164. static const u32 reg_cntxt_intset_fmask[] = {
  165. [INTYPE] = BIT(0)
  166. /* Bits 1-31 reserved */
  167. };
  168. REG_FIELDS(CNTXT_INTSET, cntxt_intset, 0x00025220 + 0x12000 * GSI_EE_AP);
  169. static const u32 reg_error_log_fmask[] = {
  170. [ERR_ARG3] = GENMASK(3, 0),
  171. [ERR_ARG2] = GENMASK(7, 4),
  172. [ERR_ARG1] = GENMASK(11, 8),
  173. [ERR_CODE] = GENMASK(15, 12),
  174. /* Bits 16-18 reserved */
  175. [ERR_VIRT_IDX] = GENMASK(23, 19),
  176. [ERR_TYPE] = GENMASK(27, 24),
  177. [ERR_EE] = GENMASK(31, 28),
  178. };
  179. REG_FIELDS(ERROR_LOG, error_log, 0x00025240 + 0x12000 * GSI_EE_AP);
  180. REG(ERROR_LOG_CLR, error_log_clr, 0x00025244 + 0x12000 * GSI_EE_AP);
  181. static const u32 reg_cntxt_scratch_0_fmask[] = {
  182. [INTER_EE_RESULT] = GENMASK(2, 0),
  183. /* Bits 3-4 reserved */
  184. [GENERIC_EE_RESULT] = GENMASK(7, 5),
  185. /* Bits 8-31 reserved */
  186. };
  187. REG_FIELDS(CNTXT_SCRATCH_0, cntxt_scratch_0, 0x00025400 + 0x12000 * GSI_EE_AP);
  188. static const struct reg *reg_array[] = {
  189. [INTER_EE_SRC_CH_IRQ_MSK] = &reg_inter_ee_src_ch_irq_msk,
  190. [INTER_EE_SRC_EV_CH_IRQ_MSK] = &reg_inter_ee_src_ev_ch_irq_msk,
  191. [CH_C_CNTXT_0] = &reg_ch_c_cntxt_0,
  192. [CH_C_CNTXT_1] = &reg_ch_c_cntxt_1,
  193. [CH_C_CNTXT_2] = &reg_ch_c_cntxt_2,
  194. [CH_C_CNTXT_3] = &reg_ch_c_cntxt_3,
  195. [CH_C_QOS] = &reg_ch_c_qos,
  196. [CH_C_SCRATCH_0] = &reg_ch_c_scratch_0,
  197. [CH_C_SCRATCH_1] = &reg_ch_c_scratch_1,
  198. [CH_C_SCRATCH_2] = &reg_ch_c_scratch_2,
  199. [CH_C_SCRATCH_3] = &reg_ch_c_scratch_3,
  200. [EV_CH_E_CNTXT_0] = &reg_ev_ch_e_cntxt_0,
  201. [EV_CH_E_CNTXT_1] = &reg_ev_ch_e_cntxt_1,
  202. [EV_CH_E_CNTXT_2] = &reg_ev_ch_e_cntxt_2,
  203. [EV_CH_E_CNTXT_3] = &reg_ev_ch_e_cntxt_3,
  204. [EV_CH_E_CNTXT_4] = &reg_ev_ch_e_cntxt_4,
  205. [EV_CH_E_CNTXT_8] = &reg_ev_ch_e_cntxt_8,
  206. [EV_CH_E_CNTXT_9] = &reg_ev_ch_e_cntxt_9,
  207. [EV_CH_E_CNTXT_10] = &reg_ev_ch_e_cntxt_10,
  208. [EV_CH_E_CNTXT_11] = &reg_ev_ch_e_cntxt_11,
  209. [EV_CH_E_CNTXT_12] = &reg_ev_ch_e_cntxt_12,
  210. [EV_CH_E_CNTXT_13] = &reg_ev_ch_e_cntxt_13,
  211. [EV_CH_E_SCRATCH_0] = &reg_ev_ch_e_scratch_0,
  212. [EV_CH_E_SCRATCH_1] = &reg_ev_ch_e_scratch_1,
  213. [CH_C_DOORBELL_0] = &reg_ch_c_doorbell_0,
  214. [EV_CH_E_DOORBELL_0] = &reg_ev_ch_e_doorbell_0,
  215. [GSI_STATUS] = &reg_gsi_status,
  216. [CH_CMD] = &reg_ch_cmd,
  217. [EV_CH_CMD] = &reg_ev_ch_cmd,
  218. [GENERIC_CMD] = &reg_generic_cmd,
  219. [HW_PARAM_2] = &reg_hw_param_2,
  220. [HW_PARAM_4] = &reg_hw_param_4,
  221. [CNTXT_TYPE_IRQ] = &reg_cntxt_type_irq,
  222. [CNTXT_TYPE_IRQ_MSK] = &reg_cntxt_type_irq_msk,
  223. [CNTXT_SRC_CH_IRQ] = &reg_cntxt_src_ch_irq,
  224. [CNTXT_SRC_CH_IRQ_MSK] = &reg_cntxt_src_ch_irq_msk,
  225. [CNTXT_SRC_CH_IRQ_CLR] = &reg_cntxt_src_ch_irq_clr,
  226. [CNTXT_SRC_EV_CH_IRQ] = &reg_cntxt_src_ev_ch_irq,
  227. [CNTXT_SRC_EV_CH_IRQ_MSK] = &reg_cntxt_src_ev_ch_irq_msk,
  228. [CNTXT_SRC_EV_CH_IRQ_CLR] = &reg_cntxt_src_ev_ch_irq_clr,
  229. [CNTXT_SRC_IEOB_IRQ] = &reg_cntxt_src_ieob_irq,
  230. [CNTXT_SRC_IEOB_IRQ_MSK] = &reg_cntxt_src_ieob_irq_msk,
  231. [CNTXT_SRC_IEOB_IRQ_CLR] = &reg_cntxt_src_ieob_irq_clr,
  232. [CNTXT_GLOB_IRQ_STTS] = &reg_cntxt_glob_irq_stts,
  233. [CNTXT_GLOB_IRQ_EN] = &reg_cntxt_glob_irq_en,
  234. [CNTXT_GLOB_IRQ_CLR] = &reg_cntxt_glob_irq_clr,
  235. [CNTXT_GSI_IRQ_STTS] = &reg_cntxt_gsi_irq_stts,
  236. [CNTXT_GSI_IRQ_EN] = &reg_cntxt_gsi_irq_en,
  237. [CNTXT_GSI_IRQ_CLR] = &reg_cntxt_gsi_irq_clr,
  238. [CNTXT_INTSET] = &reg_cntxt_intset,
  239. [ERROR_LOG] = &reg_error_log,
  240. [ERROR_LOG_CLR] = &reg_error_log_clr,
  241. [CNTXT_SCRATCH_0] = &reg_cntxt_scratch_0,
  242. };
  243. const struct regs gsi_regs_v5_0 = {
  244. .reg_count = ARRAY_SIZE(reg_array),
  245. .reg = reg_array,
  246. };