bcm-phy-lib.c 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (C) 2015-2017 Broadcom
  4. */
  5. #include "bcm-phy-lib.h"
  6. #include <linux/bitfield.h>
  7. #include <linux/brcmphy.h>
  8. #include <linux/etherdevice.h>
  9. #include <linux/export.h>
  10. #include <linux/mdio.h>
  11. #include <linux/module.h>
  12. #include <linux/phy.h>
  13. #include <linux/ethtool.h>
  14. #include <linux/ethtool_netlink.h>
  15. #include <linux/netdevice.h>
  16. #define MII_BCM_CHANNEL_WIDTH 0x2000
  17. #define BCM_CL45VEN_EEE_ADV 0x3c
  18. int __bcm_phy_write_exp(struct phy_device *phydev, u16 reg, u16 val)
  19. {
  20. int rc;
  21. rc = __phy_write(phydev, MII_BCM54XX_EXP_SEL, reg);
  22. if (rc < 0)
  23. return rc;
  24. return __phy_write(phydev, MII_BCM54XX_EXP_DATA, val);
  25. }
  26. EXPORT_SYMBOL_GPL(__bcm_phy_write_exp);
  27. int bcm_phy_write_exp(struct phy_device *phydev, u16 reg, u16 val)
  28. {
  29. int rc;
  30. phy_lock_mdio_bus(phydev);
  31. rc = __bcm_phy_write_exp(phydev, reg, val);
  32. phy_unlock_mdio_bus(phydev);
  33. return rc;
  34. }
  35. EXPORT_SYMBOL_GPL(bcm_phy_write_exp);
  36. int __bcm_phy_read_exp(struct phy_device *phydev, u16 reg)
  37. {
  38. int val;
  39. val = __phy_write(phydev, MII_BCM54XX_EXP_SEL, reg);
  40. if (val < 0)
  41. return val;
  42. val = __phy_read(phydev, MII_BCM54XX_EXP_DATA);
  43. /* Restore default value. It's O.K. if this write fails. */
  44. __phy_write(phydev, MII_BCM54XX_EXP_SEL, 0);
  45. return val;
  46. }
  47. EXPORT_SYMBOL_GPL(__bcm_phy_read_exp);
  48. int bcm_phy_read_exp(struct phy_device *phydev, u16 reg)
  49. {
  50. int rc;
  51. phy_lock_mdio_bus(phydev);
  52. rc = __bcm_phy_read_exp(phydev, reg);
  53. phy_unlock_mdio_bus(phydev);
  54. return rc;
  55. }
  56. EXPORT_SYMBOL_GPL(bcm_phy_read_exp);
  57. int __bcm_phy_modify_exp(struct phy_device *phydev, u16 reg, u16 mask, u16 set)
  58. {
  59. int new, ret;
  60. ret = __phy_write(phydev, MII_BCM54XX_EXP_SEL, reg);
  61. if (ret < 0)
  62. return ret;
  63. ret = __phy_read(phydev, MII_BCM54XX_EXP_DATA);
  64. if (ret < 0)
  65. return ret;
  66. new = (ret & ~mask) | set;
  67. if (new == ret)
  68. return 0;
  69. return __phy_write(phydev, MII_BCM54XX_EXP_DATA, new);
  70. }
  71. EXPORT_SYMBOL_GPL(__bcm_phy_modify_exp);
  72. int bcm_phy_modify_exp(struct phy_device *phydev, u16 reg, u16 mask, u16 set)
  73. {
  74. int ret;
  75. phy_lock_mdio_bus(phydev);
  76. ret = __bcm_phy_modify_exp(phydev, reg, mask, set);
  77. phy_unlock_mdio_bus(phydev);
  78. return ret;
  79. }
  80. EXPORT_SYMBOL_GPL(bcm_phy_modify_exp);
  81. int bcm54xx_auxctl_read(struct phy_device *phydev, u16 regnum)
  82. {
  83. /* The register must be written to both the Shadow Register Select and
  84. * the Shadow Read Register Selector
  85. */
  86. phy_write(phydev, MII_BCM54XX_AUX_CTL, MII_BCM54XX_AUXCTL_SHDWSEL_MASK |
  87. regnum << MII_BCM54XX_AUXCTL_SHDWSEL_READ_SHIFT);
  88. return phy_read(phydev, MII_BCM54XX_AUX_CTL);
  89. }
  90. EXPORT_SYMBOL_GPL(bcm54xx_auxctl_read);
  91. int bcm54xx_auxctl_write(struct phy_device *phydev, u16 regnum, u16 val)
  92. {
  93. return phy_write(phydev, MII_BCM54XX_AUX_CTL, regnum | val);
  94. }
  95. EXPORT_SYMBOL(bcm54xx_auxctl_write);
  96. int bcm_phy_write_misc(struct phy_device *phydev,
  97. u16 reg, u16 chl, u16 val)
  98. {
  99. int rc;
  100. int tmp;
  101. rc = phy_write(phydev, MII_BCM54XX_AUX_CTL,
  102. MII_BCM54XX_AUXCTL_SHDWSEL_MISC);
  103. if (rc < 0)
  104. return rc;
  105. tmp = phy_read(phydev, MII_BCM54XX_AUX_CTL);
  106. tmp |= MII_BCM54XX_AUXCTL_ACTL_SMDSP_ENA;
  107. rc = phy_write(phydev, MII_BCM54XX_AUX_CTL, tmp);
  108. if (rc < 0)
  109. return rc;
  110. tmp = (chl * MII_BCM_CHANNEL_WIDTH) | reg;
  111. rc = bcm_phy_write_exp(phydev, tmp, val);
  112. return rc;
  113. }
  114. EXPORT_SYMBOL_GPL(bcm_phy_write_misc);
  115. int bcm_phy_read_misc(struct phy_device *phydev,
  116. u16 reg, u16 chl)
  117. {
  118. int rc;
  119. int tmp;
  120. rc = phy_write(phydev, MII_BCM54XX_AUX_CTL,
  121. MII_BCM54XX_AUXCTL_SHDWSEL_MISC);
  122. if (rc < 0)
  123. return rc;
  124. tmp = phy_read(phydev, MII_BCM54XX_AUX_CTL);
  125. tmp |= MII_BCM54XX_AUXCTL_ACTL_SMDSP_ENA;
  126. rc = phy_write(phydev, MII_BCM54XX_AUX_CTL, tmp);
  127. if (rc < 0)
  128. return rc;
  129. tmp = (chl * MII_BCM_CHANNEL_WIDTH) | reg;
  130. rc = bcm_phy_read_exp(phydev, tmp);
  131. return rc;
  132. }
  133. EXPORT_SYMBOL_GPL(bcm_phy_read_misc);
  134. int bcm_phy_ack_intr(struct phy_device *phydev)
  135. {
  136. int reg;
  137. /* Clear pending interrupts. */
  138. reg = phy_read(phydev, MII_BCM54XX_ISR);
  139. if (reg < 0)
  140. return reg;
  141. return 0;
  142. }
  143. EXPORT_SYMBOL_GPL(bcm_phy_ack_intr);
  144. int bcm_phy_config_intr(struct phy_device *phydev)
  145. {
  146. int reg, err;
  147. reg = phy_read(phydev, MII_BCM54XX_ECR);
  148. if (reg < 0)
  149. return reg;
  150. if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
  151. err = bcm_phy_ack_intr(phydev);
  152. if (err)
  153. return err;
  154. reg &= ~MII_BCM54XX_ECR_IM;
  155. err = phy_write(phydev, MII_BCM54XX_ECR, reg);
  156. } else {
  157. reg |= MII_BCM54XX_ECR_IM;
  158. err = phy_write(phydev, MII_BCM54XX_ECR, reg);
  159. if (err)
  160. return err;
  161. err = bcm_phy_ack_intr(phydev);
  162. }
  163. return err;
  164. }
  165. EXPORT_SYMBOL_GPL(bcm_phy_config_intr);
  166. irqreturn_t bcm_phy_handle_interrupt(struct phy_device *phydev)
  167. {
  168. int irq_status, irq_mask;
  169. irq_status = phy_read(phydev, MII_BCM54XX_ISR);
  170. if (irq_status < 0) {
  171. phy_error(phydev);
  172. return IRQ_NONE;
  173. }
  174. /* If a bit from the Interrupt Mask register is set, the corresponding
  175. * bit from the Interrupt Status register is masked. So read the IMR
  176. * and then flip the bits to get the list of possible interrupt
  177. * sources.
  178. */
  179. irq_mask = phy_read(phydev, MII_BCM54XX_IMR);
  180. if (irq_mask < 0) {
  181. phy_error(phydev);
  182. return IRQ_NONE;
  183. }
  184. irq_mask = ~irq_mask;
  185. if (!(irq_status & irq_mask))
  186. return IRQ_NONE;
  187. phy_trigger_machine(phydev);
  188. return IRQ_HANDLED;
  189. }
  190. EXPORT_SYMBOL_GPL(bcm_phy_handle_interrupt);
  191. int bcm_phy_read_shadow(struct phy_device *phydev, u16 shadow)
  192. {
  193. phy_write(phydev, MII_BCM54XX_SHD, MII_BCM54XX_SHD_VAL(shadow));
  194. return MII_BCM54XX_SHD_DATA(phy_read(phydev, MII_BCM54XX_SHD));
  195. }
  196. EXPORT_SYMBOL_GPL(bcm_phy_read_shadow);
  197. int bcm_phy_write_shadow(struct phy_device *phydev, u16 shadow,
  198. u16 val)
  199. {
  200. return phy_write(phydev, MII_BCM54XX_SHD,
  201. MII_BCM54XX_SHD_WRITE |
  202. MII_BCM54XX_SHD_VAL(shadow) |
  203. MII_BCM54XX_SHD_DATA(val));
  204. }
  205. EXPORT_SYMBOL_GPL(bcm_phy_write_shadow);
  206. int __bcm_phy_read_rdb(struct phy_device *phydev, u16 rdb)
  207. {
  208. int val;
  209. val = __phy_write(phydev, MII_BCM54XX_RDB_ADDR, rdb);
  210. if (val < 0)
  211. return val;
  212. return __phy_read(phydev, MII_BCM54XX_RDB_DATA);
  213. }
  214. EXPORT_SYMBOL_GPL(__bcm_phy_read_rdb);
  215. int bcm_phy_read_rdb(struct phy_device *phydev, u16 rdb)
  216. {
  217. int ret;
  218. phy_lock_mdio_bus(phydev);
  219. ret = __bcm_phy_read_rdb(phydev, rdb);
  220. phy_unlock_mdio_bus(phydev);
  221. return ret;
  222. }
  223. EXPORT_SYMBOL_GPL(bcm_phy_read_rdb);
  224. int __bcm_phy_write_rdb(struct phy_device *phydev, u16 rdb, u16 val)
  225. {
  226. int ret;
  227. ret = __phy_write(phydev, MII_BCM54XX_RDB_ADDR, rdb);
  228. if (ret < 0)
  229. return ret;
  230. return __phy_write(phydev, MII_BCM54XX_RDB_DATA, val);
  231. }
  232. EXPORT_SYMBOL_GPL(__bcm_phy_write_rdb);
  233. int bcm_phy_write_rdb(struct phy_device *phydev, u16 rdb, u16 val)
  234. {
  235. int ret;
  236. phy_lock_mdio_bus(phydev);
  237. ret = __bcm_phy_write_rdb(phydev, rdb, val);
  238. phy_unlock_mdio_bus(phydev);
  239. return ret;
  240. }
  241. EXPORT_SYMBOL_GPL(bcm_phy_write_rdb);
  242. int __bcm_phy_modify_rdb(struct phy_device *phydev, u16 rdb, u16 mask, u16 set)
  243. {
  244. int new, ret;
  245. ret = __phy_write(phydev, MII_BCM54XX_RDB_ADDR, rdb);
  246. if (ret < 0)
  247. return ret;
  248. ret = __phy_read(phydev, MII_BCM54XX_RDB_DATA);
  249. if (ret < 0)
  250. return ret;
  251. new = (ret & ~mask) | set;
  252. if (new == ret)
  253. return 0;
  254. return __phy_write(phydev, MII_BCM54XX_RDB_DATA, new);
  255. }
  256. EXPORT_SYMBOL_GPL(__bcm_phy_modify_rdb);
  257. int bcm_phy_modify_rdb(struct phy_device *phydev, u16 rdb, u16 mask, u16 set)
  258. {
  259. int ret;
  260. phy_lock_mdio_bus(phydev);
  261. ret = __bcm_phy_modify_rdb(phydev, rdb, mask, set);
  262. phy_unlock_mdio_bus(phydev);
  263. return ret;
  264. }
  265. EXPORT_SYMBOL_GPL(bcm_phy_modify_rdb);
  266. int bcm_phy_enable_apd(struct phy_device *phydev, bool dll_pwr_down)
  267. {
  268. int val;
  269. if (dll_pwr_down) {
  270. val = bcm_phy_read_shadow(phydev, BCM54XX_SHD_SCR3);
  271. if (val < 0)
  272. return val;
  273. val |= BCM54XX_SHD_SCR3_DLLAPD_DIS;
  274. bcm_phy_write_shadow(phydev, BCM54XX_SHD_SCR3, val);
  275. }
  276. val = bcm_phy_read_shadow(phydev, BCM54XX_SHD_APD);
  277. if (val < 0)
  278. return val;
  279. /* Clear APD bits */
  280. val &= BCM_APD_CLR_MASK;
  281. if (phydev->autoneg == AUTONEG_ENABLE)
  282. val |= BCM54XX_SHD_APD_EN;
  283. else
  284. val |= BCM_NO_ANEG_APD_EN;
  285. /* Enable energy detect single link pulse for easy wakeup */
  286. val |= BCM_APD_SINGLELP_EN;
  287. /* Enable Auto Power-Down (APD) for the PHY */
  288. return bcm_phy_write_shadow(phydev, BCM54XX_SHD_APD, val);
  289. }
  290. EXPORT_SYMBOL_GPL(bcm_phy_enable_apd);
  291. int bcm_phy_set_eee(struct phy_device *phydev, bool enable)
  292. {
  293. int val, mask = 0;
  294. /* Enable EEE at PHY level */
  295. val = phy_read_mmd(phydev, MDIO_MMD_AN, BRCM_CL45VEN_EEE_CONTROL);
  296. if (val < 0)
  297. return val;
  298. if (enable)
  299. val |= LPI_FEATURE_EN | LPI_FEATURE_EN_DIG1000X;
  300. else
  301. val &= ~(LPI_FEATURE_EN | LPI_FEATURE_EN_DIG1000X);
  302. phy_write_mmd(phydev, MDIO_MMD_AN, BRCM_CL45VEN_EEE_CONTROL, (u32)val);
  303. /* Advertise EEE */
  304. val = phy_read_mmd(phydev, MDIO_MMD_AN, BCM_CL45VEN_EEE_ADV);
  305. if (val < 0)
  306. return val;
  307. if (linkmode_test_bit(ETHTOOL_LINK_MODE_1000baseT_Full_BIT,
  308. phydev->supported))
  309. mask |= MDIO_EEE_1000T;
  310. if (linkmode_test_bit(ETHTOOL_LINK_MODE_100baseT_Full_BIT,
  311. phydev->supported))
  312. mask |= MDIO_EEE_100TX;
  313. if (enable)
  314. val |= mask;
  315. else
  316. val &= ~mask;
  317. phy_write_mmd(phydev, MDIO_MMD_AN, BCM_CL45VEN_EEE_ADV, (u32)val);
  318. return 0;
  319. }
  320. EXPORT_SYMBOL_GPL(bcm_phy_set_eee);
  321. int bcm_phy_downshift_get(struct phy_device *phydev, u8 *count)
  322. {
  323. int val;
  324. val = bcm54xx_auxctl_read(phydev, MII_BCM54XX_AUXCTL_SHDWSEL_MISC);
  325. if (val < 0)
  326. return val;
  327. /* Check if wirespeed is enabled or not */
  328. if (!(val & MII_BCM54XX_AUXCTL_SHDWSEL_MISC_WIRESPEED_EN)) {
  329. *count = DOWNSHIFT_DEV_DISABLE;
  330. return 0;
  331. }
  332. val = bcm_phy_read_shadow(phydev, BCM54XX_SHD_SCR2);
  333. if (val < 0)
  334. return val;
  335. /* Downgrade after one link attempt */
  336. if (val & BCM54XX_SHD_SCR2_WSPD_RTRY_DIS) {
  337. *count = 1;
  338. } else {
  339. /* Downgrade after configured retry count */
  340. val >>= BCM54XX_SHD_SCR2_WSPD_RTRY_LMT_SHIFT;
  341. val &= BCM54XX_SHD_SCR2_WSPD_RTRY_LMT_MASK;
  342. *count = val + BCM54XX_SHD_SCR2_WSPD_RTRY_LMT_OFFSET;
  343. }
  344. return 0;
  345. }
  346. EXPORT_SYMBOL_GPL(bcm_phy_downshift_get);
  347. int bcm_phy_downshift_set(struct phy_device *phydev, u8 count)
  348. {
  349. int val = 0, ret = 0;
  350. /* Range check the number given */
  351. if (count - BCM54XX_SHD_SCR2_WSPD_RTRY_LMT_OFFSET >
  352. BCM54XX_SHD_SCR2_WSPD_RTRY_LMT_MASK &&
  353. count != DOWNSHIFT_DEV_DEFAULT_COUNT) {
  354. return -ERANGE;
  355. }
  356. val = bcm54xx_auxctl_read(phydev, MII_BCM54XX_AUXCTL_SHDWSEL_MISC);
  357. if (val < 0)
  358. return val;
  359. /* Se the write enable bit */
  360. val |= MII_BCM54XX_AUXCTL_MISC_WREN;
  361. if (count == DOWNSHIFT_DEV_DISABLE) {
  362. val &= ~MII_BCM54XX_AUXCTL_SHDWSEL_MISC_WIRESPEED_EN;
  363. return bcm54xx_auxctl_write(phydev,
  364. MII_BCM54XX_AUXCTL_SHDWSEL_MISC,
  365. val);
  366. } else {
  367. val |= MII_BCM54XX_AUXCTL_SHDWSEL_MISC_WIRESPEED_EN;
  368. ret = bcm54xx_auxctl_write(phydev,
  369. MII_BCM54XX_AUXCTL_SHDWSEL_MISC,
  370. val);
  371. if (ret < 0)
  372. return ret;
  373. }
  374. val = bcm_phy_read_shadow(phydev, BCM54XX_SHD_SCR2);
  375. val &= ~(BCM54XX_SHD_SCR2_WSPD_RTRY_LMT_MASK <<
  376. BCM54XX_SHD_SCR2_WSPD_RTRY_LMT_SHIFT |
  377. BCM54XX_SHD_SCR2_WSPD_RTRY_DIS);
  378. switch (count) {
  379. case 1:
  380. val |= BCM54XX_SHD_SCR2_WSPD_RTRY_DIS;
  381. break;
  382. case DOWNSHIFT_DEV_DEFAULT_COUNT:
  383. val |= 1 << BCM54XX_SHD_SCR2_WSPD_RTRY_LMT_SHIFT;
  384. break;
  385. default:
  386. val |= (count - BCM54XX_SHD_SCR2_WSPD_RTRY_LMT_OFFSET) <<
  387. BCM54XX_SHD_SCR2_WSPD_RTRY_LMT_SHIFT;
  388. break;
  389. }
  390. return bcm_phy_write_shadow(phydev, BCM54XX_SHD_SCR2, val);
  391. }
  392. EXPORT_SYMBOL_GPL(bcm_phy_downshift_set);
  393. struct bcm_phy_hw_stat {
  394. const char *string;
  395. int devad;
  396. u16 reg;
  397. u8 shift;
  398. u8 bits;
  399. };
  400. /* Counters freeze at either 0xffff or 0xff, better than nothing */
  401. static const struct bcm_phy_hw_stat bcm_phy_hw_stats[] = {
  402. { "phy_receive_errors", -1, MII_BRCM_CORE_BASE12, 0, 16 },
  403. { "phy_serdes_ber_errors", -1, MII_BRCM_CORE_BASE13, 8, 8 },
  404. { "phy_false_carrier_sense_errors", -1, MII_BRCM_CORE_BASE13, 0, 8 },
  405. { "phy_local_rcvr_nok", -1, MII_BRCM_CORE_BASE14, 8, 8 },
  406. { "phy_remote_rcv_nok", -1, MII_BRCM_CORE_BASE14, 0, 8 },
  407. { "phy_lpi_count", MDIO_MMD_AN, BRCM_CL45VEN_EEE_LPI_CNT, 0, 16 },
  408. };
  409. int bcm_phy_get_sset_count(struct phy_device *phydev)
  410. {
  411. return ARRAY_SIZE(bcm_phy_hw_stats);
  412. }
  413. EXPORT_SYMBOL_GPL(bcm_phy_get_sset_count);
  414. void bcm_phy_get_strings(struct phy_device *phydev, u8 *data)
  415. {
  416. unsigned int i;
  417. for (i = 0; i < ARRAY_SIZE(bcm_phy_hw_stats); i++)
  418. strscpy(data + i * ETH_GSTRING_LEN,
  419. bcm_phy_hw_stats[i].string, ETH_GSTRING_LEN);
  420. }
  421. EXPORT_SYMBOL_GPL(bcm_phy_get_strings);
  422. /* Caller is supposed to provide appropriate storage for the library code to
  423. * access the shadow copy
  424. */
  425. static u64 bcm_phy_get_stat(struct phy_device *phydev, u64 *shadow,
  426. unsigned int i)
  427. {
  428. struct bcm_phy_hw_stat stat = bcm_phy_hw_stats[i];
  429. int val;
  430. u64 ret;
  431. if (stat.devad < 0)
  432. val = phy_read(phydev, stat.reg);
  433. else
  434. val = phy_read_mmd(phydev, stat.devad, stat.reg);
  435. if (val < 0) {
  436. ret = U64_MAX;
  437. } else {
  438. val >>= stat.shift;
  439. val = val & ((1 << stat.bits) - 1);
  440. shadow[i] += val;
  441. ret = shadow[i];
  442. }
  443. return ret;
  444. }
  445. void bcm_phy_get_stats(struct phy_device *phydev, u64 *shadow,
  446. struct ethtool_stats *stats, u64 *data)
  447. {
  448. unsigned int i;
  449. for (i = 0; i < ARRAY_SIZE(bcm_phy_hw_stats); i++)
  450. data[i] = bcm_phy_get_stat(phydev, shadow, i);
  451. }
  452. EXPORT_SYMBOL_GPL(bcm_phy_get_stats);
  453. void bcm_phy_r_rc_cal_reset(struct phy_device *phydev)
  454. {
  455. /* Reset R_CAL/RC_CAL Engine */
  456. bcm_phy_write_exp_sel(phydev, 0x00b0, 0x0010);
  457. /* Disable Reset R_AL/RC_CAL Engine */
  458. bcm_phy_write_exp_sel(phydev, 0x00b0, 0x0000);
  459. }
  460. EXPORT_SYMBOL_GPL(bcm_phy_r_rc_cal_reset);
  461. int bcm_phy_28nm_a0b0_afe_config_init(struct phy_device *phydev)
  462. {
  463. /* Increase VCO range to prevent unlocking problem of PLL at low
  464. * temp
  465. */
  466. bcm_phy_write_misc(phydev, PLL_PLLCTRL_1, 0x0048);
  467. /* Change Ki to 011 */
  468. bcm_phy_write_misc(phydev, PLL_PLLCTRL_2, 0x021b);
  469. /* Disable loading of TVCO buffer to bandgap, set bandgap trim
  470. * to 111
  471. */
  472. bcm_phy_write_misc(phydev, PLL_PLLCTRL_4, 0x0e20);
  473. /* Adjust bias current trim by -3 */
  474. bcm_phy_write_misc(phydev, DSP_TAP10, 0x690b);
  475. /* Switch to CORE_BASE1E */
  476. phy_write(phydev, MII_BRCM_CORE_BASE1E, 0xd);
  477. bcm_phy_r_rc_cal_reset(phydev);
  478. /* write AFE_RXCONFIG_0 */
  479. bcm_phy_write_misc(phydev, AFE_RXCONFIG_0, 0xeb19);
  480. /* write AFE_RXCONFIG_1 */
  481. bcm_phy_write_misc(phydev, AFE_RXCONFIG_1, 0x9a3f);
  482. /* write AFE_RX_LP_COUNTER */
  483. bcm_phy_write_misc(phydev, AFE_RX_LP_COUNTER, 0x7fc0);
  484. /* write AFE_HPF_TRIM_OTHERS */
  485. bcm_phy_write_misc(phydev, AFE_HPF_TRIM_OTHERS, 0x000b);
  486. /* write AFTE_TX_CONFIG */
  487. bcm_phy_write_misc(phydev, AFE_TX_CONFIG, 0x0800);
  488. return 0;
  489. }
  490. EXPORT_SYMBOL_GPL(bcm_phy_28nm_a0b0_afe_config_init);
  491. int bcm_phy_enable_jumbo(struct phy_device *phydev)
  492. {
  493. int ret;
  494. ret = bcm54xx_auxctl_read(phydev, MII_BCM54XX_AUXCTL_SHDWSEL_AUXCTL);
  495. if (ret < 0)
  496. return ret;
  497. /* Enable extended length packet reception */
  498. ret = bcm54xx_auxctl_write(phydev, MII_BCM54XX_AUXCTL_SHDWSEL_AUXCTL,
  499. ret | MII_BCM54XX_AUXCTL_ACTL_EXT_PKT_LEN);
  500. if (ret < 0)
  501. return ret;
  502. /* Enable the elastic FIFO for raising the transmission limit from
  503. * 4.5KB to 10KB, at the expense of an additional 16 ns in propagation
  504. * latency.
  505. */
  506. return phy_set_bits(phydev, MII_BCM54XX_ECR, MII_BCM54XX_ECR_FIFOE);
  507. }
  508. EXPORT_SYMBOL_GPL(bcm_phy_enable_jumbo);
  509. static int __bcm_phy_enable_rdb_access(struct phy_device *phydev)
  510. {
  511. return __bcm_phy_write_exp(phydev, BCM54XX_EXP_REG7E, 0);
  512. }
  513. static int __bcm_phy_enable_legacy_access(struct phy_device *phydev)
  514. {
  515. return __bcm_phy_write_rdb(phydev, BCM54XX_RDB_REG0087,
  516. BCM54XX_ACCESS_MODE_LEGACY_EN);
  517. }
  518. static int _bcm_phy_cable_test_start(struct phy_device *phydev, bool is_rdb)
  519. {
  520. u16 mask, set;
  521. int ret;
  522. /* Auto-negotiation must be enabled for cable diagnostics to work, but
  523. * don't advertise any capabilities.
  524. */
  525. phy_write(phydev, MII_BMCR, BMCR_ANENABLE);
  526. phy_write(phydev, MII_ADVERTISE, ADVERTISE_CSMA);
  527. phy_write(phydev, MII_CTRL1000, 0);
  528. phy_lock_mdio_bus(phydev);
  529. if (is_rdb) {
  530. ret = __bcm_phy_enable_legacy_access(phydev);
  531. if (ret)
  532. goto out;
  533. }
  534. mask = BCM54XX_ECD_CTRL_CROSS_SHORT_DIS | BCM54XX_ECD_CTRL_UNIT_MASK;
  535. set = BCM54XX_ECD_CTRL_RUN | BCM54XX_ECD_CTRL_BREAK_LINK |
  536. FIELD_PREP(BCM54XX_ECD_CTRL_UNIT_MASK,
  537. BCM54XX_ECD_CTRL_UNIT_CM);
  538. ret = __bcm_phy_modify_exp(phydev, BCM54XX_EXP_ECD_CTRL, mask, set);
  539. out:
  540. /* re-enable the RDB access even if there was an error */
  541. if (is_rdb)
  542. ret = __bcm_phy_enable_rdb_access(phydev) ? : ret;
  543. phy_unlock_mdio_bus(phydev);
  544. return ret;
  545. }
  546. static int bcm_phy_cable_test_report_trans(int result)
  547. {
  548. switch (result) {
  549. case BCM54XX_ECD_FAULT_TYPE_OK:
  550. return ETHTOOL_A_CABLE_RESULT_CODE_OK;
  551. case BCM54XX_ECD_FAULT_TYPE_OPEN:
  552. return ETHTOOL_A_CABLE_RESULT_CODE_OPEN;
  553. case BCM54XX_ECD_FAULT_TYPE_SAME_SHORT:
  554. return ETHTOOL_A_CABLE_RESULT_CODE_SAME_SHORT;
  555. case BCM54XX_ECD_FAULT_TYPE_CROSS_SHORT:
  556. return ETHTOOL_A_CABLE_RESULT_CODE_CROSS_SHORT;
  557. case BCM54XX_ECD_FAULT_TYPE_INVALID:
  558. case BCM54XX_ECD_FAULT_TYPE_BUSY:
  559. default:
  560. return ETHTOOL_A_CABLE_RESULT_CODE_UNSPEC;
  561. }
  562. }
  563. static bool bcm_phy_distance_valid(int result)
  564. {
  565. switch (result) {
  566. case BCM54XX_ECD_FAULT_TYPE_OPEN:
  567. case BCM54XX_ECD_FAULT_TYPE_SAME_SHORT:
  568. case BCM54XX_ECD_FAULT_TYPE_CROSS_SHORT:
  569. return true;
  570. }
  571. return false;
  572. }
  573. static int bcm_phy_report_length(struct phy_device *phydev, int pair)
  574. {
  575. int val;
  576. val = __bcm_phy_read_exp(phydev,
  577. BCM54XX_EXP_ECD_PAIR_A_LENGTH_RESULTS + pair);
  578. if (val < 0)
  579. return val;
  580. if (val == BCM54XX_ECD_LENGTH_RESULTS_INVALID)
  581. return 0;
  582. ethnl_cable_test_fault_length(phydev, pair, val);
  583. return 0;
  584. }
  585. static int _bcm_phy_cable_test_get_status(struct phy_device *phydev,
  586. bool *finished, bool is_rdb)
  587. {
  588. int pair_a, pair_b, pair_c, pair_d, ret;
  589. *finished = false;
  590. phy_lock_mdio_bus(phydev);
  591. if (is_rdb) {
  592. ret = __bcm_phy_enable_legacy_access(phydev);
  593. if (ret)
  594. goto out;
  595. }
  596. ret = __bcm_phy_read_exp(phydev, BCM54XX_EXP_ECD_CTRL);
  597. if (ret < 0)
  598. goto out;
  599. if (ret & BCM54XX_ECD_CTRL_IN_PROGRESS) {
  600. ret = 0;
  601. goto out;
  602. }
  603. ret = __bcm_phy_read_exp(phydev, BCM54XX_EXP_ECD_FAULT_TYPE);
  604. if (ret < 0)
  605. goto out;
  606. pair_a = FIELD_GET(BCM54XX_ECD_FAULT_TYPE_PAIR_A_MASK, ret);
  607. pair_b = FIELD_GET(BCM54XX_ECD_FAULT_TYPE_PAIR_B_MASK, ret);
  608. pair_c = FIELD_GET(BCM54XX_ECD_FAULT_TYPE_PAIR_C_MASK, ret);
  609. pair_d = FIELD_GET(BCM54XX_ECD_FAULT_TYPE_PAIR_D_MASK, ret);
  610. ethnl_cable_test_result(phydev, ETHTOOL_A_CABLE_PAIR_A,
  611. bcm_phy_cable_test_report_trans(pair_a));
  612. ethnl_cable_test_result(phydev, ETHTOOL_A_CABLE_PAIR_B,
  613. bcm_phy_cable_test_report_trans(pair_b));
  614. ethnl_cable_test_result(phydev, ETHTOOL_A_CABLE_PAIR_C,
  615. bcm_phy_cable_test_report_trans(pair_c));
  616. ethnl_cable_test_result(phydev, ETHTOOL_A_CABLE_PAIR_D,
  617. bcm_phy_cable_test_report_trans(pair_d));
  618. if (bcm_phy_distance_valid(pair_a))
  619. bcm_phy_report_length(phydev, 0);
  620. if (bcm_phy_distance_valid(pair_b))
  621. bcm_phy_report_length(phydev, 1);
  622. if (bcm_phy_distance_valid(pair_c))
  623. bcm_phy_report_length(phydev, 2);
  624. if (bcm_phy_distance_valid(pair_d))
  625. bcm_phy_report_length(phydev, 3);
  626. ret = 0;
  627. *finished = true;
  628. out:
  629. /* re-enable the RDB access even if there was an error */
  630. if (is_rdb)
  631. ret = __bcm_phy_enable_rdb_access(phydev) ? : ret;
  632. phy_unlock_mdio_bus(phydev);
  633. return ret;
  634. }
  635. static int bcm_setup_lre_forced(struct phy_device *phydev)
  636. {
  637. u16 ctl = 0;
  638. phydev->pause = 0;
  639. phydev->asym_pause = 0;
  640. if (phydev->speed == SPEED_100)
  641. ctl |= LRECR_SPEED100;
  642. if (phydev->duplex != DUPLEX_FULL)
  643. return -EOPNOTSUPP;
  644. return phy_modify(phydev, MII_BCM54XX_LRECR, LRECR_SPEED100, ctl);
  645. }
  646. /**
  647. * bcm_linkmode_adv_to_lre_adv_t - translate linkmode advertisement to LDS
  648. * @advertising: the linkmode advertisement settings
  649. * Return: LDS Auto-Negotiation Advertised Ability register value
  650. *
  651. * A small helper function that translates linkmode advertisement
  652. * settings to phy LDS autonegotiation advertisements for the
  653. * MII_BCM54XX_LREANAA register of Broadcom PHYs capable of LDS
  654. */
  655. static u32 bcm_linkmode_adv_to_lre_adv_t(unsigned long *advertising)
  656. {
  657. u32 result = 0;
  658. if (linkmode_test_bit(ETHTOOL_LINK_MODE_10baseT1BRR_Full_BIT,
  659. advertising))
  660. result |= LREANAA_10_1PAIR;
  661. if (linkmode_test_bit(ETHTOOL_LINK_MODE_100baseT1_Full_BIT,
  662. advertising))
  663. result |= LREANAA_100_1PAIR;
  664. if (linkmode_test_bit(ETHTOOL_LINK_MODE_Pause_BIT, advertising))
  665. result |= LRELPA_PAUSE;
  666. if (linkmode_test_bit(ETHTOOL_LINK_MODE_Asym_Pause_BIT, advertising))
  667. result |= LRELPA_PAUSE_ASYM;
  668. return result;
  669. }
  670. int bcm_phy_cable_test_start(struct phy_device *phydev)
  671. {
  672. return _bcm_phy_cable_test_start(phydev, false);
  673. }
  674. EXPORT_SYMBOL_GPL(bcm_phy_cable_test_start);
  675. int bcm_phy_cable_test_get_status(struct phy_device *phydev, bool *finished)
  676. {
  677. return _bcm_phy_cable_test_get_status(phydev, finished, false);
  678. }
  679. EXPORT_SYMBOL_GPL(bcm_phy_cable_test_get_status);
  680. /* We assume that all PHYs which support RDB access can be switched to legacy
  681. * mode. If, in the future, this is not true anymore, we have to re-implement
  682. * this with RDB access.
  683. */
  684. int bcm_phy_cable_test_start_rdb(struct phy_device *phydev)
  685. {
  686. return _bcm_phy_cable_test_start(phydev, true);
  687. }
  688. EXPORT_SYMBOL_GPL(bcm_phy_cable_test_start_rdb);
  689. int bcm_phy_cable_test_get_status_rdb(struct phy_device *phydev,
  690. bool *finished)
  691. {
  692. return _bcm_phy_cable_test_get_status(phydev, finished, true);
  693. }
  694. EXPORT_SYMBOL_GPL(bcm_phy_cable_test_get_status_rdb);
  695. #define BCM54XX_WOL_SUPPORTED_MASK (WAKE_UCAST | \
  696. WAKE_MCAST | \
  697. WAKE_BCAST | \
  698. WAKE_MAGIC | \
  699. WAKE_MAGICSECURE)
  700. int bcm_phy_set_wol(struct phy_device *phydev, struct ethtool_wolinfo *wol)
  701. {
  702. struct net_device *ndev = phydev->attached_dev;
  703. u8 da[ETH_ALEN], mask[ETH_ALEN];
  704. unsigned int i;
  705. u16 ctl;
  706. int ret;
  707. /* Allow a MAC driver to play through its own Wake-on-LAN
  708. * implementation
  709. */
  710. if (wol->wolopts & ~BCM54XX_WOL_SUPPORTED_MASK)
  711. return -EOPNOTSUPP;
  712. /* The PHY supports passwords of 4, 6 and 8 bytes in size, but Linux's
  713. * ethtool only supports 6, for now.
  714. */
  715. BUILD_BUG_ON(sizeof(wol->sopass) != ETH_ALEN);
  716. /* Clear previous interrupts */
  717. ret = bcm_phy_read_exp(phydev, BCM54XX_WOL_INT_STATUS);
  718. if (ret < 0)
  719. return ret;
  720. ret = bcm_phy_read_exp(phydev, BCM54XX_WOL_MAIN_CTL);
  721. if (ret < 0)
  722. return ret;
  723. ctl = ret;
  724. if (!wol->wolopts) {
  725. if (phy_interrupt_is_valid(phydev))
  726. disable_irq_wake(phydev->irq);
  727. /* Leave all interrupts disabled */
  728. ret = bcm_phy_write_exp(phydev, BCM54XX_WOL_INT_MASK,
  729. BCM54XX_WOL_ALL_INTRS);
  730. if (ret < 0)
  731. return ret;
  732. /* Disable the global Wake-on-LAN enable bit */
  733. ctl &= ~BCM54XX_WOL_EN;
  734. return bcm_phy_write_exp(phydev, BCM54XX_WOL_MAIN_CTL, ctl);
  735. }
  736. /* Clear the previously configured mode and mask mode for Wake-on-LAN */
  737. ctl &= ~(BCM54XX_WOL_MODE_MASK << BCM54XX_WOL_MODE_SHIFT);
  738. ctl &= ~(BCM54XX_WOL_MASK_MODE_MASK << BCM54XX_WOL_MASK_MODE_SHIFT);
  739. ctl &= ~BCM54XX_WOL_DIR_PKT_EN;
  740. ctl &= ~(BCM54XX_WOL_SECKEY_OPT_MASK << BCM54XX_WOL_SECKEY_OPT_SHIFT);
  741. /* When using WAKE_MAGIC, we program the magic pattern filter to match
  742. * the device's MAC address and we accept any MAC DA in the Ethernet
  743. * frame.
  744. *
  745. * When using WAKE_UCAST, WAKE_BCAST or WAKE_MCAST, we program the
  746. * following:
  747. * - WAKE_UCAST -> MAC DA is the device's MAC with a perfect match
  748. * - WAKE_MCAST -> MAC DA is X1:XX:XX:XX:XX:XX where XX is don't care
  749. * - WAKE_BCAST -> MAC DA is FF:FF:FF:FF:FF:FF with a perfect match
  750. *
  751. * Note that the Broadcast MAC DA is inherently going to match the
  752. * multicast pattern being matched.
  753. */
  754. memset(mask, 0, sizeof(mask));
  755. if (wol->wolopts & WAKE_MCAST) {
  756. memset(da, 0, sizeof(da));
  757. memset(mask, 0xff, sizeof(mask));
  758. da[0] = 0x01;
  759. mask[0] = ~da[0];
  760. } else {
  761. if (wol->wolopts & WAKE_UCAST) {
  762. ether_addr_copy(da, ndev->dev_addr);
  763. } else if (wol->wolopts & WAKE_BCAST) {
  764. eth_broadcast_addr(da);
  765. } else if (wol->wolopts & WAKE_MAGICSECURE) {
  766. ether_addr_copy(da, wol->sopass);
  767. } else if (wol->wolopts & WAKE_MAGIC) {
  768. memset(da, 0, sizeof(da));
  769. memset(mask, 0xff, sizeof(mask));
  770. }
  771. }
  772. for (i = 0; i < ETH_ALEN / 2; i++) {
  773. if (wol->wolopts & (WAKE_MAGIC | WAKE_MAGICSECURE)) {
  774. ret = bcm_phy_write_exp(phydev,
  775. BCM54XX_WOL_MPD_DATA1(2 - i),
  776. ndev->dev_addr[i * 2] << 8 |
  777. ndev->dev_addr[i * 2 + 1]);
  778. if (ret < 0)
  779. return ret;
  780. }
  781. ret = bcm_phy_write_exp(phydev, BCM54XX_WOL_MPD_DATA2(2 - i),
  782. da[i * 2] << 8 | da[i * 2 + 1]);
  783. if (ret < 0)
  784. return ret;
  785. ret = bcm_phy_write_exp(phydev, BCM54XX_WOL_MASK(2 - i),
  786. mask[i * 2] << 8 | mask[i * 2 + 1]);
  787. if (ret)
  788. return ret;
  789. }
  790. if (wol->wolopts & WAKE_MAGICSECURE) {
  791. ctl |= BCM54XX_WOL_SECKEY_OPT_6B <<
  792. BCM54XX_WOL_SECKEY_OPT_SHIFT;
  793. ctl |= BCM54XX_WOL_MODE_SINGLE_MPDSEC << BCM54XX_WOL_MODE_SHIFT;
  794. ctl |= BCM54XX_WOL_MASK_MODE_DA_FF <<
  795. BCM54XX_WOL_MASK_MODE_SHIFT;
  796. } else {
  797. if (wol->wolopts & WAKE_MAGIC)
  798. ctl |= BCM54XX_WOL_MODE_SINGLE_MPD;
  799. else
  800. ctl |= BCM54XX_WOL_DIR_PKT_EN;
  801. ctl |= BCM54XX_WOL_MASK_MODE_DA_ONLY <<
  802. BCM54XX_WOL_MASK_MODE_SHIFT;
  803. }
  804. /* Globally enable Wake-on-LAN */
  805. ctl |= BCM54XX_WOL_EN | BCM54XX_WOL_CRC_CHK;
  806. ret = bcm_phy_write_exp(phydev, BCM54XX_WOL_MAIN_CTL, ctl);
  807. if (ret < 0)
  808. return ret;
  809. /* Enable WOL interrupt on LED4 */
  810. ret = bcm_phy_read_exp(phydev, BCM54XX_TOP_MISC_LED_CTL);
  811. if (ret < 0)
  812. return ret;
  813. ret |= BCM54XX_LED4_SEL_INTR;
  814. ret = bcm_phy_write_exp(phydev, BCM54XX_TOP_MISC_LED_CTL, ret);
  815. if (ret < 0)
  816. return ret;
  817. /* Enable all Wake-on-LAN interrupt sources */
  818. ret = bcm_phy_write_exp(phydev, BCM54XX_WOL_INT_MASK, 0);
  819. if (ret < 0)
  820. return ret;
  821. if (phy_interrupt_is_valid(phydev))
  822. enable_irq_wake(phydev->irq);
  823. return 0;
  824. }
  825. EXPORT_SYMBOL_GPL(bcm_phy_set_wol);
  826. void bcm_phy_get_wol(struct phy_device *phydev, struct ethtool_wolinfo *wol)
  827. {
  828. struct net_device *ndev = phydev->attached_dev;
  829. u8 da[ETH_ALEN];
  830. unsigned int i;
  831. int ret;
  832. u16 ctl;
  833. wol->supported = BCM54XX_WOL_SUPPORTED_MASK;
  834. wol->wolopts = 0;
  835. ret = bcm_phy_read_exp(phydev, BCM54XX_WOL_MAIN_CTL);
  836. if (ret < 0)
  837. return;
  838. ctl = ret;
  839. if (!(ctl & BCM54XX_WOL_EN))
  840. return;
  841. for (i = 0; i < sizeof(da) / 2; i++) {
  842. ret = bcm_phy_read_exp(phydev,
  843. BCM54XX_WOL_MPD_DATA2(2 - i));
  844. if (ret < 0)
  845. return;
  846. da[i * 2] = ret >> 8;
  847. da[i * 2 + 1] = ret & 0xff;
  848. }
  849. if (ctl & BCM54XX_WOL_DIR_PKT_EN) {
  850. if (is_broadcast_ether_addr(da))
  851. wol->wolopts |= WAKE_BCAST;
  852. else if (is_multicast_ether_addr(da))
  853. wol->wolopts |= WAKE_MCAST;
  854. else if (ether_addr_equal(da, ndev->dev_addr))
  855. wol->wolopts |= WAKE_UCAST;
  856. } else {
  857. ctl = (ctl >> BCM54XX_WOL_MODE_SHIFT) & BCM54XX_WOL_MODE_MASK;
  858. switch (ctl) {
  859. case BCM54XX_WOL_MODE_SINGLE_MPD:
  860. wol->wolopts |= WAKE_MAGIC;
  861. break;
  862. case BCM54XX_WOL_MODE_SINGLE_MPDSEC:
  863. wol->wolopts |= WAKE_MAGICSECURE;
  864. memcpy(wol->sopass, da, sizeof(da));
  865. break;
  866. default:
  867. break;
  868. }
  869. }
  870. }
  871. EXPORT_SYMBOL_GPL(bcm_phy_get_wol);
  872. irqreturn_t bcm_phy_wol_isr(int irq, void *dev_id)
  873. {
  874. return IRQ_HANDLED;
  875. }
  876. EXPORT_SYMBOL_GPL(bcm_phy_wol_isr);
  877. int bcm_phy_led_brightness_set(struct phy_device *phydev,
  878. u8 index, enum led_brightness value)
  879. {
  880. u8 led_num;
  881. int ret;
  882. u16 reg;
  883. if (index >= 4)
  884. return -EINVAL;
  885. /* Two LEDS per register */
  886. led_num = index % 2;
  887. reg = index >= 2 ? BCM54XX_SHD_LEDS2 : BCM54XX_SHD_LEDS1;
  888. ret = bcm_phy_read_shadow(phydev, reg);
  889. if (ret < 0)
  890. return ret;
  891. ret &= ~(BCM_LED_SRC_MASK << BCM54XX_SHD_LEDS_SHIFT(led_num));
  892. if (value == LED_OFF)
  893. ret |= BCM_LED_SRC_OFF << BCM54XX_SHD_LEDS_SHIFT(led_num);
  894. else
  895. ret |= BCM_LED_SRC_ON << BCM54XX_SHD_LEDS_SHIFT(led_num);
  896. return bcm_phy_write_shadow(phydev, reg, ret);
  897. }
  898. EXPORT_SYMBOL_GPL(bcm_phy_led_brightness_set);
  899. int bcm_setup_lre_master_slave(struct phy_device *phydev)
  900. {
  901. u16 ctl = 0;
  902. switch (phydev->master_slave_set) {
  903. case MASTER_SLAVE_CFG_MASTER_PREFERRED:
  904. case MASTER_SLAVE_CFG_MASTER_FORCE:
  905. ctl = LRECR_MASTER;
  906. break;
  907. case MASTER_SLAVE_CFG_SLAVE_PREFERRED:
  908. case MASTER_SLAVE_CFG_SLAVE_FORCE:
  909. break;
  910. case MASTER_SLAVE_CFG_UNKNOWN:
  911. case MASTER_SLAVE_CFG_UNSUPPORTED:
  912. return 0;
  913. default:
  914. phydev_warn(phydev, "Unsupported Master/Slave mode\n");
  915. return -EOPNOTSUPP;
  916. }
  917. return phy_modify_changed(phydev, MII_BCM54XX_LRECR, LRECR_MASTER, ctl);
  918. }
  919. EXPORT_SYMBOL_GPL(bcm_setup_lre_master_slave);
  920. int bcm_config_lre_aneg(struct phy_device *phydev, bool changed)
  921. {
  922. int err;
  923. if (genphy_config_eee_advert(phydev))
  924. changed = true;
  925. err = bcm_setup_lre_master_slave(phydev);
  926. if (err < 0)
  927. return err;
  928. else if (err)
  929. changed = true;
  930. if (phydev->autoneg != AUTONEG_ENABLE)
  931. return bcm_setup_lre_forced(phydev);
  932. err = bcm_config_lre_advert(phydev);
  933. if (err < 0)
  934. return err;
  935. else if (err)
  936. changed = true;
  937. return genphy_check_and_restart_aneg(phydev, changed);
  938. }
  939. EXPORT_SYMBOL_GPL(bcm_config_lre_aneg);
  940. /**
  941. * bcm_config_lre_advert - sanitize and advertise Long-Distance Signaling
  942. * auto-negotiation parameters
  943. * @phydev: target phy_device struct
  944. * Return: 0 if the PHY's advertisement hasn't changed, < 0 on error,
  945. * > 0 if it has changed
  946. *
  947. * Writes MII_BCM54XX_LREANAA with the appropriate values. The values are to be
  948. * sanitized before, to make sure we only advertise what is supported.
  949. * The sanitization is done already in phy_ethtool_ksettings_set()
  950. */
  951. int bcm_config_lre_advert(struct phy_device *phydev)
  952. {
  953. u32 adv = bcm_linkmode_adv_to_lre_adv_t(phydev->advertising);
  954. /* Setup BroadR-Reach mode advertisement */
  955. return phy_modify_changed(phydev, MII_BCM54XX_LREANAA,
  956. LRE_ADVERTISE_ALL | LREANAA_PAUSE |
  957. LREANAA_PAUSE_ASYM, adv);
  958. }
  959. EXPORT_SYMBOL_GPL(bcm_config_lre_advert);
  960. MODULE_DESCRIPTION("Broadcom PHY Library");
  961. MODULE_LICENSE("GPL v2");
  962. MODULE_AUTHOR("Broadcom Corporation");