bcm54140.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /* Broadcom BCM54140 Quad SGMII/QSGMII Copper/Fiber Gigabit PHY
  3. *
  4. * Copyright (c) 2020 Michael Walle <michael@walle.cc>
  5. */
  6. #include <linux/bitfield.h>
  7. #include <linux/brcmphy.h>
  8. #include <linux/hwmon.h>
  9. #include <linux/module.h>
  10. #include <linux/phy.h>
  11. #include "bcm-phy-lib.h"
  12. /* RDB per-port registers
  13. */
  14. #define BCM54140_RDB_ISR 0x00a /* interrupt status */
  15. #define BCM54140_RDB_IMR 0x00b /* interrupt mask */
  16. #define BCM54140_RDB_INT_LINK BIT(1) /* link status changed */
  17. #define BCM54140_RDB_INT_SPEED BIT(2) /* link speed change */
  18. #define BCM54140_RDB_INT_DUPLEX BIT(3) /* duplex mode changed */
  19. #define BCM54140_RDB_SPARE1 0x012 /* spare control 1 */
  20. #define BCM54140_RDB_SPARE1_LSLM BIT(2) /* link speed LED mode */
  21. #define BCM54140_RDB_SPARE2 0x014 /* spare control 2 */
  22. #define BCM54140_RDB_SPARE2_WS_RTRY_DIS BIT(8) /* wirespeed retry disable */
  23. #define BCM54140_RDB_SPARE2_WS_RTRY_LIMIT GENMASK(4, 2) /* retry limit */
  24. #define BCM54140_RDB_SPARE3 0x015 /* spare control 3 */
  25. #define BCM54140_RDB_SPARE3_BIT0 BIT(0)
  26. #define BCM54140_RDB_LED_CTRL 0x019 /* LED control */
  27. #define BCM54140_RDB_LED_CTRL_ACTLINK0 BIT(4)
  28. #define BCM54140_RDB_LED_CTRL_ACTLINK1 BIT(8)
  29. #define BCM54140_RDB_C_APWR 0x01a /* auto power down control */
  30. #define BCM54140_RDB_C_APWR_SINGLE_PULSE BIT(8) /* single pulse */
  31. #define BCM54140_RDB_C_APWR_APD_MODE_DIS 0 /* ADP disable */
  32. #define BCM54140_RDB_C_APWR_APD_MODE_EN 1 /* ADP enable */
  33. #define BCM54140_RDB_C_APWR_APD_MODE_DIS2 2 /* ADP disable */
  34. #define BCM54140_RDB_C_APWR_APD_MODE_EN_ANEG 3 /* ADP enable w/ aneg */
  35. #define BCM54140_RDB_C_APWR_APD_MODE_MASK GENMASK(6, 5)
  36. #define BCM54140_RDB_C_APWR_SLP_TIM_MASK BIT(4)/* sleep timer */
  37. #define BCM54140_RDB_C_APWR_SLP_TIM_2_7 0 /* 2.7s */
  38. #define BCM54140_RDB_C_APWR_SLP_TIM_5_4 1 /* 5.4s */
  39. #define BCM54140_RDB_C_PWR 0x02a /* copper power control */
  40. #define BCM54140_RDB_C_PWR_ISOLATE BIT(5) /* super isolate mode */
  41. #define BCM54140_RDB_C_MISC_CTRL 0x02f /* misc copper control */
  42. #define BCM54140_RDB_C_MISC_CTRL_WS_EN BIT(4) /* wirespeed enable */
  43. /* RDB global registers
  44. */
  45. #define BCM54140_RDB_TOP_IMR 0x82d /* interrupt mask */
  46. #define BCM54140_RDB_TOP_IMR_PORT0 BIT(4)
  47. #define BCM54140_RDB_TOP_IMR_PORT1 BIT(5)
  48. #define BCM54140_RDB_TOP_IMR_PORT2 BIT(6)
  49. #define BCM54140_RDB_TOP_IMR_PORT3 BIT(7)
  50. #define BCM54140_RDB_MON_CTRL 0x831 /* monitor control */
  51. #define BCM54140_RDB_MON_CTRL_V_MODE BIT(3) /* voltage mode */
  52. #define BCM54140_RDB_MON_CTRL_SEL_MASK GENMASK(2, 1)
  53. #define BCM54140_RDB_MON_CTRL_SEL_TEMP 0 /* meassure temperature */
  54. #define BCM54140_RDB_MON_CTRL_SEL_1V0 1 /* meassure AVDDL 1.0V */
  55. #define BCM54140_RDB_MON_CTRL_SEL_3V3 2 /* meassure AVDDH 3.3V */
  56. #define BCM54140_RDB_MON_CTRL_SEL_RR 3 /* meassure all round-robin */
  57. #define BCM54140_RDB_MON_CTRL_PWR_DOWN BIT(0) /* power-down monitor */
  58. #define BCM54140_RDB_MON_TEMP_VAL 0x832 /* temperature value */
  59. #define BCM54140_RDB_MON_TEMP_MAX 0x833 /* temperature high thresh */
  60. #define BCM54140_RDB_MON_TEMP_MIN 0x834 /* temperature low thresh */
  61. #define BCM54140_RDB_MON_TEMP_DATA_MASK GENMASK(9, 0)
  62. #define BCM54140_RDB_MON_1V0_VAL 0x835 /* AVDDL 1.0V value */
  63. #define BCM54140_RDB_MON_1V0_MAX 0x836 /* AVDDL 1.0V high thresh */
  64. #define BCM54140_RDB_MON_1V0_MIN 0x837 /* AVDDL 1.0V low thresh */
  65. #define BCM54140_RDB_MON_1V0_DATA_MASK GENMASK(10, 0)
  66. #define BCM54140_RDB_MON_3V3_VAL 0x838 /* AVDDH 3.3V value */
  67. #define BCM54140_RDB_MON_3V3_MAX 0x839 /* AVDDH 3.3V high thresh */
  68. #define BCM54140_RDB_MON_3V3_MIN 0x83a /* AVDDH 3.3V low thresh */
  69. #define BCM54140_RDB_MON_3V3_DATA_MASK GENMASK(11, 0)
  70. #define BCM54140_RDB_MON_ISR 0x83b /* interrupt status */
  71. #define BCM54140_RDB_MON_ISR_3V3 BIT(2) /* AVDDH 3.3V alarm */
  72. #define BCM54140_RDB_MON_ISR_1V0 BIT(1) /* AVDDL 1.0V alarm */
  73. #define BCM54140_RDB_MON_ISR_TEMP BIT(0) /* temperature alarm */
  74. /* According to the datasheet the formula is:
  75. * T = 413.35 - (0.49055 * bits[9:0])
  76. */
  77. #define BCM54140_HWMON_TO_TEMP(v) (413350L - (v) * 491)
  78. #define BCM54140_HWMON_FROM_TEMP(v) DIV_ROUND_CLOSEST_ULL(413350L - (v), 491)
  79. /* According to the datasheet the formula is:
  80. * U = bits[11:0] / 1024 * 220 / 0.2
  81. *
  82. * Normalized:
  83. * U = bits[11:0] / 4096 * 2514
  84. */
  85. #define BCM54140_HWMON_TO_IN_1V0(v) ((v) * 2514 >> 11)
  86. #define BCM54140_HWMON_FROM_IN_1V0(v) DIV_ROUND_CLOSEST_ULL(((v) << 11), 2514)
  87. /* According to the datasheet the formula is:
  88. * U = bits[10:0] / 1024 * 880 / 0.7
  89. *
  90. * Normalized:
  91. * U = bits[10:0] / 2048 * 4400
  92. */
  93. #define BCM54140_HWMON_TO_IN_3V3(v) ((v) * 4400 >> 12)
  94. #define BCM54140_HWMON_FROM_IN_3V3(v) DIV_ROUND_CLOSEST_ULL(((v) << 12), 4400)
  95. #define BCM54140_HWMON_TO_IN(ch, v) ((ch) ? BCM54140_HWMON_TO_IN_3V3(v) \
  96. : BCM54140_HWMON_TO_IN_1V0(v))
  97. #define BCM54140_HWMON_FROM_IN(ch, v) ((ch) ? BCM54140_HWMON_FROM_IN_3V3(v) \
  98. : BCM54140_HWMON_FROM_IN_1V0(v))
  99. #define BCM54140_HWMON_IN_MASK(ch) ((ch) ? BCM54140_RDB_MON_3V3_DATA_MASK \
  100. : BCM54140_RDB_MON_1V0_DATA_MASK)
  101. #define BCM54140_HWMON_IN_VAL_REG(ch) ((ch) ? BCM54140_RDB_MON_3V3_VAL \
  102. : BCM54140_RDB_MON_1V0_VAL)
  103. #define BCM54140_HWMON_IN_MIN_REG(ch) ((ch) ? BCM54140_RDB_MON_3V3_MIN \
  104. : BCM54140_RDB_MON_1V0_MIN)
  105. #define BCM54140_HWMON_IN_MAX_REG(ch) ((ch) ? BCM54140_RDB_MON_3V3_MAX \
  106. : BCM54140_RDB_MON_1V0_MAX)
  107. #define BCM54140_HWMON_IN_ALARM_BIT(ch) ((ch) ? BCM54140_RDB_MON_ISR_3V3 \
  108. : BCM54140_RDB_MON_ISR_1V0)
  109. /* This PHY has two different PHY IDs depening on its MODE_SEL pin. This
  110. * pin choses between 4x SGMII and QSGMII mode:
  111. * AE02_5009 4x SGMII
  112. * AE02_5019 QSGMII
  113. */
  114. #define BCM54140_PHY_ID_MASK 0xffffffe8
  115. #define BCM54140_PHY_ID_REV(phy_id) ((phy_id) & 0x7)
  116. #define BCM54140_REV_B0 1
  117. #define BCM54140_DEFAULT_DOWNSHIFT 5
  118. #define BCM54140_MAX_DOWNSHIFT 9
  119. enum bcm54140_global_phy {
  120. BCM54140_BASE_ADDR = 0,
  121. };
  122. struct bcm54140_priv {
  123. int port;
  124. int base_addr;
  125. #if IS_ENABLED(CONFIG_HWMON)
  126. /* protect the alarm bits */
  127. struct mutex alarm_lock;
  128. u16 alarm;
  129. #endif
  130. };
  131. #if IS_ENABLED(CONFIG_HWMON)
  132. static umode_t bcm54140_hwmon_is_visible(const void *data,
  133. enum hwmon_sensor_types type,
  134. u32 attr, int channel)
  135. {
  136. switch (type) {
  137. case hwmon_in:
  138. switch (attr) {
  139. case hwmon_in_min:
  140. case hwmon_in_max:
  141. return 0644;
  142. case hwmon_in_label:
  143. case hwmon_in_input:
  144. case hwmon_in_alarm:
  145. return 0444;
  146. default:
  147. return 0;
  148. }
  149. case hwmon_temp:
  150. switch (attr) {
  151. case hwmon_temp_min:
  152. case hwmon_temp_max:
  153. return 0644;
  154. case hwmon_temp_input:
  155. case hwmon_temp_alarm:
  156. return 0444;
  157. default:
  158. return 0;
  159. }
  160. default:
  161. return 0;
  162. }
  163. }
  164. static int bcm54140_hwmon_read_alarm(struct device *dev, unsigned int bit,
  165. long *val)
  166. {
  167. struct phy_device *phydev = dev_get_drvdata(dev);
  168. struct bcm54140_priv *priv = phydev->priv;
  169. int tmp, ret = 0;
  170. mutex_lock(&priv->alarm_lock);
  171. /* latch any alarm bits */
  172. tmp = bcm_phy_read_rdb(phydev, BCM54140_RDB_MON_ISR);
  173. if (tmp < 0) {
  174. ret = tmp;
  175. goto out;
  176. }
  177. priv->alarm |= tmp;
  178. *val = !!(priv->alarm & bit);
  179. priv->alarm &= ~bit;
  180. out:
  181. mutex_unlock(&priv->alarm_lock);
  182. return ret;
  183. }
  184. static int bcm54140_hwmon_read_temp(struct device *dev, u32 attr, long *val)
  185. {
  186. struct phy_device *phydev = dev_get_drvdata(dev);
  187. u16 reg;
  188. int tmp;
  189. switch (attr) {
  190. case hwmon_temp_input:
  191. reg = BCM54140_RDB_MON_TEMP_VAL;
  192. break;
  193. case hwmon_temp_min:
  194. reg = BCM54140_RDB_MON_TEMP_MIN;
  195. break;
  196. case hwmon_temp_max:
  197. reg = BCM54140_RDB_MON_TEMP_MAX;
  198. break;
  199. case hwmon_temp_alarm:
  200. return bcm54140_hwmon_read_alarm(dev,
  201. BCM54140_RDB_MON_ISR_TEMP,
  202. val);
  203. default:
  204. return -EOPNOTSUPP;
  205. }
  206. tmp = bcm_phy_read_rdb(phydev, reg);
  207. if (tmp < 0)
  208. return tmp;
  209. *val = BCM54140_HWMON_TO_TEMP(tmp & BCM54140_RDB_MON_TEMP_DATA_MASK);
  210. return 0;
  211. }
  212. static int bcm54140_hwmon_read_in(struct device *dev, u32 attr,
  213. int channel, long *val)
  214. {
  215. struct phy_device *phydev = dev_get_drvdata(dev);
  216. u16 bit, reg;
  217. int tmp;
  218. switch (attr) {
  219. case hwmon_in_input:
  220. reg = BCM54140_HWMON_IN_VAL_REG(channel);
  221. break;
  222. case hwmon_in_min:
  223. reg = BCM54140_HWMON_IN_MIN_REG(channel);
  224. break;
  225. case hwmon_in_max:
  226. reg = BCM54140_HWMON_IN_MAX_REG(channel);
  227. break;
  228. case hwmon_in_alarm:
  229. bit = BCM54140_HWMON_IN_ALARM_BIT(channel);
  230. return bcm54140_hwmon_read_alarm(dev, bit, val);
  231. default:
  232. return -EOPNOTSUPP;
  233. }
  234. tmp = bcm_phy_read_rdb(phydev, reg);
  235. if (tmp < 0)
  236. return tmp;
  237. tmp &= BCM54140_HWMON_IN_MASK(channel);
  238. *val = BCM54140_HWMON_TO_IN(channel, tmp);
  239. return 0;
  240. }
  241. static int bcm54140_hwmon_read(struct device *dev,
  242. enum hwmon_sensor_types type, u32 attr,
  243. int channel, long *val)
  244. {
  245. switch (type) {
  246. case hwmon_temp:
  247. return bcm54140_hwmon_read_temp(dev, attr, val);
  248. case hwmon_in:
  249. return bcm54140_hwmon_read_in(dev, attr, channel, val);
  250. default:
  251. return -EOPNOTSUPP;
  252. }
  253. }
  254. static const char *const bcm54140_hwmon_in_labels[] = {
  255. "AVDDL",
  256. "AVDDH",
  257. };
  258. static int bcm54140_hwmon_read_string(struct device *dev,
  259. enum hwmon_sensor_types type, u32 attr,
  260. int channel, const char **str)
  261. {
  262. switch (type) {
  263. case hwmon_in:
  264. switch (attr) {
  265. case hwmon_in_label:
  266. *str = bcm54140_hwmon_in_labels[channel];
  267. return 0;
  268. default:
  269. return -EOPNOTSUPP;
  270. }
  271. default:
  272. return -EOPNOTSUPP;
  273. }
  274. }
  275. static int bcm54140_hwmon_write_temp(struct device *dev, u32 attr,
  276. int channel, long val)
  277. {
  278. struct phy_device *phydev = dev_get_drvdata(dev);
  279. u16 mask = BCM54140_RDB_MON_TEMP_DATA_MASK;
  280. u16 reg;
  281. val = clamp_val(val, BCM54140_HWMON_TO_TEMP(mask),
  282. BCM54140_HWMON_TO_TEMP(0));
  283. switch (attr) {
  284. case hwmon_temp_min:
  285. reg = BCM54140_RDB_MON_TEMP_MIN;
  286. break;
  287. case hwmon_temp_max:
  288. reg = BCM54140_RDB_MON_TEMP_MAX;
  289. break;
  290. default:
  291. return -EOPNOTSUPP;
  292. }
  293. return bcm_phy_modify_rdb(phydev, reg, mask,
  294. BCM54140_HWMON_FROM_TEMP(val));
  295. }
  296. static int bcm54140_hwmon_write_in(struct device *dev, u32 attr,
  297. int channel, long val)
  298. {
  299. struct phy_device *phydev = dev_get_drvdata(dev);
  300. u16 mask = BCM54140_HWMON_IN_MASK(channel);
  301. u16 reg;
  302. val = clamp_val(val, 0, BCM54140_HWMON_TO_IN(channel, mask));
  303. switch (attr) {
  304. case hwmon_in_min:
  305. reg = BCM54140_HWMON_IN_MIN_REG(channel);
  306. break;
  307. case hwmon_in_max:
  308. reg = BCM54140_HWMON_IN_MAX_REG(channel);
  309. break;
  310. default:
  311. return -EOPNOTSUPP;
  312. }
  313. return bcm_phy_modify_rdb(phydev, reg, mask,
  314. BCM54140_HWMON_FROM_IN(channel, val));
  315. }
  316. static int bcm54140_hwmon_write(struct device *dev,
  317. enum hwmon_sensor_types type, u32 attr,
  318. int channel, long val)
  319. {
  320. switch (type) {
  321. case hwmon_temp:
  322. return bcm54140_hwmon_write_temp(dev, attr, channel, val);
  323. case hwmon_in:
  324. return bcm54140_hwmon_write_in(dev, attr, channel, val);
  325. default:
  326. return -EOPNOTSUPP;
  327. }
  328. }
  329. static const struct hwmon_channel_info * const bcm54140_hwmon_info[] = {
  330. HWMON_CHANNEL_INFO(temp,
  331. HWMON_T_INPUT | HWMON_T_MIN | HWMON_T_MAX |
  332. HWMON_T_ALARM),
  333. HWMON_CHANNEL_INFO(in,
  334. HWMON_I_INPUT | HWMON_I_MIN | HWMON_I_MAX |
  335. HWMON_I_ALARM | HWMON_I_LABEL,
  336. HWMON_I_INPUT | HWMON_I_MIN | HWMON_I_MAX |
  337. HWMON_I_ALARM | HWMON_I_LABEL),
  338. NULL
  339. };
  340. static const struct hwmon_ops bcm54140_hwmon_ops = {
  341. .is_visible = bcm54140_hwmon_is_visible,
  342. .read = bcm54140_hwmon_read,
  343. .read_string = bcm54140_hwmon_read_string,
  344. .write = bcm54140_hwmon_write,
  345. };
  346. static const struct hwmon_chip_info bcm54140_chip_info = {
  347. .ops = &bcm54140_hwmon_ops,
  348. .info = bcm54140_hwmon_info,
  349. };
  350. static int bcm54140_enable_monitoring(struct phy_device *phydev)
  351. {
  352. u16 mask, set;
  353. /* 3.3V voltage mode */
  354. set = BCM54140_RDB_MON_CTRL_V_MODE;
  355. /* select round-robin */
  356. mask = BCM54140_RDB_MON_CTRL_SEL_MASK;
  357. set |= FIELD_PREP(BCM54140_RDB_MON_CTRL_SEL_MASK,
  358. BCM54140_RDB_MON_CTRL_SEL_RR);
  359. /* remove power-down bit */
  360. mask |= BCM54140_RDB_MON_CTRL_PWR_DOWN;
  361. return bcm_phy_modify_rdb(phydev, BCM54140_RDB_MON_CTRL, mask, set);
  362. }
  363. static int bcm54140_probe_once(struct phy_device *phydev)
  364. {
  365. struct device *hwmon;
  366. int ret;
  367. /* enable hardware monitoring */
  368. ret = bcm54140_enable_monitoring(phydev);
  369. if (ret)
  370. return ret;
  371. hwmon = devm_hwmon_device_register_with_info(&phydev->mdio.dev,
  372. "BCM54140", phydev,
  373. &bcm54140_chip_info,
  374. NULL);
  375. return PTR_ERR_OR_ZERO(hwmon);
  376. }
  377. #endif
  378. static int bcm54140_base_read_rdb(struct phy_device *phydev, u16 rdb)
  379. {
  380. int ret;
  381. phy_lock_mdio_bus(phydev);
  382. ret = __phy_package_write(phydev, BCM54140_BASE_ADDR,
  383. MII_BCM54XX_RDB_ADDR, rdb);
  384. if (ret < 0)
  385. goto out;
  386. ret = __phy_package_read(phydev, BCM54140_BASE_ADDR,
  387. MII_BCM54XX_RDB_DATA);
  388. out:
  389. phy_unlock_mdio_bus(phydev);
  390. return ret;
  391. }
  392. static int bcm54140_base_write_rdb(struct phy_device *phydev,
  393. u16 rdb, u16 val)
  394. {
  395. int ret;
  396. phy_lock_mdio_bus(phydev);
  397. ret = __phy_package_write(phydev, BCM54140_BASE_ADDR,
  398. MII_BCM54XX_RDB_ADDR, rdb);
  399. if (ret < 0)
  400. goto out;
  401. ret = __phy_package_write(phydev, BCM54140_BASE_ADDR,
  402. MII_BCM54XX_RDB_DATA, val);
  403. out:
  404. phy_unlock_mdio_bus(phydev);
  405. return ret;
  406. }
  407. /* Under some circumstances a core PLL may not lock, this will then prevent
  408. * a successful link establishment. Restart the PLL after the voltages are
  409. * stable to workaround this issue.
  410. */
  411. static int bcm54140_b0_workaround(struct phy_device *phydev)
  412. {
  413. int spare3;
  414. int ret;
  415. spare3 = bcm_phy_read_rdb(phydev, BCM54140_RDB_SPARE3);
  416. if (spare3 < 0)
  417. return spare3;
  418. spare3 &= ~BCM54140_RDB_SPARE3_BIT0;
  419. ret = bcm_phy_write_rdb(phydev, BCM54140_RDB_SPARE3, spare3);
  420. if (ret)
  421. return ret;
  422. ret = phy_modify(phydev, MII_BMCR, 0, BMCR_PDOWN);
  423. if (ret)
  424. return ret;
  425. ret = phy_modify(phydev, MII_BMCR, BMCR_PDOWN, 0);
  426. if (ret)
  427. return ret;
  428. spare3 |= BCM54140_RDB_SPARE3_BIT0;
  429. return bcm_phy_write_rdb(phydev, BCM54140_RDB_SPARE3, spare3);
  430. }
  431. /* The BCM54140 is a quad PHY where only the first port has access to the
  432. * global register. Thus we need to find out its PHY address.
  433. *
  434. */
  435. static int bcm54140_get_base_addr_and_port(struct phy_device *phydev)
  436. {
  437. struct bcm54140_priv *priv = phydev->priv;
  438. struct mii_bus *bus = phydev->mdio.bus;
  439. int addr, min_addr, max_addr;
  440. int step = 1;
  441. u32 phy_id;
  442. int tmp;
  443. min_addr = phydev->mdio.addr;
  444. max_addr = phydev->mdio.addr;
  445. addr = phydev->mdio.addr;
  446. /* We scan forward and backwards and look for PHYs which have the
  447. * same phy_id like we do. Step 1 will scan forward, step 2
  448. * backwards. Once we are finished, we have a min_addr and
  449. * max_addr which resembles the range of PHY addresses of the same
  450. * type of PHY. There is one caveat; there may be many PHYs of
  451. * the same type, but we know that each PHY takes exactly 4
  452. * consecutive addresses. Therefore we can deduce our offset
  453. * to the base address of this quad PHY.
  454. */
  455. while (1) {
  456. if (step == 3) {
  457. break;
  458. } else if (step == 1) {
  459. max_addr = addr;
  460. addr++;
  461. } else {
  462. min_addr = addr;
  463. addr--;
  464. }
  465. if (addr < 0 || addr >= PHY_MAX_ADDR) {
  466. addr = phydev->mdio.addr;
  467. step++;
  468. continue;
  469. }
  470. /* read the PHY id */
  471. tmp = mdiobus_read(bus, addr, MII_PHYSID1);
  472. if (tmp < 0)
  473. return tmp;
  474. phy_id = tmp << 16;
  475. tmp = mdiobus_read(bus, addr, MII_PHYSID2);
  476. if (tmp < 0)
  477. return tmp;
  478. phy_id |= tmp;
  479. /* see if it is still the same PHY */
  480. if ((phy_id & phydev->drv->phy_id_mask) !=
  481. (phydev->drv->phy_id & phydev->drv->phy_id_mask)) {
  482. addr = phydev->mdio.addr;
  483. step++;
  484. }
  485. }
  486. /* The range we get should be a multiple of four. Please note that both
  487. * the min_addr and max_addr are inclusive. So we have to add one if we
  488. * subtract them.
  489. */
  490. if ((max_addr - min_addr + 1) % 4) {
  491. dev_err(&phydev->mdio.dev,
  492. "Detected Quad PHY IDs %d..%d doesn't make sense.\n",
  493. min_addr, max_addr);
  494. return -EINVAL;
  495. }
  496. priv->port = (phydev->mdio.addr - min_addr) % 4;
  497. priv->base_addr = phydev->mdio.addr - priv->port;
  498. return 0;
  499. }
  500. static int bcm54140_probe(struct phy_device *phydev)
  501. {
  502. struct bcm54140_priv *priv;
  503. int ret;
  504. priv = devm_kzalloc(&phydev->mdio.dev, sizeof(*priv), GFP_KERNEL);
  505. if (!priv)
  506. return -ENOMEM;
  507. phydev->priv = priv;
  508. ret = bcm54140_get_base_addr_and_port(phydev);
  509. if (ret)
  510. return ret;
  511. devm_phy_package_join(&phydev->mdio.dev, phydev, priv->base_addr, 0);
  512. #if IS_ENABLED(CONFIG_HWMON)
  513. mutex_init(&priv->alarm_lock);
  514. if (phy_package_init_once(phydev)) {
  515. ret = bcm54140_probe_once(phydev);
  516. if (ret)
  517. return ret;
  518. }
  519. #endif
  520. phydev_dbg(phydev, "probed (port %d, base PHY address %d)\n",
  521. priv->port, priv->base_addr);
  522. return 0;
  523. }
  524. static int bcm54140_config_init(struct phy_device *phydev)
  525. {
  526. u16 reg = 0xffff;
  527. int ret;
  528. /* Apply hardware errata */
  529. if (BCM54140_PHY_ID_REV(phydev->phy_id) == BCM54140_REV_B0) {
  530. ret = bcm54140_b0_workaround(phydev);
  531. if (ret)
  532. return ret;
  533. }
  534. /* Unmask events we are interested in. */
  535. reg &= ~(BCM54140_RDB_INT_DUPLEX |
  536. BCM54140_RDB_INT_SPEED |
  537. BCM54140_RDB_INT_LINK);
  538. ret = bcm_phy_write_rdb(phydev, BCM54140_RDB_IMR, reg);
  539. if (ret)
  540. return ret;
  541. /* LED1=LINKSPD[1], LED2=LINKSPD[2], LED3=LINK/ACTIVITY */
  542. ret = bcm_phy_modify_rdb(phydev, BCM54140_RDB_SPARE1,
  543. 0, BCM54140_RDB_SPARE1_LSLM);
  544. if (ret)
  545. return ret;
  546. ret = bcm_phy_modify_rdb(phydev, BCM54140_RDB_LED_CTRL,
  547. 0, BCM54140_RDB_LED_CTRL_ACTLINK0);
  548. if (ret)
  549. return ret;
  550. /* disable super isolate mode */
  551. return bcm_phy_modify_rdb(phydev, BCM54140_RDB_C_PWR,
  552. BCM54140_RDB_C_PWR_ISOLATE, 0);
  553. }
  554. static irqreturn_t bcm54140_handle_interrupt(struct phy_device *phydev)
  555. {
  556. int irq_status, irq_mask;
  557. irq_status = bcm_phy_read_rdb(phydev, BCM54140_RDB_ISR);
  558. if (irq_status < 0) {
  559. phy_error(phydev);
  560. return IRQ_NONE;
  561. }
  562. irq_mask = bcm_phy_read_rdb(phydev, BCM54140_RDB_IMR);
  563. if (irq_mask < 0) {
  564. phy_error(phydev);
  565. return IRQ_NONE;
  566. }
  567. irq_mask = ~irq_mask;
  568. if (!(irq_status & irq_mask))
  569. return IRQ_NONE;
  570. phy_trigger_machine(phydev);
  571. return IRQ_HANDLED;
  572. }
  573. static int bcm54140_ack_intr(struct phy_device *phydev)
  574. {
  575. int reg;
  576. /* clear pending interrupts */
  577. reg = bcm_phy_read_rdb(phydev, BCM54140_RDB_ISR);
  578. if (reg < 0)
  579. return reg;
  580. return 0;
  581. }
  582. static int bcm54140_config_intr(struct phy_device *phydev)
  583. {
  584. struct bcm54140_priv *priv = phydev->priv;
  585. static const u16 port_to_imr_bit[] = {
  586. BCM54140_RDB_TOP_IMR_PORT0, BCM54140_RDB_TOP_IMR_PORT1,
  587. BCM54140_RDB_TOP_IMR_PORT2, BCM54140_RDB_TOP_IMR_PORT3,
  588. };
  589. int reg, err;
  590. if (priv->port >= ARRAY_SIZE(port_to_imr_bit))
  591. return -EINVAL;
  592. reg = bcm54140_base_read_rdb(phydev, BCM54140_RDB_TOP_IMR);
  593. if (reg < 0)
  594. return reg;
  595. if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
  596. err = bcm54140_ack_intr(phydev);
  597. if (err)
  598. return err;
  599. reg &= ~port_to_imr_bit[priv->port];
  600. err = bcm54140_base_write_rdb(phydev, BCM54140_RDB_TOP_IMR, reg);
  601. } else {
  602. reg |= port_to_imr_bit[priv->port];
  603. err = bcm54140_base_write_rdb(phydev, BCM54140_RDB_TOP_IMR, reg);
  604. if (err)
  605. return err;
  606. err = bcm54140_ack_intr(phydev);
  607. }
  608. return err;
  609. }
  610. static int bcm54140_get_downshift(struct phy_device *phydev, u8 *data)
  611. {
  612. int val;
  613. val = bcm_phy_read_rdb(phydev, BCM54140_RDB_C_MISC_CTRL);
  614. if (val < 0)
  615. return val;
  616. if (!(val & BCM54140_RDB_C_MISC_CTRL_WS_EN)) {
  617. *data = DOWNSHIFT_DEV_DISABLE;
  618. return 0;
  619. }
  620. val = bcm_phy_read_rdb(phydev, BCM54140_RDB_SPARE2);
  621. if (val < 0)
  622. return val;
  623. if (val & BCM54140_RDB_SPARE2_WS_RTRY_DIS)
  624. *data = 1;
  625. else
  626. *data = FIELD_GET(BCM54140_RDB_SPARE2_WS_RTRY_LIMIT, val) + 2;
  627. return 0;
  628. }
  629. static int bcm54140_set_downshift(struct phy_device *phydev, u8 cnt)
  630. {
  631. u16 mask, set;
  632. int ret;
  633. if (cnt > BCM54140_MAX_DOWNSHIFT && cnt != DOWNSHIFT_DEV_DEFAULT_COUNT)
  634. return -EINVAL;
  635. if (!cnt)
  636. return bcm_phy_modify_rdb(phydev, BCM54140_RDB_C_MISC_CTRL,
  637. BCM54140_RDB_C_MISC_CTRL_WS_EN, 0);
  638. if (cnt == DOWNSHIFT_DEV_DEFAULT_COUNT)
  639. cnt = BCM54140_DEFAULT_DOWNSHIFT;
  640. if (cnt == 1) {
  641. mask = 0;
  642. set = BCM54140_RDB_SPARE2_WS_RTRY_DIS;
  643. } else {
  644. mask = BCM54140_RDB_SPARE2_WS_RTRY_DIS;
  645. mask |= BCM54140_RDB_SPARE2_WS_RTRY_LIMIT;
  646. set = FIELD_PREP(BCM54140_RDB_SPARE2_WS_RTRY_LIMIT, cnt - 2);
  647. }
  648. ret = bcm_phy_modify_rdb(phydev, BCM54140_RDB_SPARE2,
  649. mask, set);
  650. if (ret)
  651. return ret;
  652. return bcm_phy_modify_rdb(phydev, BCM54140_RDB_C_MISC_CTRL,
  653. 0, BCM54140_RDB_C_MISC_CTRL_WS_EN);
  654. }
  655. static int bcm54140_get_edpd(struct phy_device *phydev, u16 *tx_interval)
  656. {
  657. int val;
  658. val = bcm_phy_read_rdb(phydev, BCM54140_RDB_C_APWR);
  659. if (val < 0)
  660. return val;
  661. switch (FIELD_GET(BCM54140_RDB_C_APWR_APD_MODE_MASK, val)) {
  662. case BCM54140_RDB_C_APWR_APD_MODE_DIS:
  663. case BCM54140_RDB_C_APWR_APD_MODE_DIS2:
  664. *tx_interval = ETHTOOL_PHY_EDPD_DISABLE;
  665. break;
  666. case BCM54140_RDB_C_APWR_APD_MODE_EN:
  667. case BCM54140_RDB_C_APWR_APD_MODE_EN_ANEG:
  668. switch (FIELD_GET(BCM54140_RDB_C_APWR_SLP_TIM_MASK, val)) {
  669. case BCM54140_RDB_C_APWR_SLP_TIM_2_7:
  670. *tx_interval = 2700;
  671. break;
  672. case BCM54140_RDB_C_APWR_SLP_TIM_5_4:
  673. *tx_interval = 5400;
  674. break;
  675. }
  676. }
  677. return 0;
  678. }
  679. static int bcm54140_set_edpd(struct phy_device *phydev, u16 tx_interval)
  680. {
  681. u16 mask, set;
  682. mask = BCM54140_RDB_C_APWR_APD_MODE_MASK;
  683. if (tx_interval == ETHTOOL_PHY_EDPD_DISABLE)
  684. set = FIELD_PREP(BCM54140_RDB_C_APWR_APD_MODE_MASK,
  685. BCM54140_RDB_C_APWR_APD_MODE_DIS);
  686. else
  687. set = FIELD_PREP(BCM54140_RDB_C_APWR_APD_MODE_MASK,
  688. BCM54140_RDB_C_APWR_APD_MODE_EN_ANEG);
  689. /* enable single pulse mode */
  690. set |= BCM54140_RDB_C_APWR_SINGLE_PULSE;
  691. /* set sleep timer */
  692. mask |= BCM54140_RDB_C_APWR_SLP_TIM_MASK;
  693. switch (tx_interval) {
  694. case ETHTOOL_PHY_EDPD_DFLT_TX_MSECS:
  695. case ETHTOOL_PHY_EDPD_DISABLE:
  696. case 2700:
  697. set |= BCM54140_RDB_C_APWR_SLP_TIM_2_7;
  698. break;
  699. case 5400:
  700. set |= BCM54140_RDB_C_APWR_SLP_TIM_5_4;
  701. break;
  702. default:
  703. return -EINVAL;
  704. }
  705. return bcm_phy_modify_rdb(phydev, BCM54140_RDB_C_APWR, mask, set);
  706. }
  707. static int bcm54140_get_tunable(struct phy_device *phydev,
  708. struct ethtool_tunable *tuna, void *data)
  709. {
  710. switch (tuna->id) {
  711. case ETHTOOL_PHY_DOWNSHIFT:
  712. return bcm54140_get_downshift(phydev, data);
  713. case ETHTOOL_PHY_EDPD:
  714. return bcm54140_get_edpd(phydev, data);
  715. default:
  716. return -EOPNOTSUPP;
  717. }
  718. }
  719. static int bcm54140_set_tunable(struct phy_device *phydev,
  720. struct ethtool_tunable *tuna, const void *data)
  721. {
  722. switch (tuna->id) {
  723. case ETHTOOL_PHY_DOWNSHIFT:
  724. return bcm54140_set_downshift(phydev, *(const u8 *)data);
  725. case ETHTOOL_PHY_EDPD:
  726. return bcm54140_set_edpd(phydev, *(const u16 *)data);
  727. default:
  728. return -EOPNOTSUPP;
  729. }
  730. }
  731. static struct phy_driver bcm54140_drivers[] = {
  732. {
  733. .phy_id = PHY_ID_BCM54140,
  734. .phy_id_mask = BCM54140_PHY_ID_MASK,
  735. .name = "Broadcom BCM54140",
  736. .flags = PHY_POLL_CABLE_TEST,
  737. .features = PHY_GBIT_FEATURES,
  738. .config_init = bcm54140_config_init,
  739. .handle_interrupt = bcm54140_handle_interrupt,
  740. .config_intr = bcm54140_config_intr,
  741. .probe = bcm54140_probe,
  742. .suspend = genphy_suspend,
  743. .resume = genphy_resume,
  744. .soft_reset = genphy_soft_reset,
  745. .get_tunable = bcm54140_get_tunable,
  746. .set_tunable = bcm54140_set_tunable,
  747. .cable_test_start = bcm_phy_cable_test_start_rdb,
  748. .cable_test_get_status = bcm_phy_cable_test_get_status_rdb,
  749. },
  750. };
  751. module_phy_driver(bcm54140_drivers);
  752. static struct mdio_device_id __maybe_unused bcm54140_tbl[] = {
  753. { PHY_ID_BCM54140, BCM54140_PHY_ID_MASK },
  754. { }
  755. };
  756. MODULE_AUTHOR("Michael Walle");
  757. MODULE_DESCRIPTION("Broadcom BCM54140 PHY driver");
  758. MODULE_DEVICE_TABLE(mdio, bcm54140_tbl);
  759. MODULE_LICENSE("GPL");