dp83822.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842
  1. // SPDX-License-Identifier: GPL-2.0
  2. /* Driver for the Texas Instruments DP83822, DP83825 and DP83826 PHYs.
  3. *
  4. * Copyright (C) 2017 Texas Instruments Inc.
  5. */
  6. #include <linux/ethtool.h>
  7. #include <linux/etherdevice.h>
  8. #include <linux/kernel.h>
  9. #include <linux/mii.h>
  10. #include <linux/module.h>
  11. #include <linux/of.h>
  12. #include <linux/phy.h>
  13. #include <linux/netdevice.h>
  14. #include <linux/bitfield.h>
  15. #define DP83822_PHY_ID 0x2000a240
  16. #define DP83825S_PHY_ID 0x2000a140
  17. #define DP83825I_PHY_ID 0x2000a150
  18. #define DP83825CM_PHY_ID 0x2000a160
  19. #define DP83825CS_PHY_ID 0x2000a170
  20. #define DP83826C_PHY_ID 0x2000a130
  21. #define DP83826NC_PHY_ID 0x2000a110
  22. #define DP83822_DEVADDR 0x1f
  23. #define MII_DP83822_CTRL_2 0x0a
  24. #define MII_DP83822_PHYSTS 0x10
  25. #define MII_DP83822_PHYSCR 0x11
  26. #define MII_DP83822_MISR1 0x12
  27. #define MII_DP83822_MISR2 0x13
  28. #define MII_DP83822_FCSCR 0x14
  29. #define MII_DP83822_RCSR 0x17
  30. #define MII_DP83822_RESET_CTRL 0x1f
  31. #define MII_DP83822_GENCFG 0x465
  32. #define MII_DP83822_SOR1 0x467
  33. /* DP83826 specific registers */
  34. #define MII_DP83826_VOD_CFG1 0x30b
  35. #define MII_DP83826_VOD_CFG2 0x30c
  36. /* GENCFG */
  37. #define DP83822_SIG_DET_LOW BIT(0)
  38. /* Control Register 2 bits */
  39. #define DP83822_FX_ENABLE BIT(14)
  40. #define DP83822_SW_RESET BIT(15)
  41. #define DP83822_DIG_RESTART BIT(14)
  42. /* PHY STS bits */
  43. #define DP83822_PHYSTS_DUPLEX BIT(2)
  44. #define DP83822_PHYSTS_10 BIT(1)
  45. #define DP83822_PHYSTS_LINK BIT(0)
  46. /* PHYSCR Register Fields */
  47. #define DP83822_PHYSCR_INT_OE BIT(0) /* Interrupt Output Enable */
  48. #define DP83822_PHYSCR_INTEN BIT(1) /* Interrupt Enable */
  49. /* MISR1 bits */
  50. #define DP83822_RX_ERR_HF_INT_EN BIT(0)
  51. #define DP83822_FALSE_CARRIER_HF_INT_EN BIT(1)
  52. #define DP83822_ANEG_COMPLETE_INT_EN BIT(2)
  53. #define DP83822_DUP_MODE_CHANGE_INT_EN BIT(3)
  54. #define DP83822_SPEED_CHANGED_INT_EN BIT(4)
  55. #define DP83822_LINK_STAT_INT_EN BIT(5)
  56. #define DP83822_ENERGY_DET_INT_EN BIT(6)
  57. #define DP83822_LINK_QUAL_INT_EN BIT(7)
  58. /* MISR2 bits */
  59. #define DP83822_JABBER_DET_INT_EN BIT(0)
  60. #define DP83822_WOL_PKT_INT_EN BIT(1)
  61. #define DP83822_SLEEP_MODE_INT_EN BIT(2)
  62. #define DP83822_MDI_XOVER_INT_EN BIT(3)
  63. #define DP83822_LB_FIFO_INT_EN BIT(4)
  64. #define DP83822_PAGE_RX_INT_EN BIT(5)
  65. #define DP83822_ANEG_ERR_INT_EN BIT(6)
  66. #define DP83822_EEE_ERROR_CHANGE_INT_EN BIT(7)
  67. /* INT_STAT1 bits */
  68. #define DP83822_WOL_INT_EN BIT(4)
  69. #define DP83822_WOL_INT_STAT BIT(12)
  70. #define MII_DP83822_RXSOP1 0x04a5
  71. #define MII_DP83822_RXSOP2 0x04a6
  72. #define MII_DP83822_RXSOP3 0x04a7
  73. /* WoL Registers */
  74. #define MII_DP83822_WOL_CFG 0x04a0
  75. #define MII_DP83822_WOL_STAT 0x04a1
  76. #define MII_DP83822_WOL_DA1 0x04a2
  77. #define MII_DP83822_WOL_DA2 0x04a3
  78. #define MII_DP83822_WOL_DA3 0x04a4
  79. /* WoL bits */
  80. #define DP83822_WOL_MAGIC_EN BIT(0)
  81. #define DP83822_WOL_SECURE_ON BIT(5)
  82. #define DP83822_WOL_EN BIT(7)
  83. #define DP83822_WOL_INDICATION_SEL BIT(8)
  84. #define DP83822_WOL_CLR_INDICATION BIT(11)
  85. /* RCSR bits */
  86. #define DP83822_RMII_MODE_EN BIT(5)
  87. #define DP83822_RMII_MODE_SEL BIT(7)
  88. #define DP83822_RGMII_MODE_EN BIT(9)
  89. #define DP83822_RX_CLK_SHIFT BIT(12)
  90. #define DP83822_TX_CLK_SHIFT BIT(11)
  91. /* SOR1 mode */
  92. #define DP83822_STRAP_MODE1 0
  93. #define DP83822_STRAP_MODE2 BIT(0)
  94. #define DP83822_STRAP_MODE3 BIT(1)
  95. #define DP83822_STRAP_MODE4 GENMASK(1, 0)
  96. #define DP83822_COL_STRAP_MASK GENMASK(11, 10)
  97. #define DP83822_COL_SHIFT 10
  98. #define DP83822_RX_ER_STR_MASK GENMASK(9, 8)
  99. #define DP83822_RX_ER_SHIFT 8
  100. /* DP83826: VOD_CFG1 & VOD_CFG2 */
  101. #define DP83826_VOD_CFG1_MINUS_MDIX_MASK GENMASK(13, 12)
  102. #define DP83826_VOD_CFG1_MINUS_MDI_MASK GENMASK(11, 6)
  103. #define DP83826_VOD_CFG2_MINUS_MDIX_MASK GENMASK(15, 12)
  104. #define DP83826_VOD_CFG2_PLUS_MDIX_MASK GENMASK(11, 6)
  105. #define DP83826_VOD_CFG2_PLUS_MDI_MASK GENMASK(5, 0)
  106. #define DP83826_CFG_DAC_MINUS_MDIX_5_TO_4 GENMASK(5, 4)
  107. #define DP83826_CFG_DAC_MINUS_MDIX_3_TO_0 GENMASK(3, 0)
  108. #define DP83826_CFG_DAC_PERCENT_PER_STEP 625
  109. #define DP83826_CFG_DAC_PERCENT_DEFAULT 10000
  110. #define DP83826_CFG_DAC_MINUS_DEFAULT 0x30
  111. #define DP83826_CFG_DAC_PLUS_DEFAULT 0x10
  112. #define MII_DP83822_FIBER_ADVERTISE (ADVERTISED_TP | ADVERTISED_MII | \
  113. ADVERTISED_FIBRE | \
  114. ADVERTISED_Pause | ADVERTISED_Asym_Pause)
  115. struct dp83822_private {
  116. bool fx_signal_det_low;
  117. int fx_enabled;
  118. u16 fx_sd_enable;
  119. u8 cfg_dac_minus;
  120. u8 cfg_dac_plus;
  121. struct ethtool_wolinfo wol;
  122. };
  123. static int dp83822_config_wol(struct phy_device *phydev,
  124. struct ethtool_wolinfo *wol)
  125. {
  126. struct net_device *ndev = phydev->attached_dev;
  127. u16 value;
  128. const u8 *mac;
  129. if (wol->wolopts & (WAKE_MAGIC | WAKE_MAGICSECURE)) {
  130. mac = (const u8 *)ndev->dev_addr;
  131. if (!is_valid_ether_addr(mac))
  132. return -EINVAL;
  133. /* MAC addresses start with byte 5, but stored in mac[0].
  134. * 822 PHYs store bytes 4|5, 2|3, 0|1
  135. */
  136. phy_write_mmd(phydev, DP83822_DEVADDR, MII_DP83822_WOL_DA1,
  137. (mac[1] << 8) | mac[0]);
  138. phy_write_mmd(phydev, DP83822_DEVADDR, MII_DP83822_WOL_DA2,
  139. (mac[3] << 8) | mac[2]);
  140. phy_write_mmd(phydev, DP83822_DEVADDR, MII_DP83822_WOL_DA3,
  141. (mac[5] << 8) | mac[4]);
  142. value = phy_read_mmd(phydev, DP83822_DEVADDR,
  143. MII_DP83822_WOL_CFG);
  144. if (wol->wolopts & WAKE_MAGIC)
  145. value |= DP83822_WOL_MAGIC_EN;
  146. else
  147. value &= ~DP83822_WOL_MAGIC_EN;
  148. if (wol->wolopts & WAKE_MAGICSECURE) {
  149. phy_write_mmd(phydev, DP83822_DEVADDR,
  150. MII_DP83822_RXSOP1,
  151. (wol->sopass[1] << 8) | wol->sopass[0]);
  152. phy_write_mmd(phydev, DP83822_DEVADDR,
  153. MII_DP83822_RXSOP2,
  154. (wol->sopass[3] << 8) | wol->sopass[2]);
  155. phy_write_mmd(phydev, DP83822_DEVADDR,
  156. MII_DP83822_RXSOP3,
  157. (wol->sopass[5] << 8) | wol->sopass[4]);
  158. value |= DP83822_WOL_SECURE_ON;
  159. } else {
  160. value &= ~DP83822_WOL_SECURE_ON;
  161. }
  162. /* Clear any pending WoL interrupt */
  163. phy_read(phydev, MII_DP83822_MISR2);
  164. value |= DP83822_WOL_EN | DP83822_WOL_INDICATION_SEL |
  165. DP83822_WOL_CLR_INDICATION;
  166. return phy_write_mmd(phydev, DP83822_DEVADDR,
  167. MII_DP83822_WOL_CFG, value);
  168. } else {
  169. return phy_clear_bits_mmd(phydev, DP83822_DEVADDR,
  170. MII_DP83822_WOL_CFG,
  171. DP83822_WOL_EN |
  172. DP83822_WOL_MAGIC_EN |
  173. DP83822_WOL_SECURE_ON);
  174. }
  175. }
  176. static int dp83822_set_wol(struct phy_device *phydev,
  177. struct ethtool_wolinfo *wol)
  178. {
  179. struct dp83822_private *dp83822 = phydev->priv;
  180. int ret;
  181. ret = dp83822_config_wol(phydev, wol);
  182. if (!ret)
  183. memcpy(&dp83822->wol, wol, sizeof(*wol));
  184. return ret;
  185. }
  186. static void dp83822_get_wol(struct phy_device *phydev,
  187. struct ethtool_wolinfo *wol)
  188. {
  189. int value;
  190. u16 sopass_val;
  191. wol->supported = (WAKE_MAGIC | WAKE_MAGICSECURE);
  192. wol->wolopts = 0;
  193. value = phy_read_mmd(phydev, DP83822_DEVADDR, MII_DP83822_WOL_CFG);
  194. if (value & DP83822_WOL_MAGIC_EN)
  195. wol->wolopts |= WAKE_MAGIC;
  196. if (value & DP83822_WOL_SECURE_ON) {
  197. sopass_val = phy_read_mmd(phydev, DP83822_DEVADDR,
  198. MII_DP83822_RXSOP1);
  199. wol->sopass[0] = (sopass_val & 0xff);
  200. wol->sopass[1] = (sopass_val >> 8);
  201. sopass_val = phy_read_mmd(phydev, DP83822_DEVADDR,
  202. MII_DP83822_RXSOP2);
  203. wol->sopass[2] = (sopass_val & 0xff);
  204. wol->sopass[3] = (sopass_val >> 8);
  205. sopass_val = phy_read_mmd(phydev, DP83822_DEVADDR,
  206. MII_DP83822_RXSOP3);
  207. wol->sopass[4] = (sopass_val & 0xff);
  208. wol->sopass[5] = (sopass_val >> 8);
  209. wol->wolopts |= WAKE_MAGICSECURE;
  210. }
  211. /* WoL is not enabled so set wolopts to 0 */
  212. if (!(value & DP83822_WOL_EN))
  213. wol->wolopts = 0;
  214. }
  215. static int dp83822_config_intr(struct phy_device *phydev)
  216. {
  217. struct dp83822_private *dp83822 = phydev->priv;
  218. int misr_status;
  219. int physcr_status;
  220. int err;
  221. if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
  222. misr_status = phy_read(phydev, MII_DP83822_MISR1);
  223. if (misr_status < 0)
  224. return misr_status;
  225. misr_status |= (DP83822_LINK_STAT_INT_EN |
  226. DP83822_ENERGY_DET_INT_EN |
  227. DP83822_LINK_QUAL_INT_EN);
  228. if (!dp83822->fx_enabled)
  229. misr_status |= DP83822_ANEG_COMPLETE_INT_EN |
  230. DP83822_DUP_MODE_CHANGE_INT_EN |
  231. DP83822_SPEED_CHANGED_INT_EN;
  232. err = phy_write(phydev, MII_DP83822_MISR1, misr_status);
  233. if (err < 0)
  234. return err;
  235. misr_status = phy_read(phydev, MII_DP83822_MISR2);
  236. if (misr_status < 0)
  237. return misr_status;
  238. misr_status |= (DP83822_JABBER_DET_INT_EN |
  239. DP83822_SLEEP_MODE_INT_EN |
  240. DP83822_LB_FIFO_INT_EN |
  241. DP83822_PAGE_RX_INT_EN |
  242. DP83822_EEE_ERROR_CHANGE_INT_EN);
  243. if (!dp83822->fx_enabled)
  244. misr_status |= DP83822_ANEG_ERR_INT_EN |
  245. DP83822_WOL_PKT_INT_EN;
  246. err = phy_write(phydev, MII_DP83822_MISR2, misr_status);
  247. if (err < 0)
  248. return err;
  249. physcr_status = phy_read(phydev, MII_DP83822_PHYSCR);
  250. if (physcr_status < 0)
  251. return physcr_status;
  252. physcr_status |= DP83822_PHYSCR_INT_OE | DP83822_PHYSCR_INTEN;
  253. } else {
  254. err = phy_write(phydev, MII_DP83822_MISR1, 0);
  255. if (err < 0)
  256. return err;
  257. err = phy_write(phydev, MII_DP83822_MISR2, 0);
  258. if (err < 0)
  259. return err;
  260. physcr_status = phy_read(phydev, MII_DP83822_PHYSCR);
  261. if (physcr_status < 0)
  262. return physcr_status;
  263. physcr_status &= ~DP83822_PHYSCR_INTEN;
  264. }
  265. return phy_write(phydev, MII_DP83822_PHYSCR, physcr_status);
  266. }
  267. static irqreturn_t dp83822_handle_interrupt(struct phy_device *phydev)
  268. {
  269. bool trigger_machine = false;
  270. int irq_status;
  271. /* The MISR1 and MISR2 registers are holding the interrupt status in
  272. * the upper half (15:8), while the lower half (7:0) is used for
  273. * controlling the interrupt enable state of those individual interrupt
  274. * sources. To determine the possible interrupt sources, just read the
  275. * MISR* register and use it directly to know which interrupts have
  276. * been enabled previously or not.
  277. */
  278. irq_status = phy_read(phydev, MII_DP83822_MISR1);
  279. if (irq_status < 0) {
  280. phy_error(phydev);
  281. return IRQ_NONE;
  282. }
  283. if (irq_status & ((irq_status & GENMASK(7, 0)) << 8))
  284. trigger_machine = true;
  285. irq_status = phy_read(phydev, MII_DP83822_MISR2);
  286. if (irq_status < 0) {
  287. phy_error(phydev);
  288. return IRQ_NONE;
  289. }
  290. if (irq_status & ((irq_status & GENMASK(7, 0)) << 8))
  291. trigger_machine = true;
  292. if (!trigger_machine)
  293. return IRQ_NONE;
  294. phy_trigger_machine(phydev);
  295. return IRQ_HANDLED;
  296. }
  297. static int dp83822_read_status(struct phy_device *phydev)
  298. {
  299. struct dp83822_private *dp83822 = phydev->priv;
  300. int status = phy_read(phydev, MII_DP83822_PHYSTS);
  301. int ctrl2;
  302. int ret;
  303. if (dp83822->fx_enabled) {
  304. if (status & DP83822_PHYSTS_LINK) {
  305. phydev->speed = SPEED_UNKNOWN;
  306. phydev->duplex = DUPLEX_UNKNOWN;
  307. } else {
  308. ctrl2 = phy_read(phydev, MII_DP83822_CTRL_2);
  309. if (ctrl2 < 0)
  310. return ctrl2;
  311. if (!(ctrl2 & DP83822_FX_ENABLE)) {
  312. ret = phy_write(phydev, MII_DP83822_CTRL_2,
  313. DP83822_FX_ENABLE | ctrl2);
  314. if (ret < 0)
  315. return ret;
  316. }
  317. }
  318. }
  319. ret = genphy_read_status(phydev);
  320. if (ret)
  321. return ret;
  322. if (status < 0)
  323. return status;
  324. if (status & DP83822_PHYSTS_DUPLEX)
  325. phydev->duplex = DUPLEX_FULL;
  326. else
  327. phydev->duplex = DUPLEX_HALF;
  328. if (status & DP83822_PHYSTS_10)
  329. phydev->speed = SPEED_10;
  330. else
  331. phydev->speed = SPEED_100;
  332. return 0;
  333. }
  334. static int dp83822_config_init(struct phy_device *phydev)
  335. {
  336. struct dp83822_private *dp83822 = phydev->priv;
  337. struct device *dev = &phydev->mdio.dev;
  338. int rgmii_delay = 0;
  339. s32 rx_int_delay;
  340. s32 tx_int_delay;
  341. int err = 0;
  342. int bmcr;
  343. if (phy_interface_is_rgmii(phydev)) {
  344. rx_int_delay = phy_get_internal_delay(phydev, dev, NULL, 0,
  345. true);
  346. /* Set DP83822_RX_CLK_SHIFT to enable rx clk internal delay */
  347. if (rx_int_delay > 0)
  348. rgmii_delay |= DP83822_RX_CLK_SHIFT;
  349. tx_int_delay = phy_get_internal_delay(phydev, dev, NULL, 0,
  350. false);
  351. /* Set DP83822_TX_CLK_SHIFT to disable tx clk internal delay */
  352. if (tx_int_delay <= 0)
  353. rgmii_delay |= DP83822_TX_CLK_SHIFT;
  354. err = phy_modify_mmd(phydev, DP83822_DEVADDR, MII_DP83822_RCSR,
  355. DP83822_RX_CLK_SHIFT | DP83822_TX_CLK_SHIFT, rgmii_delay);
  356. if (err)
  357. return err;
  358. err = phy_set_bits_mmd(phydev, DP83822_DEVADDR,
  359. MII_DP83822_RCSR, DP83822_RGMII_MODE_EN);
  360. if (err)
  361. return err;
  362. } else {
  363. err = phy_clear_bits_mmd(phydev, DP83822_DEVADDR,
  364. MII_DP83822_RCSR, DP83822_RGMII_MODE_EN);
  365. if (err)
  366. return err;
  367. }
  368. if (dp83822->fx_enabled) {
  369. err = phy_modify(phydev, MII_DP83822_CTRL_2,
  370. DP83822_FX_ENABLE, 1);
  371. if (err < 0)
  372. return err;
  373. /* Only allow advertising what this PHY supports */
  374. linkmode_and(phydev->advertising, phydev->advertising,
  375. phydev->supported);
  376. linkmode_set_bit(ETHTOOL_LINK_MODE_FIBRE_BIT,
  377. phydev->supported);
  378. linkmode_set_bit(ETHTOOL_LINK_MODE_FIBRE_BIT,
  379. phydev->advertising);
  380. linkmode_set_bit(ETHTOOL_LINK_MODE_100baseFX_Full_BIT,
  381. phydev->supported);
  382. linkmode_set_bit(ETHTOOL_LINK_MODE_100baseFX_Half_BIT,
  383. phydev->supported);
  384. linkmode_set_bit(ETHTOOL_LINK_MODE_100baseFX_Full_BIT,
  385. phydev->advertising);
  386. linkmode_set_bit(ETHTOOL_LINK_MODE_100baseFX_Half_BIT,
  387. phydev->advertising);
  388. /* Auto neg is not supported in fiber mode */
  389. bmcr = phy_read(phydev, MII_BMCR);
  390. if (bmcr < 0)
  391. return bmcr;
  392. if (bmcr & BMCR_ANENABLE) {
  393. err = phy_modify(phydev, MII_BMCR, BMCR_ANENABLE, 0);
  394. if (err < 0)
  395. return err;
  396. }
  397. phydev->autoneg = AUTONEG_DISABLE;
  398. linkmode_clear_bit(ETHTOOL_LINK_MODE_Autoneg_BIT,
  399. phydev->supported);
  400. linkmode_clear_bit(ETHTOOL_LINK_MODE_Autoneg_BIT,
  401. phydev->advertising);
  402. /* Setup fiber advertisement */
  403. err = phy_modify_changed(phydev, MII_ADVERTISE,
  404. MII_DP83822_FIBER_ADVERTISE,
  405. MII_DP83822_FIBER_ADVERTISE);
  406. if (err < 0)
  407. return err;
  408. if (dp83822->fx_signal_det_low) {
  409. err = phy_set_bits_mmd(phydev, DP83822_DEVADDR,
  410. MII_DP83822_GENCFG,
  411. DP83822_SIG_DET_LOW);
  412. if (err)
  413. return err;
  414. }
  415. }
  416. return dp83822_config_wol(phydev, &dp83822->wol);
  417. }
  418. static int dp83826_config_rmii_mode(struct phy_device *phydev)
  419. {
  420. struct device *dev = &phydev->mdio.dev;
  421. const char *of_val;
  422. int ret;
  423. if (!device_property_read_string(dev, "ti,rmii-mode", &of_val)) {
  424. if (strcmp(of_val, "master") == 0) {
  425. ret = phy_clear_bits_mmd(phydev, DP83822_DEVADDR, MII_DP83822_RCSR,
  426. DP83822_RMII_MODE_SEL);
  427. } else if (strcmp(of_val, "slave") == 0) {
  428. ret = phy_set_bits_mmd(phydev, DP83822_DEVADDR, MII_DP83822_RCSR,
  429. DP83822_RMII_MODE_SEL);
  430. } else {
  431. phydev_err(phydev, "Invalid value for ti,rmii-mode property (%s)\n",
  432. of_val);
  433. ret = -EINVAL;
  434. }
  435. if (ret)
  436. return ret;
  437. }
  438. return 0;
  439. }
  440. static int dp83826_config_init(struct phy_device *phydev)
  441. {
  442. struct dp83822_private *dp83822 = phydev->priv;
  443. u16 val, mask;
  444. int ret;
  445. if (phydev->interface == PHY_INTERFACE_MODE_RMII) {
  446. ret = phy_set_bits_mmd(phydev, DP83822_DEVADDR, MII_DP83822_RCSR,
  447. DP83822_RMII_MODE_EN);
  448. if (ret)
  449. return ret;
  450. ret = dp83826_config_rmii_mode(phydev);
  451. if (ret)
  452. return ret;
  453. } else {
  454. ret = phy_clear_bits_mmd(phydev, DP83822_DEVADDR, MII_DP83822_RCSR,
  455. DP83822_RMII_MODE_EN);
  456. if (ret)
  457. return ret;
  458. }
  459. if (dp83822->cfg_dac_minus != DP83826_CFG_DAC_MINUS_DEFAULT) {
  460. val = FIELD_PREP(DP83826_VOD_CFG1_MINUS_MDI_MASK, dp83822->cfg_dac_minus) |
  461. FIELD_PREP(DP83826_VOD_CFG1_MINUS_MDIX_MASK,
  462. FIELD_GET(DP83826_CFG_DAC_MINUS_MDIX_5_TO_4,
  463. dp83822->cfg_dac_minus));
  464. mask = DP83826_VOD_CFG1_MINUS_MDIX_MASK | DP83826_VOD_CFG1_MINUS_MDI_MASK;
  465. ret = phy_modify_mmd(phydev, DP83822_DEVADDR, MII_DP83826_VOD_CFG1, mask, val);
  466. if (ret)
  467. return ret;
  468. val = FIELD_PREP(DP83826_VOD_CFG2_MINUS_MDIX_MASK,
  469. FIELD_GET(DP83826_CFG_DAC_MINUS_MDIX_3_TO_0,
  470. dp83822->cfg_dac_minus));
  471. mask = DP83826_VOD_CFG2_MINUS_MDIX_MASK;
  472. ret = phy_modify_mmd(phydev, DP83822_DEVADDR, MII_DP83826_VOD_CFG2, mask, val);
  473. if (ret)
  474. return ret;
  475. }
  476. if (dp83822->cfg_dac_plus != DP83826_CFG_DAC_PLUS_DEFAULT) {
  477. val = FIELD_PREP(DP83826_VOD_CFG2_PLUS_MDIX_MASK, dp83822->cfg_dac_plus) |
  478. FIELD_PREP(DP83826_VOD_CFG2_PLUS_MDI_MASK, dp83822->cfg_dac_plus);
  479. mask = DP83826_VOD_CFG2_PLUS_MDIX_MASK | DP83826_VOD_CFG2_PLUS_MDI_MASK;
  480. ret = phy_modify_mmd(phydev, DP83822_DEVADDR, MII_DP83826_VOD_CFG2, mask, val);
  481. if (ret)
  482. return ret;
  483. }
  484. return dp83822_config_wol(phydev, &dp83822->wol);
  485. }
  486. static int dp8382x_config_init(struct phy_device *phydev)
  487. {
  488. struct dp83822_private *dp83822 = phydev->priv;
  489. return dp83822_config_wol(phydev, &dp83822->wol);
  490. }
  491. static int dp83822_phy_reset(struct phy_device *phydev)
  492. {
  493. int err;
  494. err = phy_write(phydev, MII_DP83822_RESET_CTRL, DP83822_SW_RESET);
  495. if (err < 0)
  496. return err;
  497. return phydev->drv->config_init(phydev);
  498. }
  499. #ifdef CONFIG_OF_MDIO
  500. static int dp83822_of_init(struct phy_device *phydev)
  501. {
  502. struct dp83822_private *dp83822 = phydev->priv;
  503. struct device *dev = &phydev->mdio.dev;
  504. /* Signal detection for the PHY is only enabled if the FX_EN and the
  505. * SD_EN pins are strapped. Signal detection can only enabled if FX_EN
  506. * is strapped otherwise signal detection is disabled for the PHY.
  507. */
  508. if (dp83822->fx_enabled && dp83822->fx_sd_enable)
  509. dp83822->fx_signal_det_low = device_property_present(dev,
  510. "ti,link-loss-low");
  511. if (!dp83822->fx_enabled)
  512. dp83822->fx_enabled = device_property_present(dev,
  513. "ti,fiber-mode");
  514. return 0;
  515. }
  516. static int dp83826_to_dac_minus_one_regval(int percent)
  517. {
  518. int tmp = DP83826_CFG_DAC_PERCENT_DEFAULT - percent;
  519. return tmp / DP83826_CFG_DAC_PERCENT_PER_STEP;
  520. }
  521. static int dp83826_to_dac_plus_one_regval(int percent)
  522. {
  523. int tmp = percent - DP83826_CFG_DAC_PERCENT_DEFAULT;
  524. return tmp / DP83826_CFG_DAC_PERCENT_PER_STEP;
  525. }
  526. static void dp83826_of_init(struct phy_device *phydev)
  527. {
  528. struct dp83822_private *dp83822 = phydev->priv;
  529. struct device *dev = &phydev->mdio.dev;
  530. u32 val;
  531. dp83822->cfg_dac_minus = DP83826_CFG_DAC_MINUS_DEFAULT;
  532. if (!device_property_read_u32(dev, "ti,cfg-dac-minus-one-bp", &val))
  533. dp83822->cfg_dac_minus += dp83826_to_dac_minus_one_regval(val);
  534. dp83822->cfg_dac_plus = DP83826_CFG_DAC_PLUS_DEFAULT;
  535. if (!device_property_read_u32(dev, "ti,cfg-dac-plus-one-bp", &val))
  536. dp83822->cfg_dac_plus += dp83826_to_dac_plus_one_regval(val);
  537. }
  538. #else
  539. static int dp83822_of_init(struct phy_device *phydev)
  540. {
  541. return 0;
  542. }
  543. static void dp83826_of_init(struct phy_device *phydev)
  544. {
  545. }
  546. #endif /* CONFIG_OF_MDIO */
  547. static int dp83822_read_straps(struct phy_device *phydev)
  548. {
  549. struct dp83822_private *dp83822 = phydev->priv;
  550. int fx_enabled, fx_sd_enable;
  551. int val;
  552. val = phy_read_mmd(phydev, DP83822_DEVADDR, MII_DP83822_SOR1);
  553. if (val < 0)
  554. return val;
  555. phydev_dbg(phydev, "SOR1 strap register: 0x%04x\n", val);
  556. fx_enabled = (val & DP83822_COL_STRAP_MASK) >> DP83822_COL_SHIFT;
  557. if (fx_enabled == DP83822_STRAP_MODE2 ||
  558. fx_enabled == DP83822_STRAP_MODE3)
  559. dp83822->fx_enabled = 1;
  560. if (dp83822->fx_enabled) {
  561. fx_sd_enable = (val & DP83822_RX_ER_STR_MASK) >> DP83822_RX_ER_SHIFT;
  562. if (fx_sd_enable == DP83822_STRAP_MODE3 ||
  563. fx_sd_enable == DP83822_STRAP_MODE4)
  564. dp83822->fx_sd_enable = 1;
  565. }
  566. return 0;
  567. }
  568. static int dp8382x_probe(struct phy_device *phydev)
  569. {
  570. struct dp83822_private *dp83822;
  571. dp83822 = devm_kzalloc(&phydev->mdio.dev, sizeof(*dp83822),
  572. GFP_KERNEL);
  573. if (!dp83822)
  574. return -ENOMEM;
  575. phydev->priv = dp83822;
  576. return 0;
  577. }
  578. static int dp83822_probe(struct phy_device *phydev)
  579. {
  580. struct dp83822_private *dp83822;
  581. int ret;
  582. ret = dp8382x_probe(phydev);
  583. if (ret)
  584. return ret;
  585. dp83822 = phydev->priv;
  586. ret = dp83822_read_straps(phydev);
  587. if (ret)
  588. return ret;
  589. dp83822_of_init(phydev);
  590. if (dp83822->fx_enabled)
  591. phydev->port = PORT_FIBRE;
  592. return 0;
  593. }
  594. static int dp83826_probe(struct phy_device *phydev)
  595. {
  596. int ret;
  597. ret = dp8382x_probe(phydev);
  598. if (ret)
  599. return ret;
  600. dp83826_of_init(phydev);
  601. return 0;
  602. }
  603. static int dp83822_suspend(struct phy_device *phydev)
  604. {
  605. int value;
  606. value = phy_read_mmd(phydev, DP83822_DEVADDR, MII_DP83822_WOL_CFG);
  607. if (!(value & DP83822_WOL_EN))
  608. genphy_suspend(phydev);
  609. return 0;
  610. }
  611. static int dp83822_resume(struct phy_device *phydev)
  612. {
  613. int value;
  614. genphy_resume(phydev);
  615. value = phy_read_mmd(phydev, DP83822_DEVADDR, MII_DP83822_WOL_CFG);
  616. phy_write_mmd(phydev, DP83822_DEVADDR, MII_DP83822_WOL_CFG, value |
  617. DP83822_WOL_CLR_INDICATION);
  618. return 0;
  619. }
  620. #define DP83822_PHY_DRIVER(_id, _name) \
  621. { \
  622. PHY_ID_MATCH_MODEL(_id), \
  623. .name = (_name), \
  624. /* PHY_BASIC_FEATURES */ \
  625. .probe = dp83822_probe, \
  626. .soft_reset = dp83822_phy_reset, \
  627. .config_init = dp83822_config_init, \
  628. .read_status = dp83822_read_status, \
  629. .get_wol = dp83822_get_wol, \
  630. .set_wol = dp83822_set_wol, \
  631. .config_intr = dp83822_config_intr, \
  632. .handle_interrupt = dp83822_handle_interrupt, \
  633. .suspend = dp83822_suspend, \
  634. .resume = dp83822_resume, \
  635. }
  636. #define DP83826_PHY_DRIVER(_id, _name) \
  637. { \
  638. PHY_ID_MATCH_MODEL(_id), \
  639. .name = (_name), \
  640. /* PHY_BASIC_FEATURES */ \
  641. .probe = dp83826_probe, \
  642. .soft_reset = dp83822_phy_reset, \
  643. .config_init = dp83826_config_init, \
  644. .get_wol = dp83822_get_wol, \
  645. .set_wol = dp83822_set_wol, \
  646. .config_intr = dp83822_config_intr, \
  647. .handle_interrupt = dp83822_handle_interrupt, \
  648. .suspend = dp83822_suspend, \
  649. .resume = dp83822_resume, \
  650. }
  651. #define DP8382X_PHY_DRIVER(_id, _name) \
  652. { \
  653. PHY_ID_MATCH_MODEL(_id), \
  654. .name = (_name), \
  655. /* PHY_BASIC_FEATURES */ \
  656. .probe = dp8382x_probe, \
  657. .soft_reset = dp83822_phy_reset, \
  658. .config_init = dp8382x_config_init, \
  659. .get_wol = dp83822_get_wol, \
  660. .set_wol = dp83822_set_wol, \
  661. .config_intr = dp83822_config_intr, \
  662. .handle_interrupt = dp83822_handle_interrupt, \
  663. .suspend = dp83822_suspend, \
  664. .resume = dp83822_resume, \
  665. }
  666. static struct phy_driver dp83822_driver[] = {
  667. DP83822_PHY_DRIVER(DP83822_PHY_ID, "TI DP83822"),
  668. DP8382X_PHY_DRIVER(DP83825I_PHY_ID, "TI DP83825I"),
  669. DP83826_PHY_DRIVER(DP83826C_PHY_ID, "TI DP83826C"),
  670. DP83826_PHY_DRIVER(DP83826NC_PHY_ID, "TI DP83826NC"),
  671. DP8382X_PHY_DRIVER(DP83825S_PHY_ID, "TI DP83825S"),
  672. DP8382X_PHY_DRIVER(DP83825CM_PHY_ID, "TI DP83825M"),
  673. DP8382X_PHY_DRIVER(DP83825CS_PHY_ID, "TI DP83825CS"),
  674. };
  675. module_phy_driver(dp83822_driver);
  676. static struct mdio_device_id __maybe_unused dp83822_tbl[] = {
  677. { DP83822_PHY_ID, 0xfffffff0 },
  678. { DP83825I_PHY_ID, 0xfffffff0 },
  679. { DP83826C_PHY_ID, 0xfffffff0 },
  680. { DP83826NC_PHY_ID, 0xfffffff0 },
  681. { DP83825S_PHY_ID, 0xfffffff0 },
  682. { DP83825CM_PHY_ID, 0xfffffff0 },
  683. { DP83825CS_PHY_ID, 0xfffffff0 },
  684. { },
  685. };
  686. MODULE_DEVICE_TABLE(mdio, dp83822_tbl);
  687. MODULE_DESCRIPTION("Texas Instruments DP83822 PHY driver");
  688. MODULE_AUTHOR("Dan Murphy <dmurphy@ti.com");
  689. MODULE_LICENSE("GPL v2");