dp83869.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940
  1. // SPDX-License-Identifier: GPL-2.0
  2. /* Driver for the Texas Instruments DP83869 PHY
  3. * Copyright (C) 2019 Texas Instruments Inc.
  4. */
  5. #include <linux/ethtool.h>
  6. #include <linux/etherdevice.h>
  7. #include <linux/kernel.h>
  8. #include <linux/mii.h>
  9. #include <linux/module.h>
  10. #include <linux/of.h>
  11. #include <linux/phy.h>
  12. #include <linux/delay.h>
  13. #include <linux/bitfield.h>
  14. #include <dt-bindings/net/ti-dp83869.h>
  15. #define DP83869_PHY_ID 0x2000a0f1
  16. #define DP83561_PHY_ID 0x2000a1a4
  17. #define DP83869_DEVADDR 0x1f
  18. #define MII_DP83869_PHYCTRL 0x10
  19. #define MII_DP83869_MICR 0x12
  20. #define MII_DP83869_ISR 0x13
  21. #define DP83869_CFG2 0x14
  22. #define DP83869_CTRL 0x1f
  23. #define DP83869_CFG4 0x1e
  24. /* Extended Registers */
  25. #define DP83869_GEN_CFG3 0x0031
  26. #define DP83869_RGMIICTL 0x0032
  27. #define DP83869_STRAP_STS1 0x006e
  28. #define DP83869_RGMIIDCTL 0x0086
  29. #define DP83869_RXFCFG 0x0134
  30. #define DP83869_RXFPMD1 0x0136
  31. #define DP83869_RXFPMD2 0x0137
  32. #define DP83869_RXFPMD3 0x0138
  33. #define DP83869_RXFSOP1 0x0139
  34. #define DP83869_RXFSOP2 0x013A
  35. #define DP83869_RXFSOP3 0x013B
  36. #define DP83869_IO_MUX_CFG 0x0170
  37. #define DP83869_OP_MODE 0x01df
  38. #define DP83869_FX_CTRL 0x0c00
  39. #define DP83869_SW_RESET BIT(15)
  40. #define DP83869_SW_RESTART BIT(14)
  41. /* MICR Interrupt bits */
  42. #define MII_DP83869_MICR_AN_ERR_INT_EN BIT(15)
  43. #define MII_DP83869_MICR_SPEED_CHNG_INT_EN BIT(14)
  44. #define MII_DP83869_MICR_DUP_MODE_CHNG_INT_EN BIT(13)
  45. #define MII_DP83869_MICR_PAGE_RXD_INT_EN BIT(12)
  46. #define MII_DP83869_MICR_AUTONEG_COMP_INT_EN BIT(11)
  47. #define MII_DP83869_MICR_LINK_STS_CHNG_INT_EN BIT(10)
  48. #define MII_DP83869_MICR_FALSE_CARRIER_INT_EN BIT(8)
  49. #define MII_DP83869_MICR_SLEEP_MODE_CHNG_INT_EN BIT(4)
  50. #define MII_DP83869_MICR_WOL_INT_EN BIT(3)
  51. #define MII_DP83869_MICR_XGMII_ERR_INT_EN BIT(2)
  52. #define MII_DP83869_MICR_POL_CHNG_INT_EN BIT(1)
  53. #define MII_DP83869_MICR_JABBER_INT_EN BIT(0)
  54. #define MII_DP83869_BMCR_DEFAULT (BMCR_ANENABLE | \
  55. BMCR_FULLDPLX | \
  56. BMCR_SPEED1000)
  57. #define MII_DP83869_FIBER_ADVERTISE (ADVERTISED_FIBRE | \
  58. ADVERTISED_Pause | \
  59. ADVERTISED_Asym_Pause)
  60. /* This is the same bit mask as the BMCR so re-use the BMCR default */
  61. #define DP83869_FX_CTRL_DEFAULT MII_DP83869_BMCR_DEFAULT
  62. /* CFG1 bits */
  63. #define DP83869_CFG1_DEFAULT (ADVERTISE_1000HALF | \
  64. ADVERTISE_1000FULL | \
  65. CTL1000_AS_MASTER)
  66. /* RGMIICTL bits */
  67. #define DP83869_RGMII_TX_CLK_DELAY_EN BIT(1)
  68. #define DP83869_RGMII_RX_CLK_DELAY_EN BIT(0)
  69. /* RGMIIDCTL */
  70. #define DP83869_RGMII_CLK_DELAY_SHIFT 4
  71. #define DP83869_CLK_DELAY_DEF 7
  72. /* STRAP_STS1 bits */
  73. #define DP83869_STRAP_OP_MODE_MASK GENMASK(2, 0)
  74. #define DP83869_STRAP_STS1_RESERVED BIT(11)
  75. #define DP83869_STRAP_MIRROR_ENABLED BIT(12)
  76. /* PHYCTRL bits */
  77. #define DP83869_RX_FIFO_SHIFT 12
  78. #define DP83869_TX_FIFO_SHIFT 14
  79. /* PHY_CTRL lower bytes 0x48 are declared as reserved */
  80. #define DP83869_PHY_CTRL_DEFAULT 0x48
  81. #define DP83869_PHYCR_FIFO_DEPTH_MASK GENMASK(15, 12)
  82. #define DP83869_PHYCR_RESERVED_MASK BIT(11)
  83. /* IO_MUX_CFG bits */
  84. #define DP83869_IO_MUX_CFG_IO_IMPEDANCE_CTRL 0x1f
  85. #define DP83869_IO_MUX_CFG_IO_IMPEDANCE_MAX 0x0
  86. #define DP83869_IO_MUX_CFG_IO_IMPEDANCE_MIN 0x1f
  87. #define DP83869_IO_MUX_CFG_CLK_O_SEL_MASK (0x1f << 8)
  88. #define DP83869_IO_MUX_CFG_CLK_O_SEL_SHIFT 8
  89. /* CFG3 bits */
  90. #define DP83869_CFG3_PORT_MIRROR_EN BIT(0)
  91. /* CFG4 bits */
  92. #define DP83869_INT_OE BIT(7)
  93. /* OP MODE */
  94. #define DP83869_OP_MODE_MII BIT(5)
  95. #define DP83869_SGMII_RGMII_BRIDGE BIT(6)
  96. /* RXFCFG bits*/
  97. #define DP83869_WOL_MAGIC_EN BIT(0)
  98. #define DP83869_WOL_PATTERN_EN BIT(1)
  99. #define DP83869_WOL_BCAST_EN BIT(2)
  100. #define DP83869_WOL_UCAST_EN BIT(4)
  101. #define DP83869_WOL_SEC_EN BIT(5)
  102. #define DP83869_WOL_ENH_MAC BIT(7)
  103. /* CFG2 bits */
  104. #define DP83869_DOWNSHIFT_EN (BIT(8) | BIT(9))
  105. #define DP83869_DOWNSHIFT_ATTEMPT_MASK (BIT(10) | BIT(11))
  106. #define DP83869_DOWNSHIFT_1_COUNT_VAL 0
  107. #define DP83869_DOWNSHIFT_2_COUNT_VAL 1
  108. #define DP83869_DOWNSHIFT_4_COUNT_VAL 2
  109. #define DP83869_DOWNSHIFT_8_COUNT_VAL 3
  110. #define DP83869_DOWNSHIFT_1_COUNT 1
  111. #define DP83869_DOWNSHIFT_2_COUNT 2
  112. #define DP83869_DOWNSHIFT_4_COUNT 4
  113. #define DP83869_DOWNSHIFT_8_COUNT 8
  114. enum {
  115. DP83869_PORT_MIRRORING_KEEP,
  116. DP83869_PORT_MIRRORING_EN,
  117. DP83869_PORT_MIRRORING_DIS,
  118. };
  119. struct dp83869_private {
  120. int tx_fifo_depth;
  121. int rx_fifo_depth;
  122. s32 rx_int_delay;
  123. s32 tx_int_delay;
  124. int io_impedance;
  125. int port_mirroring;
  126. bool rxctrl_strap_quirk;
  127. int clk_output_sel;
  128. int mode;
  129. };
  130. static int dp83869_config_aneg(struct phy_device *phydev)
  131. {
  132. struct dp83869_private *dp83869 = phydev->priv;
  133. if (dp83869->mode != DP83869_RGMII_1000_BASE)
  134. return genphy_config_aneg(phydev);
  135. return genphy_c37_config_aneg(phydev);
  136. }
  137. static int dp83869_read_status(struct phy_device *phydev)
  138. {
  139. struct dp83869_private *dp83869 = phydev->priv;
  140. bool changed;
  141. int ret;
  142. if (dp83869->mode == DP83869_RGMII_1000_BASE)
  143. return genphy_c37_read_status(phydev, &changed);
  144. ret = genphy_read_status(phydev);
  145. if (ret)
  146. return ret;
  147. if (dp83869->mode == DP83869_RGMII_100_BASE) {
  148. if (phydev->link) {
  149. phydev->speed = SPEED_100;
  150. } else {
  151. phydev->speed = SPEED_UNKNOWN;
  152. phydev->duplex = DUPLEX_UNKNOWN;
  153. }
  154. }
  155. return 0;
  156. }
  157. static int dp83869_ack_interrupt(struct phy_device *phydev)
  158. {
  159. int err = phy_read(phydev, MII_DP83869_ISR);
  160. if (err < 0)
  161. return err;
  162. return 0;
  163. }
  164. static int dp83869_config_intr(struct phy_device *phydev)
  165. {
  166. int micr_status = 0, err;
  167. if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
  168. err = dp83869_ack_interrupt(phydev);
  169. if (err)
  170. return err;
  171. micr_status = phy_read(phydev, MII_DP83869_MICR);
  172. if (micr_status < 0)
  173. return micr_status;
  174. micr_status |=
  175. (MII_DP83869_MICR_AN_ERR_INT_EN |
  176. MII_DP83869_MICR_SPEED_CHNG_INT_EN |
  177. MII_DP83869_MICR_AUTONEG_COMP_INT_EN |
  178. MII_DP83869_MICR_LINK_STS_CHNG_INT_EN |
  179. MII_DP83869_MICR_DUP_MODE_CHNG_INT_EN |
  180. MII_DP83869_MICR_SLEEP_MODE_CHNG_INT_EN);
  181. err = phy_write(phydev, MII_DP83869_MICR, micr_status);
  182. } else {
  183. err = phy_write(phydev, MII_DP83869_MICR, micr_status);
  184. if (err)
  185. return err;
  186. err = dp83869_ack_interrupt(phydev);
  187. }
  188. return err;
  189. }
  190. static irqreturn_t dp83869_handle_interrupt(struct phy_device *phydev)
  191. {
  192. int irq_status, irq_enabled;
  193. irq_status = phy_read(phydev, MII_DP83869_ISR);
  194. if (irq_status < 0) {
  195. phy_error(phydev);
  196. return IRQ_NONE;
  197. }
  198. irq_enabled = phy_read(phydev, MII_DP83869_MICR);
  199. if (irq_enabled < 0) {
  200. phy_error(phydev);
  201. return IRQ_NONE;
  202. }
  203. if (!(irq_status & irq_enabled))
  204. return IRQ_NONE;
  205. phy_trigger_machine(phydev);
  206. return IRQ_HANDLED;
  207. }
  208. static int dp83869_set_wol(struct phy_device *phydev,
  209. struct ethtool_wolinfo *wol)
  210. {
  211. struct net_device *ndev = phydev->attached_dev;
  212. int val_rxcfg, val_micr;
  213. const u8 *mac;
  214. int ret;
  215. val_rxcfg = phy_read_mmd(phydev, DP83869_DEVADDR, DP83869_RXFCFG);
  216. if (val_rxcfg < 0)
  217. return val_rxcfg;
  218. val_micr = phy_read(phydev, MII_DP83869_MICR);
  219. if (val_micr < 0)
  220. return val_micr;
  221. if (wol->wolopts & (WAKE_MAGIC | WAKE_MAGICSECURE | WAKE_UCAST |
  222. WAKE_BCAST)) {
  223. val_rxcfg |= DP83869_WOL_ENH_MAC;
  224. val_micr |= MII_DP83869_MICR_WOL_INT_EN;
  225. if (wol->wolopts & WAKE_MAGIC ||
  226. wol->wolopts & WAKE_MAGICSECURE) {
  227. mac = (const u8 *)ndev->dev_addr;
  228. if (!is_valid_ether_addr(mac))
  229. return -EINVAL;
  230. ret = phy_write_mmd(phydev, DP83869_DEVADDR,
  231. DP83869_RXFPMD1,
  232. mac[1] << 8 | mac[0]);
  233. if (ret)
  234. return ret;
  235. ret = phy_write_mmd(phydev, DP83869_DEVADDR,
  236. DP83869_RXFPMD2,
  237. mac[3] << 8 | mac[2]);
  238. if (ret)
  239. return ret;
  240. ret = phy_write_mmd(phydev, DP83869_DEVADDR,
  241. DP83869_RXFPMD3,
  242. mac[5] << 8 | mac[4]);
  243. if (ret)
  244. return ret;
  245. val_rxcfg |= DP83869_WOL_MAGIC_EN;
  246. } else {
  247. val_rxcfg &= ~DP83869_WOL_MAGIC_EN;
  248. }
  249. if (wol->wolopts & WAKE_MAGICSECURE) {
  250. ret = phy_write_mmd(phydev, DP83869_DEVADDR,
  251. DP83869_RXFSOP1,
  252. (wol->sopass[1] << 8) | wol->sopass[0]);
  253. if (ret)
  254. return ret;
  255. ret = phy_write_mmd(phydev, DP83869_DEVADDR,
  256. DP83869_RXFSOP2,
  257. (wol->sopass[3] << 8) | wol->sopass[2]);
  258. if (ret)
  259. return ret;
  260. ret = phy_write_mmd(phydev, DP83869_DEVADDR,
  261. DP83869_RXFSOP3,
  262. (wol->sopass[5] << 8) | wol->sopass[4]);
  263. if (ret)
  264. return ret;
  265. val_rxcfg |= DP83869_WOL_SEC_EN;
  266. } else {
  267. val_rxcfg &= ~DP83869_WOL_SEC_EN;
  268. }
  269. if (wol->wolopts & WAKE_UCAST)
  270. val_rxcfg |= DP83869_WOL_UCAST_EN;
  271. else
  272. val_rxcfg &= ~DP83869_WOL_UCAST_EN;
  273. if (wol->wolopts & WAKE_BCAST)
  274. val_rxcfg |= DP83869_WOL_BCAST_EN;
  275. else
  276. val_rxcfg &= ~DP83869_WOL_BCAST_EN;
  277. } else {
  278. val_rxcfg &= ~DP83869_WOL_ENH_MAC;
  279. val_micr &= ~MII_DP83869_MICR_WOL_INT_EN;
  280. }
  281. ret = phy_write_mmd(phydev, DP83869_DEVADDR, DP83869_RXFCFG, val_rxcfg);
  282. if (ret)
  283. return ret;
  284. return phy_write(phydev, MII_DP83869_MICR, val_micr);
  285. }
  286. static void dp83869_get_wol(struct phy_device *phydev,
  287. struct ethtool_wolinfo *wol)
  288. {
  289. int value, sopass_val;
  290. wol->supported = (WAKE_UCAST | WAKE_BCAST | WAKE_MAGIC |
  291. WAKE_MAGICSECURE);
  292. wol->wolopts = 0;
  293. value = phy_read_mmd(phydev, DP83869_DEVADDR, DP83869_RXFCFG);
  294. if (value < 0) {
  295. phydev_err(phydev, "Failed to read RX CFG\n");
  296. return;
  297. }
  298. if (value & DP83869_WOL_UCAST_EN)
  299. wol->wolopts |= WAKE_UCAST;
  300. if (value & DP83869_WOL_BCAST_EN)
  301. wol->wolopts |= WAKE_BCAST;
  302. if (value & DP83869_WOL_MAGIC_EN)
  303. wol->wolopts |= WAKE_MAGIC;
  304. if (value & DP83869_WOL_SEC_EN) {
  305. sopass_val = phy_read_mmd(phydev, DP83869_DEVADDR,
  306. DP83869_RXFSOP1);
  307. if (sopass_val < 0) {
  308. phydev_err(phydev, "Failed to read RX SOP 1\n");
  309. return;
  310. }
  311. wol->sopass[0] = (sopass_val & 0xff);
  312. wol->sopass[1] = (sopass_val >> 8);
  313. sopass_val = phy_read_mmd(phydev, DP83869_DEVADDR,
  314. DP83869_RXFSOP2);
  315. if (sopass_val < 0) {
  316. phydev_err(phydev, "Failed to read RX SOP 2\n");
  317. return;
  318. }
  319. wol->sopass[2] = (sopass_val & 0xff);
  320. wol->sopass[3] = (sopass_val >> 8);
  321. sopass_val = phy_read_mmd(phydev, DP83869_DEVADDR,
  322. DP83869_RXFSOP3);
  323. if (sopass_val < 0) {
  324. phydev_err(phydev, "Failed to read RX SOP 3\n");
  325. return;
  326. }
  327. wol->sopass[4] = (sopass_val & 0xff);
  328. wol->sopass[5] = (sopass_val >> 8);
  329. wol->wolopts |= WAKE_MAGICSECURE;
  330. }
  331. if (!(value & DP83869_WOL_ENH_MAC))
  332. wol->wolopts = 0;
  333. }
  334. static int dp83869_get_downshift(struct phy_device *phydev, u8 *data)
  335. {
  336. int val, cnt, enable, count;
  337. val = phy_read(phydev, DP83869_CFG2);
  338. if (val < 0)
  339. return val;
  340. enable = FIELD_GET(DP83869_DOWNSHIFT_EN, val);
  341. cnt = FIELD_GET(DP83869_DOWNSHIFT_ATTEMPT_MASK, val);
  342. switch (cnt) {
  343. case DP83869_DOWNSHIFT_1_COUNT_VAL:
  344. count = DP83869_DOWNSHIFT_1_COUNT;
  345. break;
  346. case DP83869_DOWNSHIFT_2_COUNT_VAL:
  347. count = DP83869_DOWNSHIFT_2_COUNT;
  348. break;
  349. case DP83869_DOWNSHIFT_4_COUNT_VAL:
  350. count = DP83869_DOWNSHIFT_4_COUNT;
  351. break;
  352. case DP83869_DOWNSHIFT_8_COUNT_VAL:
  353. count = DP83869_DOWNSHIFT_8_COUNT;
  354. break;
  355. default:
  356. return -EINVAL;
  357. }
  358. *data = enable ? count : DOWNSHIFT_DEV_DISABLE;
  359. return 0;
  360. }
  361. static int dp83869_set_downshift(struct phy_device *phydev, u8 cnt)
  362. {
  363. int val, count;
  364. if (cnt > DP83869_DOWNSHIFT_8_COUNT)
  365. return -EINVAL;
  366. if (!cnt)
  367. return phy_clear_bits(phydev, DP83869_CFG2,
  368. DP83869_DOWNSHIFT_EN);
  369. switch (cnt) {
  370. case DP83869_DOWNSHIFT_1_COUNT:
  371. count = DP83869_DOWNSHIFT_1_COUNT_VAL;
  372. break;
  373. case DP83869_DOWNSHIFT_2_COUNT:
  374. count = DP83869_DOWNSHIFT_2_COUNT_VAL;
  375. break;
  376. case DP83869_DOWNSHIFT_4_COUNT:
  377. count = DP83869_DOWNSHIFT_4_COUNT_VAL;
  378. break;
  379. case DP83869_DOWNSHIFT_8_COUNT:
  380. count = DP83869_DOWNSHIFT_8_COUNT_VAL;
  381. break;
  382. default:
  383. phydev_err(phydev,
  384. "Downshift count must be 1, 2, 4 or 8\n");
  385. return -EINVAL;
  386. }
  387. val = DP83869_DOWNSHIFT_EN;
  388. val |= FIELD_PREP(DP83869_DOWNSHIFT_ATTEMPT_MASK, count);
  389. return phy_modify(phydev, DP83869_CFG2,
  390. DP83869_DOWNSHIFT_EN | DP83869_DOWNSHIFT_ATTEMPT_MASK,
  391. val);
  392. }
  393. static int dp83869_get_tunable(struct phy_device *phydev,
  394. struct ethtool_tunable *tuna, void *data)
  395. {
  396. switch (tuna->id) {
  397. case ETHTOOL_PHY_DOWNSHIFT:
  398. return dp83869_get_downshift(phydev, data);
  399. default:
  400. return -EOPNOTSUPP;
  401. }
  402. }
  403. static int dp83869_set_tunable(struct phy_device *phydev,
  404. struct ethtool_tunable *tuna, const void *data)
  405. {
  406. switch (tuna->id) {
  407. case ETHTOOL_PHY_DOWNSHIFT:
  408. return dp83869_set_downshift(phydev, *(const u8 *)data);
  409. default:
  410. return -EOPNOTSUPP;
  411. }
  412. }
  413. static int dp83869_config_port_mirroring(struct phy_device *phydev)
  414. {
  415. struct dp83869_private *dp83869 = phydev->priv;
  416. if (dp83869->port_mirroring == DP83869_PORT_MIRRORING_EN)
  417. return phy_set_bits_mmd(phydev, DP83869_DEVADDR,
  418. DP83869_GEN_CFG3,
  419. DP83869_CFG3_PORT_MIRROR_EN);
  420. else
  421. return phy_clear_bits_mmd(phydev, DP83869_DEVADDR,
  422. DP83869_GEN_CFG3,
  423. DP83869_CFG3_PORT_MIRROR_EN);
  424. }
  425. static int dp83869_set_strapped_mode(struct phy_device *phydev)
  426. {
  427. struct dp83869_private *dp83869 = phydev->priv;
  428. int val;
  429. val = phy_read_mmd(phydev, DP83869_DEVADDR, DP83869_STRAP_STS1);
  430. if (val < 0)
  431. return val;
  432. dp83869->mode = val & DP83869_STRAP_OP_MODE_MASK;
  433. return 0;
  434. }
  435. #if IS_ENABLED(CONFIG_OF_MDIO)
  436. static const int dp83869_internal_delay[] = {250, 500, 750, 1000, 1250, 1500,
  437. 1750, 2000, 2250, 2500, 2750, 3000,
  438. 3250, 3500, 3750, 4000};
  439. static int dp83869_of_init(struct phy_device *phydev)
  440. {
  441. struct dp83869_private *dp83869 = phydev->priv;
  442. struct device *dev = &phydev->mdio.dev;
  443. struct device_node *of_node = dev->of_node;
  444. int delay_size = ARRAY_SIZE(dp83869_internal_delay);
  445. int ret;
  446. if (!of_node)
  447. return -ENODEV;
  448. dp83869->io_impedance = -EINVAL;
  449. /* Optional configuration */
  450. ret = of_property_read_u32(of_node, "ti,clk-output-sel",
  451. &dp83869->clk_output_sel);
  452. if (ret || dp83869->clk_output_sel > DP83869_CLK_O_SEL_REF_CLK)
  453. dp83869->clk_output_sel = DP83869_CLK_O_SEL_REF_CLK;
  454. ret = of_property_read_u32(of_node, "ti,op-mode", &dp83869->mode);
  455. if (ret == 0) {
  456. if (dp83869->mode < DP83869_RGMII_COPPER_ETHERNET ||
  457. dp83869->mode > DP83869_SGMII_COPPER_ETHERNET)
  458. return -EINVAL;
  459. } else {
  460. ret = dp83869_set_strapped_mode(phydev);
  461. if (ret)
  462. return ret;
  463. }
  464. if (of_property_read_bool(of_node, "ti,max-output-impedance"))
  465. dp83869->io_impedance = DP83869_IO_MUX_CFG_IO_IMPEDANCE_MAX;
  466. else if (of_property_read_bool(of_node, "ti,min-output-impedance"))
  467. dp83869->io_impedance = DP83869_IO_MUX_CFG_IO_IMPEDANCE_MIN;
  468. if (of_property_read_bool(of_node, "enet-phy-lane-swap")) {
  469. dp83869->port_mirroring = DP83869_PORT_MIRRORING_EN;
  470. } else {
  471. /* If the lane swap is not in the DT then check the straps */
  472. ret = phy_read_mmd(phydev, DP83869_DEVADDR, DP83869_STRAP_STS1);
  473. if (ret < 0)
  474. return ret;
  475. if (ret & DP83869_STRAP_MIRROR_ENABLED)
  476. dp83869->port_mirroring = DP83869_PORT_MIRRORING_EN;
  477. else
  478. dp83869->port_mirroring = DP83869_PORT_MIRRORING_DIS;
  479. ret = 0;
  480. }
  481. if (of_property_read_u32(of_node, "rx-fifo-depth",
  482. &dp83869->rx_fifo_depth))
  483. dp83869->rx_fifo_depth = DP83869_PHYCR_FIFO_DEPTH_4_B_NIB;
  484. if (of_property_read_u32(of_node, "tx-fifo-depth",
  485. &dp83869->tx_fifo_depth))
  486. dp83869->tx_fifo_depth = DP83869_PHYCR_FIFO_DEPTH_4_B_NIB;
  487. dp83869->rx_int_delay = phy_get_internal_delay(phydev, dev,
  488. &dp83869_internal_delay[0],
  489. delay_size, true);
  490. if (dp83869->rx_int_delay < 0)
  491. dp83869->rx_int_delay = DP83869_CLK_DELAY_DEF;
  492. dp83869->tx_int_delay = phy_get_internal_delay(phydev, dev,
  493. &dp83869_internal_delay[0],
  494. delay_size, false);
  495. if (dp83869->tx_int_delay < 0)
  496. dp83869->tx_int_delay = DP83869_CLK_DELAY_DEF;
  497. return ret;
  498. }
  499. #else
  500. static int dp83869_of_init(struct phy_device *phydev)
  501. {
  502. return dp83869_set_strapped_mode(phydev);
  503. }
  504. #endif /* CONFIG_OF_MDIO */
  505. static int dp83869_configure_rgmii(struct phy_device *phydev,
  506. struct dp83869_private *dp83869)
  507. {
  508. int ret = 0, val;
  509. if (phy_interface_is_rgmii(phydev)) {
  510. val = phy_read(phydev, MII_DP83869_PHYCTRL);
  511. if (val < 0)
  512. return val;
  513. val &= ~DP83869_PHYCR_FIFO_DEPTH_MASK;
  514. val |= (dp83869->tx_fifo_depth << DP83869_TX_FIFO_SHIFT);
  515. val |= (dp83869->rx_fifo_depth << DP83869_RX_FIFO_SHIFT);
  516. ret = phy_write(phydev, MII_DP83869_PHYCTRL, val);
  517. if (ret)
  518. return ret;
  519. }
  520. if (dp83869->io_impedance >= 0)
  521. ret = phy_modify_mmd(phydev, DP83869_DEVADDR,
  522. DP83869_IO_MUX_CFG,
  523. DP83869_IO_MUX_CFG_IO_IMPEDANCE_CTRL,
  524. dp83869->io_impedance &
  525. DP83869_IO_MUX_CFG_IO_IMPEDANCE_CTRL);
  526. return ret;
  527. }
  528. static int dp83869_configure_fiber(struct phy_device *phydev,
  529. struct dp83869_private *dp83869)
  530. {
  531. int bmcr;
  532. int ret;
  533. /* Only allow advertising what this PHY supports */
  534. linkmode_and(phydev->advertising, phydev->advertising,
  535. phydev->supported);
  536. linkmode_set_bit(ETHTOOL_LINK_MODE_FIBRE_BIT, phydev->supported);
  537. if (dp83869->mode == DP83869_RGMII_1000_BASE) {
  538. linkmode_set_bit(ETHTOOL_LINK_MODE_1000baseX_Full_BIT,
  539. phydev->supported);
  540. } else {
  541. linkmode_set_bit(ETHTOOL_LINK_MODE_100baseFX_Full_BIT,
  542. phydev->supported);
  543. linkmode_set_bit(ETHTOOL_LINK_MODE_100baseFX_Half_BIT,
  544. phydev->supported);
  545. /* Auto neg is not supported in 100base FX mode */
  546. bmcr = phy_read(phydev, MII_BMCR);
  547. if (bmcr < 0)
  548. return bmcr;
  549. phydev->autoneg = AUTONEG_DISABLE;
  550. linkmode_clear_bit(ETHTOOL_LINK_MODE_Autoneg_BIT, phydev->supported);
  551. linkmode_clear_bit(ETHTOOL_LINK_MODE_Autoneg_BIT, phydev->advertising);
  552. if (bmcr & BMCR_ANENABLE) {
  553. ret = phy_modify(phydev, MII_BMCR, BMCR_ANENABLE, 0);
  554. if (ret < 0)
  555. return ret;
  556. }
  557. }
  558. /* Update advertising from supported */
  559. linkmode_or(phydev->advertising, phydev->advertising,
  560. phydev->supported);
  561. return 0;
  562. }
  563. static int dp83869_configure_mode(struct phy_device *phydev,
  564. struct dp83869_private *dp83869)
  565. {
  566. int phy_ctrl_val;
  567. int ret;
  568. if (dp83869->mode < DP83869_RGMII_COPPER_ETHERNET ||
  569. dp83869->mode > DP83869_SGMII_COPPER_ETHERNET)
  570. return -EINVAL;
  571. /* Below init sequence for each operational mode is defined in
  572. * section 9.4.8 of the datasheet.
  573. */
  574. phy_ctrl_val = dp83869->mode;
  575. if (phydev->interface == PHY_INTERFACE_MODE_MII) {
  576. if (dp83869->mode == DP83869_100M_MEDIA_CONVERT ||
  577. dp83869->mode == DP83869_RGMII_100_BASE ||
  578. dp83869->mode == DP83869_RGMII_COPPER_ETHERNET) {
  579. phy_ctrl_val |= DP83869_OP_MODE_MII;
  580. } else {
  581. phydev_err(phydev, "selected op-mode is not valid with MII mode\n");
  582. return -EINVAL;
  583. }
  584. }
  585. ret = phy_write_mmd(phydev, DP83869_DEVADDR, DP83869_OP_MODE,
  586. phy_ctrl_val);
  587. if (ret)
  588. return ret;
  589. ret = phy_write(phydev, MII_BMCR, MII_DP83869_BMCR_DEFAULT);
  590. if (ret)
  591. return ret;
  592. phy_ctrl_val = (dp83869->rx_fifo_depth << DP83869_RX_FIFO_SHIFT |
  593. dp83869->tx_fifo_depth << DP83869_TX_FIFO_SHIFT |
  594. DP83869_PHY_CTRL_DEFAULT);
  595. switch (dp83869->mode) {
  596. case DP83869_RGMII_COPPER_ETHERNET:
  597. ret = phy_write(phydev, MII_DP83869_PHYCTRL,
  598. phy_ctrl_val);
  599. if (ret)
  600. return ret;
  601. ret = phy_write(phydev, MII_CTRL1000, DP83869_CFG1_DEFAULT);
  602. if (ret)
  603. return ret;
  604. ret = dp83869_configure_rgmii(phydev, dp83869);
  605. if (ret)
  606. return ret;
  607. break;
  608. case DP83869_RGMII_SGMII_BRIDGE:
  609. ret = phy_modify_mmd(phydev, DP83869_DEVADDR, DP83869_OP_MODE,
  610. DP83869_SGMII_RGMII_BRIDGE,
  611. DP83869_SGMII_RGMII_BRIDGE);
  612. if (ret)
  613. return ret;
  614. ret = phy_write_mmd(phydev, DP83869_DEVADDR,
  615. DP83869_FX_CTRL, DP83869_FX_CTRL_DEFAULT);
  616. if (ret)
  617. return ret;
  618. break;
  619. case DP83869_1000M_MEDIA_CONVERT:
  620. ret = phy_write(phydev, MII_DP83869_PHYCTRL,
  621. phy_ctrl_val);
  622. if (ret)
  623. return ret;
  624. ret = phy_write_mmd(phydev, DP83869_DEVADDR,
  625. DP83869_FX_CTRL, DP83869_FX_CTRL_DEFAULT);
  626. if (ret)
  627. return ret;
  628. break;
  629. case DP83869_100M_MEDIA_CONVERT:
  630. ret = phy_write(phydev, MII_DP83869_PHYCTRL,
  631. phy_ctrl_val);
  632. if (ret)
  633. return ret;
  634. break;
  635. case DP83869_SGMII_COPPER_ETHERNET:
  636. ret = phy_write(phydev, MII_DP83869_PHYCTRL,
  637. phy_ctrl_val);
  638. if (ret)
  639. return ret;
  640. ret = phy_write(phydev, MII_CTRL1000, DP83869_CFG1_DEFAULT);
  641. if (ret)
  642. return ret;
  643. ret = phy_write_mmd(phydev, DP83869_DEVADDR,
  644. DP83869_FX_CTRL, DP83869_FX_CTRL_DEFAULT);
  645. if (ret)
  646. return ret;
  647. break;
  648. case DP83869_RGMII_1000_BASE:
  649. case DP83869_RGMII_100_BASE:
  650. ret = dp83869_configure_fiber(phydev, dp83869);
  651. break;
  652. default:
  653. return -EINVAL;
  654. }
  655. return ret;
  656. }
  657. static int dp83869_config_init(struct phy_device *phydev)
  658. {
  659. struct dp83869_private *dp83869 = phydev->priv;
  660. int ret, val;
  661. /* Force speed optimization for the PHY even if it strapped */
  662. ret = phy_modify(phydev, DP83869_CFG2, DP83869_DOWNSHIFT_EN,
  663. DP83869_DOWNSHIFT_EN);
  664. if (ret)
  665. return ret;
  666. ret = dp83869_configure_mode(phydev, dp83869);
  667. if (ret)
  668. return ret;
  669. /* Enable Interrupt output INT_OE in CFG4 register */
  670. if (phy_interrupt_is_valid(phydev)) {
  671. val = phy_read(phydev, DP83869_CFG4);
  672. val |= DP83869_INT_OE;
  673. phy_write(phydev, DP83869_CFG4, val);
  674. }
  675. if (dp83869->port_mirroring != DP83869_PORT_MIRRORING_KEEP)
  676. dp83869_config_port_mirroring(phydev);
  677. /* Clock output selection if muxing property is set */
  678. if (dp83869->clk_output_sel != DP83869_CLK_O_SEL_REF_CLK)
  679. ret = phy_modify_mmd(phydev,
  680. DP83869_DEVADDR, DP83869_IO_MUX_CFG,
  681. DP83869_IO_MUX_CFG_CLK_O_SEL_MASK,
  682. dp83869->clk_output_sel <<
  683. DP83869_IO_MUX_CFG_CLK_O_SEL_SHIFT);
  684. if (phy_interface_is_rgmii(phydev)) {
  685. ret = phy_write_mmd(phydev, DP83869_DEVADDR, DP83869_RGMIIDCTL,
  686. dp83869->rx_int_delay |
  687. dp83869->tx_int_delay << DP83869_RGMII_CLK_DELAY_SHIFT);
  688. if (ret)
  689. return ret;
  690. val = phy_read_mmd(phydev, DP83869_DEVADDR, DP83869_RGMIICTL);
  691. val |= (DP83869_RGMII_TX_CLK_DELAY_EN |
  692. DP83869_RGMII_RX_CLK_DELAY_EN);
  693. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
  694. val &= ~(DP83869_RGMII_TX_CLK_DELAY_EN |
  695. DP83869_RGMII_RX_CLK_DELAY_EN);
  696. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)
  697. val &= ~DP83869_RGMII_TX_CLK_DELAY_EN;
  698. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID)
  699. val &= ~DP83869_RGMII_RX_CLK_DELAY_EN;
  700. ret = phy_write_mmd(phydev, DP83869_DEVADDR, DP83869_RGMIICTL,
  701. val);
  702. }
  703. return ret;
  704. }
  705. static int dp83869_probe(struct phy_device *phydev)
  706. {
  707. struct dp83869_private *dp83869;
  708. int ret;
  709. dp83869 = devm_kzalloc(&phydev->mdio.dev, sizeof(*dp83869),
  710. GFP_KERNEL);
  711. if (!dp83869)
  712. return -ENOMEM;
  713. phydev->priv = dp83869;
  714. ret = dp83869_of_init(phydev);
  715. if (ret)
  716. return ret;
  717. if (dp83869->mode == DP83869_RGMII_100_BASE ||
  718. dp83869->mode == DP83869_RGMII_1000_BASE)
  719. phydev->port = PORT_FIBRE;
  720. return dp83869_config_init(phydev);
  721. }
  722. static int dp83869_phy_reset(struct phy_device *phydev)
  723. {
  724. int ret;
  725. ret = phy_write(phydev, DP83869_CTRL, DP83869_SW_RESET);
  726. if (ret < 0)
  727. return ret;
  728. usleep_range(10, 20);
  729. /* Global sw reset sets all registers to default.
  730. * Need to set the registers in the PHY to the right config.
  731. */
  732. return dp83869_config_init(phydev);
  733. }
  734. #define DP83869_PHY_DRIVER(_id, _name) \
  735. { \
  736. PHY_ID_MATCH_MODEL(_id), \
  737. .name = (_name), \
  738. .probe = dp83869_probe, \
  739. .config_init = dp83869_config_init, \
  740. .soft_reset = dp83869_phy_reset, \
  741. .config_intr = dp83869_config_intr, \
  742. .handle_interrupt = dp83869_handle_interrupt, \
  743. .config_aneg = dp83869_config_aneg, \
  744. .read_status = dp83869_read_status, \
  745. .get_tunable = dp83869_get_tunable, \
  746. .set_tunable = dp83869_set_tunable, \
  747. .get_wol = dp83869_get_wol, \
  748. .set_wol = dp83869_set_wol, \
  749. .suspend = genphy_suspend, \
  750. .resume = genphy_resume, \
  751. }
  752. static struct phy_driver dp83869_driver[] = {
  753. DP83869_PHY_DRIVER(DP83869_PHY_ID, "TI DP83869"),
  754. DP83869_PHY_DRIVER(DP83561_PHY_ID, "TI DP83561-SP"),
  755. };
  756. module_phy_driver(dp83869_driver);
  757. static struct mdio_device_id __maybe_unused dp83869_tbl[] = {
  758. { PHY_ID_MATCH_MODEL(DP83869_PHY_ID) },
  759. { PHY_ID_MATCH_MODEL(DP83561_PHY_ID) },
  760. { }
  761. };
  762. MODULE_DEVICE_TABLE(mdio, dp83869_tbl);
  763. MODULE_DESCRIPTION("Texas Instruments DP83869 PHY driver");
  764. MODULE_AUTHOR("Dan Murphy <dmurphy@ti.com");
  765. MODULE_LICENSE("GPL v2");