nxp-cbtx.c 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227
  1. // SPDX-License-Identifier: GPL-2.0
  2. /* Driver for 100BASE-TX PHY embedded into NXP SJA1110 switch
  3. *
  4. * Copyright 2022-2023 NXP
  5. */
  6. #include <linux/kernel.h>
  7. #include <linux/mii.h>
  8. #include <linux/module.h>
  9. #include <linux/phy.h>
  10. #define PHY_ID_CBTX_SJA1110 0x001bb020
  11. /* Registers */
  12. #define CBTX_MODE_CTRL_STAT 0x11
  13. #define CBTX_PDOWN_CTRL 0x18
  14. #define CBTX_RX_ERR_COUNTER 0x1a
  15. #define CBTX_IRQ_STAT 0x1d
  16. #define CBTX_IRQ_ENABLE 0x1e
  17. /* Fields */
  18. #define CBTX_MODE_CTRL_STAT_AUTO_MDIX_EN BIT(7)
  19. #define CBTX_MODE_CTRL_STAT_MDIX_MODE BIT(6)
  20. #define CBTX_PDOWN_CTL_TRUE_PDOWN BIT(0)
  21. #define CBTX_IRQ_ENERGYON BIT(7)
  22. #define CBTX_IRQ_AN_COMPLETE BIT(6)
  23. #define CBTX_IRQ_REM_FAULT BIT(5)
  24. #define CBTX_IRQ_LINK_DOWN BIT(4)
  25. #define CBTX_IRQ_AN_LP_ACK BIT(3)
  26. #define CBTX_IRQ_PARALLEL_DETECT_FAULT BIT(2)
  27. #define CBTX_IRQ_AN_PAGE_RECV BIT(1)
  28. static int cbtx_soft_reset(struct phy_device *phydev)
  29. {
  30. int ret;
  31. /* Can't soft reset unless we remove PHY from true power down mode */
  32. ret = phy_clear_bits(phydev, CBTX_PDOWN_CTRL,
  33. CBTX_PDOWN_CTL_TRUE_PDOWN);
  34. if (ret)
  35. return ret;
  36. return genphy_soft_reset(phydev);
  37. }
  38. static int cbtx_config_init(struct phy_device *phydev)
  39. {
  40. /* Wait for cbtx_config_aneg() to kick in and apply this */
  41. phydev->mdix_ctrl = ETH_TP_MDI_AUTO;
  42. return 0;
  43. }
  44. static int cbtx_mdix_status(struct phy_device *phydev)
  45. {
  46. int ret;
  47. ret = phy_read(phydev, CBTX_MODE_CTRL_STAT);
  48. if (ret < 0)
  49. return ret;
  50. if (ret & CBTX_MODE_CTRL_STAT_MDIX_MODE)
  51. phydev->mdix = ETH_TP_MDI_X;
  52. else
  53. phydev->mdix = ETH_TP_MDI;
  54. return 0;
  55. }
  56. static int cbtx_read_status(struct phy_device *phydev)
  57. {
  58. int ret;
  59. ret = cbtx_mdix_status(phydev);
  60. if (ret)
  61. return ret;
  62. return genphy_read_status(phydev);
  63. }
  64. static int cbtx_mdix_config(struct phy_device *phydev)
  65. {
  66. int ret;
  67. switch (phydev->mdix_ctrl) {
  68. case ETH_TP_MDI_AUTO:
  69. return phy_set_bits(phydev, CBTX_MODE_CTRL_STAT,
  70. CBTX_MODE_CTRL_STAT_AUTO_MDIX_EN);
  71. case ETH_TP_MDI:
  72. ret = phy_clear_bits(phydev, CBTX_MODE_CTRL_STAT,
  73. CBTX_MODE_CTRL_STAT_AUTO_MDIX_EN);
  74. if (ret)
  75. return ret;
  76. return phy_clear_bits(phydev, CBTX_MODE_CTRL_STAT,
  77. CBTX_MODE_CTRL_STAT_MDIX_MODE);
  78. case ETH_TP_MDI_X:
  79. ret = phy_clear_bits(phydev, CBTX_MODE_CTRL_STAT,
  80. CBTX_MODE_CTRL_STAT_AUTO_MDIX_EN);
  81. if (ret)
  82. return ret;
  83. return phy_set_bits(phydev, CBTX_MODE_CTRL_STAT,
  84. CBTX_MODE_CTRL_STAT_MDIX_MODE);
  85. }
  86. return 0;
  87. }
  88. static int cbtx_config_aneg(struct phy_device *phydev)
  89. {
  90. int ret;
  91. ret = cbtx_mdix_config(phydev);
  92. if (ret)
  93. return ret;
  94. return genphy_config_aneg(phydev);
  95. }
  96. static int cbtx_ack_interrupts(struct phy_device *phydev)
  97. {
  98. return phy_read(phydev, CBTX_IRQ_STAT);
  99. }
  100. static int cbtx_config_intr(struct phy_device *phydev)
  101. {
  102. int ret;
  103. if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
  104. ret = cbtx_ack_interrupts(phydev);
  105. if (ret < 0)
  106. return ret;
  107. ret = phy_write(phydev, CBTX_IRQ_ENABLE, CBTX_IRQ_LINK_DOWN |
  108. CBTX_IRQ_AN_COMPLETE | CBTX_IRQ_ENERGYON);
  109. if (ret)
  110. return ret;
  111. } else {
  112. ret = phy_write(phydev, CBTX_IRQ_ENABLE, 0);
  113. if (ret)
  114. return ret;
  115. ret = cbtx_ack_interrupts(phydev);
  116. if (ret < 0)
  117. return ret;
  118. }
  119. return 0;
  120. }
  121. static irqreturn_t cbtx_handle_interrupt(struct phy_device *phydev)
  122. {
  123. int irq_stat, irq_enabled;
  124. irq_stat = cbtx_ack_interrupts(phydev);
  125. if (irq_stat < 0) {
  126. phy_error(phydev);
  127. return IRQ_NONE;
  128. }
  129. irq_enabled = phy_read(phydev, CBTX_IRQ_ENABLE);
  130. if (irq_enabled < 0) {
  131. phy_error(phydev);
  132. return IRQ_NONE;
  133. }
  134. if (!(irq_enabled & irq_stat))
  135. return IRQ_NONE;
  136. phy_trigger_machine(phydev);
  137. return IRQ_HANDLED;
  138. }
  139. static int cbtx_get_sset_count(struct phy_device *phydev)
  140. {
  141. return 1;
  142. }
  143. static void cbtx_get_strings(struct phy_device *phydev, u8 *data)
  144. {
  145. strncpy(data, "100btx_rx_err", ETH_GSTRING_LEN);
  146. }
  147. static void cbtx_get_stats(struct phy_device *phydev,
  148. struct ethtool_stats *stats, u64 *data)
  149. {
  150. int ret;
  151. ret = phy_read(phydev, CBTX_RX_ERR_COUNTER);
  152. data[0] = (ret < 0) ? U64_MAX : ret;
  153. }
  154. static struct phy_driver cbtx_driver[] = {
  155. {
  156. PHY_ID_MATCH_MODEL(PHY_ID_CBTX_SJA1110),
  157. .name = "NXP CBTX (SJA1110)",
  158. /* PHY_BASIC_FEATURES */
  159. .soft_reset = cbtx_soft_reset,
  160. .config_init = cbtx_config_init,
  161. .suspend = genphy_suspend,
  162. .resume = genphy_resume,
  163. .config_intr = cbtx_config_intr,
  164. .handle_interrupt = cbtx_handle_interrupt,
  165. .read_status = cbtx_read_status,
  166. .config_aneg = cbtx_config_aneg,
  167. .get_sset_count = cbtx_get_sset_count,
  168. .get_strings = cbtx_get_strings,
  169. .get_stats = cbtx_get_stats,
  170. },
  171. };
  172. module_phy_driver(cbtx_driver);
  173. static struct mdio_device_id __maybe_unused cbtx_tbl[] = {
  174. { PHY_ID_MATCH_MODEL(PHY_ID_CBTX_SJA1110) },
  175. { },
  176. };
  177. MODULE_DEVICE_TABLE(mdio, cbtx_tbl);
  178. MODULE_AUTHOR("Vladimir Oltean <vladimir.oltean@nxp.com>");
  179. MODULE_DESCRIPTION("NXP CBTX PHY driver");
  180. MODULE_LICENSE("GPL");