realtek.c 39 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /* drivers/net/phy/realtek.c
  3. *
  4. * Driver for Realtek PHYs
  5. *
  6. * Author: Johnson Leung <r58129@freescale.com>
  7. *
  8. * Copyright (c) 2004 Freescale Semiconductor, Inc.
  9. */
  10. #include <linux/bitops.h>
  11. #include <linux/of.h>
  12. #include <linux/phy.h>
  13. #include <linux/module.h>
  14. #include <linux/delay.h>
  15. #include <linux/clk.h>
  16. #define RTL821x_PHYSR 0x11
  17. #define RTL821x_PHYSR_DUPLEX BIT(13)
  18. #define RTL821x_PHYSR_SPEED GENMASK(15, 14)
  19. #define RTL821x_INER 0x12
  20. #define RTL8211B_INER_INIT 0x6400
  21. #define RTL8211E_INER_LINK_STATUS BIT(10)
  22. #define RTL8211F_INER_LINK_STATUS BIT(4)
  23. #define RTL821x_INSR 0x13
  24. #define RTL821x_EXT_PAGE_SELECT 0x1e
  25. #define RTL821x_PAGE_SELECT 0x1f
  26. #define RTL8211F_PHYCR1 0x18
  27. #define RTL8211F_PHYCR2 0x19
  28. #define RTL8211F_INSR 0x1d
  29. #define RTL8211F_LEDCR 0x10
  30. #define RTL8211F_LEDCR_MODE BIT(15)
  31. #define RTL8211F_LEDCR_ACT_TXRX BIT(4)
  32. #define RTL8211F_LEDCR_LINK_1000 BIT(3)
  33. #define RTL8211F_LEDCR_LINK_100 BIT(1)
  34. #define RTL8211F_LEDCR_LINK_10 BIT(0)
  35. #define RTL8211F_LEDCR_MASK GENMASK(4, 0)
  36. #define RTL8211F_LEDCR_SHIFT 5
  37. #define RTL8211F_TX_DELAY BIT(8)
  38. #define RTL8211F_RX_DELAY BIT(3)
  39. #define RTL8211F_ALDPS_PLL_OFF BIT(1)
  40. #define RTL8211F_ALDPS_ENABLE BIT(2)
  41. #define RTL8211F_ALDPS_XTAL_OFF BIT(12)
  42. #define RTL8211E_CTRL_DELAY BIT(13)
  43. #define RTL8211E_TX_DELAY BIT(12)
  44. #define RTL8211E_RX_DELAY BIT(11)
  45. #define RTL8211F_CLKOUT_EN BIT(0)
  46. #define RTL8201F_ISR 0x1e
  47. #define RTL8201F_ISR_ANERR BIT(15)
  48. #define RTL8201F_ISR_DUPLEX BIT(13)
  49. #define RTL8201F_ISR_LINK BIT(11)
  50. #define RTL8201F_ISR_MASK (RTL8201F_ISR_ANERR | \
  51. RTL8201F_ISR_DUPLEX | \
  52. RTL8201F_ISR_LINK)
  53. #define RTL8201F_IER 0x13
  54. #define RTL822X_VND1_SERDES_OPTION 0x697a
  55. #define RTL822X_VND1_SERDES_OPTION_MODE_MASK GENMASK(5, 0)
  56. #define RTL822X_VND1_SERDES_OPTION_MODE_2500BASEX_SGMII 0
  57. #define RTL822X_VND1_SERDES_OPTION_MODE_2500BASEX 2
  58. #define RTL822X_VND1_SERDES_CTRL3 0x7580
  59. #define RTL822X_VND1_SERDES_CTRL3_MODE_MASK GENMASK(5, 0)
  60. #define RTL822X_VND1_SERDES_CTRL3_MODE_SGMII 0x02
  61. #define RTL822X_VND1_SERDES_CTRL3_MODE_2500BASEX 0x16
  62. /* RTL822X_VND2_XXXXX registers are only accessible when phydev->is_c45
  63. * is set, they cannot be accessed by C45-over-C22.
  64. */
  65. #define RTL822X_VND2_GBCR 0xa412
  66. #define RTL822X_VND2_GANLPAR 0xa414
  67. #define RTL822X_VND2_PHYSR 0xa434
  68. #define RTL8366RB_POWER_SAVE 0x15
  69. #define RTL8366RB_POWER_SAVE_ON BIT(12)
  70. #define RTL9000A_GINMR 0x14
  71. #define RTL9000A_GINMR_LINK_STATUS BIT(4)
  72. #define RTLGEN_SPEED_MASK 0x0630
  73. #define RTL_GENERIC_PHYID 0x001cc800
  74. #define RTL_8211FVD_PHYID 0x001cc878
  75. #define RTL_8221B 0x001cc840
  76. #define RTL_8221B_VB_CG 0x001cc849
  77. #define RTL_8221B_VN_CG 0x001cc84a
  78. #define RTL_8251B 0x001cc862
  79. #define RTL8211F_LED_COUNT 3
  80. MODULE_DESCRIPTION("Realtek PHY driver");
  81. MODULE_AUTHOR("Johnson Leung");
  82. MODULE_LICENSE("GPL");
  83. struct rtl821x_priv {
  84. u16 phycr1;
  85. u16 phycr2;
  86. bool has_phycr2;
  87. struct clk *clk;
  88. };
  89. static int rtl821x_read_page(struct phy_device *phydev)
  90. {
  91. return __phy_read(phydev, RTL821x_PAGE_SELECT);
  92. }
  93. static int rtl821x_write_page(struct phy_device *phydev, int page)
  94. {
  95. return __phy_write(phydev, RTL821x_PAGE_SELECT, page);
  96. }
  97. static int rtl821x_probe(struct phy_device *phydev)
  98. {
  99. struct device *dev = &phydev->mdio.dev;
  100. struct rtl821x_priv *priv;
  101. u32 phy_id = phydev->drv->phy_id;
  102. int ret;
  103. priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
  104. if (!priv)
  105. return -ENOMEM;
  106. priv->clk = devm_clk_get_optional_enabled(dev, NULL);
  107. if (IS_ERR(priv->clk))
  108. return dev_err_probe(dev, PTR_ERR(priv->clk),
  109. "failed to get phy clock\n");
  110. ret = phy_read_paged(phydev, 0xa43, RTL8211F_PHYCR1);
  111. if (ret < 0)
  112. return ret;
  113. priv->phycr1 = ret & (RTL8211F_ALDPS_PLL_OFF | RTL8211F_ALDPS_ENABLE | RTL8211F_ALDPS_XTAL_OFF);
  114. if (of_property_read_bool(dev->of_node, "realtek,aldps-enable"))
  115. priv->phycr1 |= RTL8211F_ALDPS_PLL_OFF | RTL8211F_ALDPS_ENABLE | RTL8211F_ALDPS_XTAL_OFF;
  116. priv->has_phycr2 = !(phy_id == RTL_8211FVD_PHYID);
  117. if (priv->has_phycr2) {
  118. ret = phy_read_paged(phydev, 0xa43, RTL8211F_PHYCR2);
  119. if (ret < 0)
  120. return ret;
  121. priv->phycr2 = ret & RTL8211F_CLKOUT_EN;
  122. if (of_property_read_bool(dev->of_node, "realtek,clkout-disable"))
  123. priv->phycr2 &= ~RTL8211F_CLKOUT_EN;
  124. }
  125. phydev->priv = priv;
  126. return 0;
  127. }
  128. static int rtl8201_ack_interrupt(struct phy_device *phydev)
  129. {
  130. int err;
  131. err = phy_read(phydev, RTL8201F_ISR);
  132. return (err < 0) ? err : 0;
  133. }
  134. static int rtl821x_ack_interrupt(struct phy_device *phydev)
  135. {
  136. int err;
  137. err = phy_read(phydev, RTL821x_INSR);
  138. return (err < 0) ? err : 0;
  139. }
  140. static int rtl8211f_ack_interrupt(struct phy_device *phydev)
  141. {
  142. int err;
  143. err = phy_read_paged(phydev, 0xa43, RTL8211F_INSR);
  144. return (err < 0) ? err : 0;
  145. }
  146. static int rtl8201_config_intr(struct phy_device *phydev)
  147. {
  148. u16 val;
  149. int err;
  150. if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
  151. err = rtl8201_ack_interrupt(phydev);
  152. if (err)
  153. return err;
  154. val = BIT(13) | BIT(12) | BIT(11);
  155. err = phy_write_paged(phydev, 0x7, RTL8201F_IER, val);
  156. } else {
  157. val = 0;
  158. err = phy_write_paged(phydev, 0x7, RTL8201F_IER, val);
  159. if (err)
  160. return err;
  161. err = rtl8201_ack_interrupt(phydev);
  162. }
  163. return err;
  164. }
  165. static int rtl8211b_config_intr(struct phy_device *phydev)
  166. {
  167. int err;
  168. if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
  169. err = rtl821x_ack_interrupt(phydev);
  170. if (err)
  171. return err;
  172. err = phy_write(phydev, RTL821x_INER,
  173. RTL8211B_INER_INIT);
  174. } else {
  175. err = phy_write(phydev, RTL821x_INER, 0);
  176. if (err)
  177. return err;
  178. err = rtl821x_ack_interrupt(phydev);
  179. }
  180. return err;
  181. }
  182. static int rtl8211e_config_intr(struct phy_device *phydev)
  183. {
  184. int err;
  185. if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
  186. err = rtl821x_ack_interrupt(phydev);
  187. if (err)
  188. return err;
  189. err = phy_write(phydev, RTL821x_INER,
  190. RTL8211E_INER_LINK_STATUS);
  191. } else {
  192. err = phy_write(phydev, RTL821x_INER, 0);
  193. if (err)
  194. return err;
  195. err = rtl821x_ack_interrupt(phydev);
  196. }
  197. return err;
  198. }
  199. static int rtl8211f_config_intr(struct phy_device *phydev)
  200. {
  201. u16 val;
  202. int err;
  203. if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
  204. err = rtl8211f_ack_interrupt(phydev);
  205. if (err)
  206. return err;
  207. val = RTL8211F_INER_LINK_STATUS;
  208. err = phy_write_paged(phydev, 0xa42, RTL821x_INER, val);
  209. } else {
  210. val = 0;
  211. err = phy_write_paged(phydev, 0xa42, RTL821x_INER, val);
  212. if (err)
  213. return err;
  214. err = rtl8211f_ack_interrupt(phydev);
  215. }
  216. return err;
  217. }
  218. static irqreturn_t rtl8201_handle_interrupt(struct phy_device *phydev)
  219. {
  220. int irq_status;
  221. irq_status = phy_read(phydev, RTL8201F_ISR);
  222. if (irq_status < 0) {
  223. phy_error(phydev);
  224. return IRQ_NONE;
  225. }
  226. if (!(irq_status & RTL8201F_ISR_MASK))
  227. return IRQ_NONE;
  228. phy_trigger_machine(phydev);
  229. return IRQ_HANDLED;
  230. }
  231. static irqreturn_t rtl821x_handle_interrupt(struct phy_device *phydev)
  232. {
  233. int irq_status, irq_enabled;
  234. irq_status = phy_read(phydev, RTL821x_INSR);
  235. if (irq_status < 0) {
  236. phy_error(phydev);
  237. return IRQ_NONE;
  238. }
  239. irq_enabled = phy_read(phydev, RTL821x_INER);
  240. if (irq_enabled < 0) {
  241. phy_error(phydev);
  242. return IRQ_NONE;
  243. }
  244. if (!(irq_status & irq_enabled))
  245. return IRQ_NONE;
  246. phy_trigger_machine(phydev);
  247. return IRQ_HANDLED;
  248. }
  249. static irqreturn_t rtl8211f_handle_interrupt(struct phy_device *phydev)
  250. {
  251. int irq_status;
  252. irq_status = phy_read_paged(phydev, 0xa43, RTL8211F_INSR);
  253. if (irq_status < 0) {
  254. phy_error(phydev);
  255. return IRQ_NONE;
  256. }
  257. if (!(irq_status & RTL8211F_INER_LINK_STATUS))
  258. return IRQ_NONE;
  259. phy_trigger_machine(phydev);
  260. return IRQ_HANDLED;
  261. }
  262. static int rtl8211_config_aneg(struct phy_device *phydev)
  263. {
  264. int ret;
  265. ret = genphy_config_aneg(phydev);
  266. if (ret < 0)
  267. return ret;
  268. /* Quirk was copied from vendor driver. Unfortunately it includes no
  269. * description of the magic numbers.
  270. */
  271. if (phydev->speed == SPEED_100 && phydev->autoneg == AUTONEG_DISABLE) {
  272. phy_write(phydev, 0x17, 0x2138);
  273. phy_write(phydev, 0x0e, 0x0260);
  274. } else {
  275. phy_write(phydev, 0x17, 0x2108);
  276. phy_write(phydev, 0x0e, 0x0000);
  277. }
  278. return 0;
  279. }
  280. static int rtl8211c_config_init(struct phy_device *phydev)
  281. {
  282. /* RTL8211C has an issue when operating in Gigabit slave mode */
  283. return phy_set_bits(phydev, MII_CTRL1000,
  284. CTL1000_ENABLE_MASTER | CTL1000_AS_MASTER);
  285. }
  286. static int rtl8211f_config_init(struct phy_device *phydev)
  287. {
  288. struct rtl821x_priv *priv = phydev->priv;
  289. struct device *dev = &phydev->mdio.dev;
  290. u16 val_txdly, val_rxdly;
  291. int ret;
  292. ret = phy_modify_paged_changed(phydev, 0xa43, RTL8211F_PHYCR1,
  293. RTL8211F_ALDPS_PLL_OFF | RTL8211F_ALDPS_ENABLE | RTL8211F_ALDPS_XTAL_OFF,
  294. priv->phycr1);
  295. if (ret < 0) {
  296. dev_err(dev, "aldps mode configuration failed: %pe\n",
  297. ERR_PTR(ret));
  298. return ret;
  299. }
  300. switch (phydev->interface) {
  301. case PHY_INTERFACE_MODE_RGMII:
  302. val_txdly = 0;
  303. val_rxdly = 0;
  304. break;
  305. case PHY_INTERFACE_MODE_RGMII_RXID:
  306. val_txdly = 0;
  307. val_rxdly = RTL8211F_RX_DELAY;
  308. break;
  309. case PHY_INTERFACE_MODE_RGMII_TXID:
  310. val_txdly = RTL8211F_TX_DELAY;
  311. val_rxdly = 0;
  312. break;
  313. case PHY_INTERFACE_MODE_RGMII_ID:
  314. val_txdly = RTL8211F_TX_DELAY;
  315. val_rxdly = RTL8211F_RX_DELAY;
  316. break;
  317. default: /* the rest of the modes imply leaving delay as is. */
  318. return 0;
  319. }
  320. ret = phy_modify_paged_changed(phydev, 0xd08, 0x11, RTL8211F_TX_DELAY,
  321. val_txdly);
  322. if (ret < 0) {
  323. dev_err(dev, "Failed to update the TX delay register\n");
  324. return ret;
  325. } else if (ret) {
  326. dev_dbg(dev,
  327. "%s 2ns TX delay (and changing the value from pin-strapping RXD1 or the bootloader)\n",
  328. val_txdly ? "Enabling" : "Disabling");
  329. } else {
  330. dev_dbg(dev,
  331. "2ns TX delay was already %s (by pin-strapping RXD1 or bootloader configuration)\n",
  332. val_txdly ? "enabled" : "disabled");
  333. }
  334. ret = phy_modify_paged_changed(phydev, 0xd08, 0x15, RTL8211F_RX_DELAY,
  335. val_rxdly);
  336. if (ret < 0) {
  337. dev_err(dev, "Failed to update the RX delay register\n");
  338. return ret;
  339. } else if (ret) {
  340. dev_dbg(dev,
  341. "%s 2ns RX delay (and changing the value from pin-strapping RXD0 or the bootloader)\n",
  342. val_rxdly ? "Enabling" : "Disabling");
  343. } else {
  344. dev_dbg(dev,
  345. "2ns RX delay was already %s (by pin-strapping RXD0 or bootloader configuration)\n",
  346. val_rxdly ? "enabled" : "disabled");
  347. }
  348. if (priv->has_phycr2) {
  349. ret = phy_modify_paged(phydev, 0xa43, RTL8211F_PHYCR2,
  350. RTL8211F_CLKOUT_EN, priv->phycr2);
  351. if (ret < 0) {
  352. dev_err(dev, "clkout configuration failed: %pe\n",
  353. ERR_PTR(ret));
  354. return ret;
  355. }
  356. return genphy_soft_reset(phydev);
  357. }
  358. return 0;
  359. }
  360. static int rtl821x_suspend(struct phy_device *phydev)
  361. {
  362. struct rtl821x_priv *priv = phydev->priv;
  363. int ret = 0;
  364. if (!phydev->wol_enabled) {
  365. ret = genphy_suspend(phydev);
  366. if (ret)
  367. return ret;
  368. clk_disable_unprepare(priv->clk);
  369. }
  370. return ret;
  371. }
  372. static int rtl821x_resume(struct phy_device *phydev)
  373. {
  374. struct rtl821x_priv *priv = phydev->priv;
  375. int ret;
  376. if (!phydev->wol_enabled)
  377. clk_prepare_enable(priv->clk);
  378. ret = genphy_resume(phydev);
  379. if (ret < 0)
  380. return ret;
  381. msleep(20);
  382. return 0;
  383. }
  384. static int rtl8211f_led_hw_is_supported(struct phy_device *phydev, u8 index,
  385. unsigned long rules)
  386. {
  387. const unsigned long mask = BIT(TRIGGER_NETDEV_LINK_10) |
  388. BIT(TRIGGER_NETDEV_LINK_100) |
  389. BIT(TRIGGER_NETDEV_LINK_1000) |
  390. BIT(TRIGGER_NETDEV_RX) |
  391. BIT(TRIGGER_NETDEV_TX);
  392. /* The RTL8211F PHY supports these LED settings on up to three LEDs:
  393. * - Link: Configurable subset of 10/100/1000 link rates
  394. * - Active: Blink on activity, RX or TX is not differentiated
  395. * The Active option has two modes, A and B:
  396. * - A: Link and Active indication at configurable, but matching,
  397. * subset of 10/100/1000 link rates
  398. * - B: Link indication at configurable subset of 10/100/1000 link
  399. * rates and Active indication always at all three 10+100+1000
  400. * link rates.
  401. * This code currently uses mode B only.
  402. */
  403. if (index >= RTL8211F_LED_COUNT)
  404. return -EINVAL;
  405. /* Filter out any other unsupported triggers. */
  406. if (rules & ~mask)
  407. return -EOPNOTSUPP;
  408. /* RX and TX are not differentiated, either both are set or not set. */
  409. if (!(rules & BIT(TRIGGER_NETDEV_RX)) ^ !(rules & BIT(TRIGGER_NETDEV_TX)))
  410. return -EOPNOTSUPP;
  411. return 0;
  412. }
  413. static int rtl8211f_led_hw_control_get(struct phy_device *phydev, u8 index,
  414. unsigned long *rules)
  415. {
  416. int val;
  417. if (index >= RTL8211F_LED_COUNT)
  418. return -EINVAL;
  419. val = phy_read_paged(phydev, 0xd04, RTL8211F_LEDCR);
  420. if (val < 0)
  421. return val;
  422. val >>= RTL8211F_LEDCR_SHIFT * index;
  423. val &= RTL8211F_LEDCR_MASK;
  424. if (val & RTL8211F_LEDCR_LINK_10)
  425. set_bit(TRIGGER_NETDEV_LINK_10, rules);
  426. if (val & RTL8211F_LEDCR_LINK_100)
  427. set_bit(TRIGGER_NETDEV_LINK_100, rules);
  428. if (val & RTL8211F_LEDCR_LINK_1000)
  429. set_bit(TRIGGER_NETDEV_LINK_1000, rules);
  430. if (val & RTL8211F_LEDCR_ACT_TXRX) {
  431. set_bit(TRIGGER_NETDEV_RX, rules);
  432. set_bit(TRIGGER_NETDEV_TX, rules);
  433. }
  434. return 0;
  435. }
  436. static int rtl8211f_led_hw_control_set(struct phy_device *phydev, u8 index,
  437. unsigned long rules)
  438. {
  439. const u16 mask = RTL8211F_LEDCR_MASK << (RTL8211F_LEDCR_SHIFT * index);
  440. u16 reg = 0;
  441. if (index >= RTL8211F_LED_COUNT)
  442. return -EINVAL;
  443. if (test_bit(TRIGGER_NETDEV_LINK_10, &rules))
  444. reg |= RTL8211F_LEDCR_LINK_10;
  445. if (test_bit(TRIGGER_NETDEV_LINK_100, &rules))
  446. reg |= RTL8211F_LEDCR_LINK_100;
  447. if (test_bit(TRIGGER_NETDEV_LINK_1000, &rules))
  448. reg |= RTL8211F_LEDCR_LINK_1000;
  449. if (test_bit(TRIGGER_NETDEV_RX, &rules) ||
  450. test_bit(TRIGGER_NETDEV_TX, &rules)) {
  451. reg |= RTL8211F_LEDCR_ACT_TXRX;
  452. }
  453. reg <<= RTL8211F_LEDCR_SHIFT * index;
  454. reg |= RTL8211F_LEDCR_MODE; /* Mode B */
  455. return phy_modify_paged(phydev, 0xd04, RTL8211F_LEDCR, mask, reg);
  456. }
  457. static int rtl8211e_config_init(struct phy_device *phydev)
  458. {
  459. int ret = 0, oldpage;
  460. u16 val;
  461. /* enable TX/RX delay for rgmii-* modes, and disable them for rgmii. */
  462. switch (phydev->interface) {
  463. case PHY_INTERFACE_MODE_RGMII:
  464. val = RTL8211E_CTRL_DELAY | 0;
  465. break;
  466. case PHY_INTERFACE_MODE_RGMII_ID:
  467. val = RTL8211E_CTRL_DELAY | RTL8211E_TX_DELAY | RTL8211E_RX_DELAY;
  468. break;
  469. case PHY_INTERFACE_MODE_RGMII_RXID:
  470. val = RTL8211E_CTRL_DELAY | RTL8211E_RX_DELAY;
  471. break;
  472. case PHY_INTERFACE_MODE_RGMII_TXID:
  473. val = RTL8211E_CTRL_DELAY | RTL8211E_TX_DELAY;
  474. break;
  475. default: /* the rest of the modes imply leaving delays as is. */
  476. return 0;
  477. }
  478. /* According to a sample driver there is a 0x1c config register on the
  479. * 0xa4 extension page (0x7) layout. It can be used to disable/enable
  480. * the RX/TX delays otherwise controlled by RXDLY/TXDLY pins.
  481. * The configuration register definition:
  482. * 14 = reserved
  483. * 13 = Force Tx RX Delay controlled by bit12 bit11,
  484. * 12 = RX Delay, 11 = TX Delay
  485. * 10:0 = Test && debug settings reserved by realtek
  486. */
  487. oldpage = phy_select_page(phydev, 0x7);
  488. if (oldpage < 0)
  489. goto err_restore_page;
  490. ret = __phy_write(phydev, RTL821x_EXT_PAGE_SELECT, 0xa4);
  491. if (ret)
  492. goto err_restore_page;
  493. ret = __phy_modify(phydev, 0x1c, RTL8211E_CTRL_DELAY
  494. | RTL8211E_TX_DELAY | RTL8211E_RX_DELAY,
  495. val);
  496. err_restore_page:
  497. return phy_restore_page(phydev, oldpage, ret);
  498. }
  499. static int rtl8211b_suspend(struct phy_device *phydev)
  500. {
  501. phy_write(phydev, MII_MMD_DATA, BIT(9));
  502. return genphy_suspend(phydev);
  503. }
  504. static int rtl8211b_resume(struct phy_device *phydev)
  505. {
  506. phy_write(phydev, MII_MMD_DATA, 0);
  507. return genphy_resume(phydev);
  508. }
  509. static int rtl8366rb_config_init(struct phy_device *phydev)
  510. {
  511. int ret;
  512. ret = phy_set_bits(phydev, RTL8366RB_POWER_SAVE,
  513. RTL8366RB_POWER_SAVE_ON);
  514. if (ret) {
  515. dev_err(&phydev->mdio.dev,
  516. "error enabling power management\n");
  517. }
  518. return ret;
  519. }
  520. /* get actual speed to cover the downshift case */
  521. static void rtlgen_decode_speed(struct phy_device *phydev, int val)
  522. {
  523. switch (val & RTLGEN_SPEED_MASK) {
  524. case 0x0000:
  525. phydev->speed = SPEED_10;
  526. break;
  527. case 0x0010:
  528. phydev->speed = SPEED_100;
  529. break;
  530. case 0x0020:
  531. phydev->speed = SPEED_1000;
  532. break;
  533. case 0x0200:
  534. phydev->speed = SPEED_10000;
  535. break;
  536. case 0x0210:
  537. phydev->speed = SPEED_2500;
  538. break;
  539. case 0x0220:
  540. phydev->speed = SPEED_5000;
  541. break;
  542. default:
  543. break;
  544. }
  545. }
  546. static int rtlgen_read_status(struct phy_device *phydev)
  547. {
  548. int ret, val;
  549. ret = genphy_read_status(phydev);
  550. if (ret < 0)
  551. return ret;
  552. if (!phydev->link)
  553. return 0;
  554. val = phy_read_paged(phydev, 0xa43, 0x12);
  555. if (val < 0)
  556. return val;
  557. rtlgen_decode_speed(phydev, val);
  558. return 0;
  559. }
  560. static int rtlgen_read_mmd(struct phy_device *phydev, int devnum, u16 regnum)
  561. {
  562. int ret;
  563. if (devnum == MDIO_MMD_PCS && regnum == MDIO_PCS_EEE_ABLE) {
  564. rtl821x_write_page(phydev, 0xa5c);
  565. ret = __phy_read(phydev, 0x12);
  566. rtl821x_write_page(phydev, 0);
  567. } else if (devnum == MDIO_MMD_AN && regnum == MDIO_AN_EEE_ADV) {
  568. rtl821x_write_page(phydev, 0xa5d);
  569. ret = __phy_read(phydev, 0x10);
  570. rtl821x_write_page(phydev, 0);
  571. } else if (devnum == MDIO_MMD_AN && regnum == MDIO_AN_EEE_LPABLE) {
  572. rtl821x_write_page(phydev, 0xa5d);
  573. ret = __phy_read(phydev, 0x11);
  574. rtl821x_write_page(phydev, 0);
  575. } else {
  576. ret = -EOPNOTSUPP;
  577. }
  578. return ret;
  579. }
  580. static int rtlgen_write_mmd(struct phy_device *phydev, int devnum, u16 regnum,
  581. u16 val)
  582. {
  583. int ret;
  584. if (devnum == MDIO_MMD_AN && regnum == MDIO_AN_EEE_ADV) {
  585. rtl821x_write_page(phydev, 0xa5d);
  586. ret = __phy_write(phydev, 0x10, val);
  587. rtl821x_write_page(phydev, 0);
  588. } else {
  589. ret = -EOPNOTSUPP;
  590. }
  591. return ret;
  592. }
  593. static int rtl822x_read_mmd(struct phy_device *phydev, int devnum, u16 regnum)
  594. {
  595. int ret = rtlgen_read_mmd(phydev, devnum, regnum);
  596. if (ret != -EOPNOTSUPP)
  597. return ret;
  598. if (devnum == MDIO_MMD_PCS && regnum == MDIO_PCS_EEE_ABLE2) {
  599. rtl821x_write_page(phydev, 0xa6e);
  600. ret = __phy_read(phydev, 0x16);
  601. rtl821x_write_page(phydev, 0);
  602. } else if (devnum == MDIO_MMD_AN && regnum == MDIO_AN_EEE_ADV2) {
  603. rtl821x_write_page(phydev, 0xa6d);
  604. ret = __phy_read(phydev, 0x12);
  605. rtl821x_write_page(phydev, 0);
  606. } else if (devnum == MDIO_MMD_AN && regnum == MDIO_AN_EEE_LPABLE2) {
  607. rtl821x_write_page(phydev, 0xa6d);
  608. ret = __phy_read(phydev, 0x10);
  609. rtl821x_write_page(phydev, 0);
  610. }
  611. return ret;
  612. }
  613. static int rtl822x_write_mmd(struct phy_device *phydev, int devnum, u16 regnum,
  614. u16 val)
  615. {
  616. int ret = rtlgen_write_mmd(phydev, devnum, regnum, val);
  617. if (ret != -EOPNOTSUPP)
  618. return ret;
  619. if (devnum == MDIO_MMD_AN && regnum == MDIO_AN_EEE_ADV2) {
  620. rtl821x_write_page(phydev, 0xa6d);
  621. ret = __phy_write(phydev, 0x12, val);
  622. rtl821x_write_page(phydev, 0);
  623. }
  624. return ret;
  625. }
  626. static int rtl822xb_config_init(struct phy_device *phydev)
  627. {
  628. bool has_2500, has_sgmii;
  629. u16 mode;
  630. int ret;
  631. has_2500 = test_bit(PHY_INTERFACE_MODE_2500BASEX,
  632. phydev->host_interfaces) ||
  633. phydev->interface == PHY_INTERFACE_MODE_2500BASEX;
  634. has_sgmii = test_bit(PHY_INTERFACE_MODE_SGMII,
  635. phydev->host_interfaces) ||
  636. phydev->interface == PHY_INTERFACE_MODE_SGMII;
  637. /* fill in possible interfaces */
  638. __assign_bit(PHY_INTERFACE_MODE_2500BASEX, phydev->possible_interfaces,
  639. has_2500);
  640. __assign_bit(PHY_INTERFACE_MODE_SGMII, phydev->possible_interfaces,
  641. has_sgmii);
  642. if (!has_2500 && !has_sgmii)
  643. return 0;
  644. /* determine SerDes option mode */
  645. if (has_2500 && !has_sgmii) {
  646. mode = RTL822X_VND1_SERDES_OPTION_MODE_2500BASEX;
  647. phydev->rate_matching = RATE_MATCH_PAUSE;
  648. } else {
  649. mode = RTL822X_VND1_SERDES_OPTION_MODE_2500BASEX_SGMII;
  650. phydev->rate_matching = RATE_MATCH_NONE;
  651. }
  652. /* the following sequence with magic numbers sets up the SerDes
  653. * option mode
  654. */
  655. ret = phy_write_mmd(phydev, MDIO_MMD_VEND1, 0x75f3, 0);
  656. if (ret < 0)
  657. return ret;
  658. ret = phy_modify_mmd_changed(phydev, MDIO_MMD_VEND1,
  659. RTL822X_VND1_SERDES_OPTION,
  660. RTL822X_VND1_SERDES_OPTION_MODE_MASK,
  661. mode);
  662. if (ret < 0)
  663. return ret;
  664. ret = phy_write_mmd(phydev, MDIO_MMD_VEND1, 0x6a04, 0x0503);
  665. if (ret < 0)
  666. return ret;
  667. ret = phy_write_mmd(phydev, MDIO_MMD_VEND1, 0x6f10, 0xd455);
  668. if (ret < 0)
  669. return ret;
  670. return phy_write_mmd(phydev, MDIO_MMD_VEND1, 0x6f11, 0x8020);
  671. }
  672. static int rtl822xb_get_rate_matching(struct phy_device *phydev,
  673. phy_interface_t iface)
  674. {
  675. int val;
  676. /* Only rate matching at 2500base-x */
  677. if (iface != PHY_INTERFACE_MODE_2500BASEX)
  678. return RATE_MATCH_NONE;
  679. val = phy_read_mmd(phydev, MDIO_MMD_VEND1, RTL822X_VND1_SERDES_OPTION);
  680. if (val < 0)
  681. return val;
  682. if ((val & RTL822X_VND1_SERDES_OPTION_MODE_MASK) ==
  683. RTL822X_VND1_SERDES_OPTION_MODE_2500BASEX)
  684. return RATE_MATCH_PAUSE;
  685. /* RTL822X_VND1_SERDES_OPTION_MODE_2500BASEX_SGMII */
  686. return RATE_MATCH_NONE;
  687. }
  688. static int rtl822x_get_features(struct phy_device *phydev)
  689. {
  690. int val;
  691. val = phy_read_paged(phydev, 0xa61, 0x13);
  692. if (val < 0)
  693. return val;
  694. linkmode_mod_bit(ETHTOOL_LINK_MODE_2500baseT_Full_BIT,
  695. phydev->supported, val & MDIO_PMA_SPEED_2_5G);
  696. linkmode_mod_bit(ETHTOOL_LINK_MODE_5000baseT_Full_BIT,
  697. phydev->supported, val & MDIO_PMA_SPEED_5G);
  698. linkmode_mod_bit(ETHTOOL_LINK_MODE_10000baseT_Full_BIT,
  699. phydev->supported, val & MDIO_SPEED_10G);
  700. return genphy_read_abilities(phydev);
  701. }
  702. static int rtl822x_config_aneg(struct phy_device *phydev)
  703. {
  704. int ret = 0;
  705. if (phydev->autoneg == AUTONEG_ENABLE) {
  706. u16 adv = linkmode_adv_to_mii_10gbt_adv_t(phydev->advertising);
  707. ret = phy_modify_paged_changed(phydev, 0xa5d, 0x12,
  708. MDIO_AN_10GBT_CTRL_ADV2_5G |
  709. MDIO_AN_10GBT_CTRL_ADV5G,
  710. adv);
  711. if (ret < 0)
  712. return ret;
  713. }
  714. return __genphy_config_aneg(phydev, ret);
  715. }
  716. static void rtl822xb_update_interface(struct phy_device *phydev)
  717. {
  718. int val;
  719. if (!phydev->link)
  720. return;
  721. /* Change interface according to serdes mode */
  722. val = phy_read_mmd(phydev, MDIO_MMD_VEND1, RTL822X_VND1_SERDES_CTRL3);
  723. if (val < 0)
  724. return;
  725. switch (val & RTL822X_VND1_SERDES_CTRL3_MODE_MASK) {
  726. case RTL822X_VND1_SERDES_CTRL3_MODE_2500BASEX:
  727. phydev->interface = PHY_INTERFACE_MODE_2500BASEX;
  728. break;
  729. case RTL822X_VND1_SERDES_CTRL3_MODE_SGMII:
  730. phydev->interface = PHY_INTERFACE_MODE_SGMII;
  731. break;
  732. }
  733. }
  734. static int rtl822x_read_status(struct phy_device *phydev)
  735. {
  736. if (phydev->autoneg == AUTONEG_ENABLE) {
  737. int lpadv = phy_read_paged(phydev, 0xa5d, 0x13);
  738. if (lpadv < 0)
  739. return lpadv;
  740. mii_10gbt_stat_mod_linkmode_lpa_t(phydev->lp_advertising,
  741. lpadv);
  742. }
  743. return rtlgen_read_status(phydev);
  744. }
  745. static int rtl822xb_read_status(struct phy_device *phydev)
  746. {
  747. int ret;
  748. ret = rtl822x_read_status(phydev);
  749. if (ret < 0)
  750. return ret;
  751. rtl822xb_update_interface(phydev);
  752. return 0;
  753. }
  754. static int rtl822x_c45_get_features(struct phy_device *phydev)
  755. {
  756. linkmode_set_bit(ETHTOOL_LINK_MODE_TP_BIT,
  757. phydev->supported);
  758. return genphy_c45_pma_read_abilities(phydev);
  759. }
  760. static int rtl822x_c45_config_aneg(struct phy_device *phydev)
  761. {
  762. bool changed = false;
  763. int ret, val;
  764. if (phydev->autoneg == AUTONEG_DISABLE)
  765. return genphy_c45_pma_setup_forced(phydev);
  766. ret = genphy_c45_an_config_aneg(phydev);
  767. if (ret < 0)
  768. return ret;
  769. if (ret > 0)
  770. changed = true;
  771. val = linkmode_adv_to_mii_ctrl1000_t(phydev->advertising);
  772. /* Vendor register as C45 has no standardized support for 1000BaseT */
  773. ret = phy_modify_mmd_changed(phydev, MDIO_MMD_VEND2, RTL822X_VND2_GBCR,
  774. ADVERTISE_1000FULL, val);
  775. if (ret < 0)
  776. return ret;
  777. if (ret > 0)
  778. changed = true;
  779. return genphy_c45_check_and_restart_aneg(phydev, changed);
  780. }
  781. static int rtl822x_c45_read_status(struct phy_device *phydev)
  782. {
  783. int ret, val;
  784. ret = genphy_c45_read_status(phydev);
  785. if (ret < 0)
  786. return ret;
  787. /* Vendor register as C45 has no standardized support for 1000BaseT */
  788. if (phydev->autoneg == AUTONEG_ENABLE) {
  789. val = phy_read_mmd(phydev, MDIO_MMD_VEND2,
  790. RTL822X_VND2_GANLPAR);
  791. if (val < 0)
  792. return val;
  793. mii_stat1000_mod_linkmode_lpa_t(phydev->lp_advertising, val);
  794. }
  795. if (!phydev->link)
  796. return 0;
  797. /* Read actual speed from vendor register. */
  798. val = phy_read_mmd(phydev, MDIO_MMD_VEND2, RTL822X_VND2_PHYSR);
  799. if (val < 0)
  800. return val;
  801. rtlgen_decode_speed(phydev, val);
  802. return 0;
  803. }
  804. static int rtl822xb_c45_read_status(struct phy_device *phydev)
  805. {
  806. int ret;
  807. ret = rtl822x_c45_read_status(phydev);
  808. if (ret < 0)
  809. return ret;
  810. rtl822xb_update_interface(phydev);
  811. return 0;
  812. }
  813. static bool rtlgen_supports_2_5gbps(struct phy_device *phydev)
  814. {
  815. int val;
  816. phy_write(phydev, RTL821x_PAGE_SELECT, 0xa61);
  817. val = phy_read(phydev, 0x13);
  818. phy_write(phydev, RTL821x_PAGE_SELECT, 0);
  819. return val >= 0 && val & MDIO_PMA_SPEED_2_5G;
  820. }
  821. /* On internal PHY's MMD reads over C22 always return 0.
  822. * Check a MMD register which is known to be non-zero.
  823. */
  824. static bool rtlgen_supports_mmd(struct phy_device *phydev)
  825. {
  826. int val;
  827. phy_lock_mdio_bus(phydev);
  828. __phy_write(phydev, MII_MMD_CTRL, MDIO_MMD_PCS);
  829. __phy_write(phydev, MII_MMD_DATA, MDIO_PCS_EEE_ABLE);
  830. __phy_write(phydev, MII_MMD_CTRL, MDIO_MMD_PCS | MII_MMD_CTRL_NOINCR);
  831. val = __phy_read(phydev, MII_MMD_DATA);
  832. phy_unlock_mdio_bus(phydev);
  833. return val > 0;
  834. }
  835. static int rtlgen_match_phy_device(struct phy_device *phydev)
  836. {
  837. return phydev->phy_id == RTL_GENERIC_PHYID &&
  838. !rtlgen_supports_2_5gbps(phydev);
  839. }
  840. static int rtl8226_match_phy_device(struct phy_device *phydev)
  841. {
  842. return phydev->phy_id == RTL_GENERIC_PHYID &&
  843. rtlgen_supports_2_5gbps(phydev) &&
  844. rtlgen_supports_mmd(phydev);
  845. }
  846. static int rtlgen_is_c45_match(struct phy_device *phydev, unsigned int id,
  847. bool is_c45)
  848. {
  849. if (phydev->is_c45)
  850. return is_c45 && (id == phydev->c45_ids.device_ids[1]);
  851. else
  852. return !is_c45 && (id == phydev->phy_id);
  853. }
  854. static int rtl8221b_match_phy_device(struct phy_device *phydev)
  855. {
  856. return phydev->phy_id == RTL_8221B && rtlgen_supports_mmd(phydev);
  857. }
  858. static int rtl8221b_vb_cg_c22_match_phy_device(struct phy_device *phydev)
  859. {
  860. return rtlgen_is_c45_match(phydev, RTL_8221B_VB_CG, false);
  861. }
  862. static int rtl8221b_vb_cg_c45_match_phy_device(struct phy_device *phydev)
  863. {
  864. return rtlgen_is_c45_match(phydev, RTL_8221B_VB_CG, true);
  865. }
  866. static int rtl8221b_vn_cg_c22_match_phy_device(struct phy_device *phydev)
  867. {
  868. return rtlgen_is_c45_match(phydev, RTL_8221B_VN_CG, false);
  869. }
  870. static int rtl8221b_vn_cg_c45_match_phy_device(struct phy_device *phydev)
  871. {
  872. return rtlgen_is_c45_match(phydev, RTL_8221B_VN_CG, true);
  873. }
  874. static int rtl_internal_nbaset_match_phy_device(struct phy_device *phydev)
  875. {
  876. if (phydev->is_c45)
  877. return false;
  878. switch (phydev->phy_id) {
  879. case RTL_GENERIC_PHYID:
  880. case RTL_8221B:
  881. case RTL_8251B:
  882. case 0x001cc841:
  883. break;
  884. default:
  885. return false;
  886. }
  887. return rtlgen_supports_2_5gbps(phydev) && !rtlgen_supports_mmd(phydev);
  888. }
  889. static int rtl8251b_c45_match_phy_device(struct phy_device *phydev)
  890. {
  891. return rtlgen_is_c45_match(phydev, RTL_8251B, true);
  892. }
  893. static int rtlgen_resume(struct phy_device *phydev)
  894. {
  895. int ret = genphy_resume(phydev);
  896. /* Internal PHY's from RTL8168h up may not be instantly ready */
  897. msleep(20);
  898. return ret;
  899. }
  900. static int rtlgen_c45_resume(struct phy_device *phydev)
  901. {
  902. int ret = genphy_c45_pma_resume(phydev);
  903. msleep(20);
  904. return ret;
  905. }
  906. static int rtl9000a_config_init(struct phy_device *phydev)
  907. {
  908. phydev->autoneg = AUTONEG_DISABLE;
  909. phydev->speed = SPEED_100;
  910. phydev->duplex = DUPLEX_FULL;
  911. return 0;
  912. }
  913. static int rtl9000a_config_aneg(struct phy_device *phydev)
  914. {
  915. int ret;
  916. u16 ctl = 0;
  917. switch (phydev->master_slave_set) {
  918. case MASTER_SLAVE_CFG_MASTER_FORCE:
  919. ctl |= CTL1000_AS_MASTER;
  920. break;
  921. case MASTER_SLAVE_CFG_SLAVE_FORCE:
  922. break;
  923. case MASTER_SLAVE_CFG_UNKNOWN:
  924. case MASTER_SLAVE_CFG_UNSUPPORTED:
  925. return 0;
  926. default:
  927. phydev_warn(phydev, "Unsupported Master/Slave mode\n");
  928. return -EOPNOTSUPP;
  929. }
  930. ret = phy_modify_changed(phydev, MII_CTRL1000, CTL1000_AS_MASTER, ctl);
  931. if (ret == 1)
  932. ret = genphy_soft_reset(phydev);
  933. return ret;
  934. }
  935. static int rtl9000a_read_status(struct phy_device *phydev)
  936. {
  937. int ret;
  938. phydev->master_slave_get = MASTER_SLAVE_CFG_UNKNOWN;
  939. phydev->master_slave_state = MASTER_SLAVE_STATE_UNKNOWN;
  940. ret = genphy_update_link(phydev);
  941. if (ret)
  942. return ret;
  943. ret = phy_read(phydev, MII_CTRL1000);
  944. if (ret < 0)
  945. return ret;
  946. if (ret & CTL1000_AS_MASTER)
  947. phydev->master_slave_get = MASTER_SLAVE_CFG_MASTER_FORCE;
  948. else
  949. phydev->master_slave_get = MASTER_SLAVE_CFG_SLAVE_FORCE;
  950. ret = phy_read(phydev, MII_STAT1000);
  951. if (ret < 0)
  952. return ret;
  953. if (ret & LPA_1000MSRES)
  954. phydev->master_slave_state = MASTER_SLAVE_STATE_MASTER;
  955. else
  956. phydev->master_slave_state = MASTER_SLAVE_STATE_SLAVE;
  957. return 0;
  958. }
  959. static int rtl9000a_ack_interrupt(struct phy_device *phydev)
  960. {
  961. int err;
  962. err = phy_read(phydev, RTL8211F_INSR);
  963. return (err < 0) ? err : 0;
  964. }
  965. static int rtl9000a_config_intr(struct phy_device *phydev)
  966. {
  967. u16 val;
  968. int err;
  969. if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
  970. err = rtl9000a_ack_interrupt(phydev);
  971. if (err)
  972. return err;
  973. val = (u16)~RTL9000A_GINMR_LINK_STATUS;
  974. err = phy_write_paged(phydev, 0xa42, RTL9000A_GINMR, val);
  975. } else {
  976. val = ~0;
  977. err = phy_write_paged(phydev, 0xa42, RTL9000A_GINMR, val);
  978. if (err)
  979. return err;
  980. err = rtl9000a_ack_interrupt(phydev);
  981. }
  982. return phy_write_paged(phydev, 0xa42, RTL9000A_GINMR, val);
  983. }
  984. static irqreturn_t rtl9000a_handle_interrupt(struct phy_device *phydev)
  985. {
  986. int irq_status;
  987. irq_status = phy_read(phydev, RTL8211F_INSR);
  988. if (irq_status < 0) {
  989. phy_error(phydev);
  990. return IRQ_NONE;
  991. }
  992. if (!(irq_status & RTL8211F_INER_LINK_STATUS))
  993. return IRQ_NONE;
  994. phy_trigger_machine(phydev);
  995. return IRQ_HANDLED;
  996. }
  997. static struct phy_driver realtek_drvs[] = {
  998. {
  999. PHY_ID_MATCH_EXACT(0x00008201),
  1000. .name = "RTL8201CP Ethernet",
  1001. .read_page = rtl821x_read_page,
  1002. .write_page = rtl821x_write_page,
  1003. }, {
  1004. PHY_ID_MATCH_EXACT(0x001cc816),
  1005. .name = "RTL8201F Fast Ethernet",
  1006. .config_intr = &rtl8201_config_intr,
  1007. .handle_interrupt = rtl8201_handle_interrupt,
  1008. .suspend = genphy_suspend,
  1009. .resume = genphy_resume,
  1010. .read_page = rtl821x_read_page,
  1011. .write_page = rtl821x_write_page,
  1012. }, {
  1013. PHY_ID_MATCH_MODEL(0x001cc880),
  1014. .name = "RTL8208 Fast Ethernet",
  1015. .read_mmd = genphy_read_mmd_unsupported,
  1016. .write_mmd = genphy_write_mmd_unsupported,
  1017. .suspend = genphy_suspend,
  1018. .resume = genphy_resume,
  1019. .read_page = rtl821x_read_page,
  1020. .write_page = rtl821x_write_page,
  1021. }, {
  1022. PHY_ID_MATCH_EXACT(0x001cc910),
  1023. .name = "RTL8211 Gigabit Ethernet",
  1024. .config_aneg = rtl8211_config_aneg,
  1025. .read_mmd = &genphy_read_mmd_unsupported,
  1026. .write_mmd = &genphy_write_mmd_unsupported,
  1027. .read_page = rtl821x_read_page,
  1028. .write_page = rtl821x_write_page,
  1029. }, {
  1030. PHY_ID_MATCH_EXACT(0x001cc912),
  1031. .name = "RTL8211B Gigabit Ethernet",
  1032. .config_intr = &rtl8211b_config_intr,
  1033. .handle_interrupt = rtl821x_handle_interrupt,
  1034. .read_mmd = &genphy_read_mmd_unsupported,
  1035. .write_mmd = &genphy_write_mmd_unsupported,
  1036. .suspend = rtl8211b_suspend,
  1037. .resume = rtl8211b_resume,
  1038. .read_page = rtl821x_read_page,
  1039. .write_page = rtl821x_write_page,
  1040. }, {
  1041. PHY_ID_MATCH_EXACT(0x001cc913),
  1042. .name = "RTL8211C Gigabit Ethernet",
  1043. .config_init = rtl8211c_config_init,
  1044. .read_mmd = &genphy_read_mmd_unsupported,
  1045. .write_mmd = &genphy_write_mmd_unsupported,
  1046. .read_page = rtl821x_read_page,
  1047. .write_page = rtl821x_write_page,
  1048. }, {
  1049. PHY_ID_MATCH_EXACT(0x001cc914),
  1050. .name = "RTL8211DN Gigabit Ethernet",
  1051. .config_intr = rtl8211e_config_intr,
  1052. .handle_interrupt = rtl821x_handle_interrupt,
  1053. .suspend = genphy_suspend,
  1054. .resume = genphy_resume,
  1055. .read_page = rtl821x_read_page,
  1056. .write_page = rtl821x_write_page,
  1057. }, {
  1058. PHY_ID_MATCH_EXACT(0x001cc915),
  1059. .name = "RTL8211E Gigabit Ethernet",
  1060. .config_init = &rtl8211e_config_init,
  1061. .config_intr = &rtl8211e_config_intr,
  1062. .handle_interrupt = rtl821x_handle_interrupt,
  1063. .suspend = genphy_suspend,
  1064. .resume = genphy_resume,
  1065. .read_page = rtl821x_read_page,
  1066. .write_page = rtl821x_write_page,
  1067. }, {
  1068. PHY_ID_MATCH_EXACT(0x001cc916),
  1069. .name = "RTL8211F Gigabit Ethernet",
  1070. .probe = rtl821x_probe,
  1071. .config_init = &rtl8211f_config_init,
  1072. .read_status = rtlgen_read_status,
  1073. .config_intr = &rtl8211f_config_intr,
  1074. .handle_interrupt = rtl8211f_handle_interrupt,
  1075. .suspend = rtl821x_suspend,
  1076. .resume = rtl821x_resume,
  1077. .read_page = rtl821x_read_page,
  1078. .write_page = rtl821x_write_page,
  1079. .flags = PHY_ALWAYS_CALL_SUSPEND,
  1080. .led_hw_is_supported = rtl8211f_led_hw_is_supported,
  1081. .led_hw_control_get = rtl8211f_led_hw_control_get,
  1082. .led_hw_control_set = rtl8211f_led_hw_control_set,
  1083. }, {
  1084. PHY_ID_MATCH_EXACT(RTL_8211FVD_PHYID),
  1085. .name = "RTL8211F-VD Gigabit Ethernet",
  1086. .probe = rtl821x_probe,
  1087. .config_init = &rtl8211f_config_init,
  1088. .read_status = rtlgen_read_status,
  1089. .config_intr = &rtl8211f_config_intr,
  1090. .handle_interrupt = rtl8211f_handle_interrupt,
  1091. .suspend = rtl821x_suspend,
  1092. .resume = rtl821x_resume,
  1093. .read_page = rtl821x_read_page,
  1094. .write_page = rtl821x_write_page,
  1095. .flags = PHY_ALWAYS_CALL_SUSPEND,
  1096. }, {
  1097. .name = "Generic FE-GE Realtek PHY",
  1098. .match_phy_device = rtlgen_match_phy_device,
  1099. .read_status = rtlgen_read_status,
  1100. .suspend = genphy_suspend,
  1101. .resume = rtlgen_resume,
  1102. .read_page = rtl821x_read_page,
  1103. .write_page = rtl821x_write_page,
  1104. .read_mmd = rtlgen_read_mmd,
  1105. .write_mmd = rtlgen_write_mmd,
  1106. }, {
  1107. .name = "RTL8226 2.5Gbps PHY",
  1108. .match_phy_device = rtl8226_match_phy_device,
  1109. .get_features = rtl822x_get_features,
  1110. .config_aneg = rtl822x_config_aneg,
  1111. .read_status = rtl822x_read_status,
  1112. .suspend = genphy_suspend,
  1113. .resume = rtlgen_resume,
  1114. .read_page = rtl821x_read_page,
  1115. .write_page = rtl821x_write_page,
  1116. }, {
  1117. .match_phy_device = rtl8221b_match_phy_device,
  1118. .name = "RTL8226B_RTL8221B 2.5Gbps PHY",
  1119. .get_features = rtl822x_get_features,
  1120. .config_aneg = rtl822x_config_aneg,
  1121. .config_init = rtl822xb_config_init,
  1122. .get_rate_matching = rtl822xb_get_rate_matching,
  1123. .read_status = rtl822xb_read_status,
  1124. .suspend = genphy_suspend,
  1125. .resume = rtlgen_resume,
  1126. .read_page = rtl821x_read_page,
  1127. .write_page = rtl821x_write_page,
  1128. }, {
  1129. PHY_ID_MATCH_EXACT(0x001cc838),
  1130. .name = "RTL8226-CG 2.5Gbps PHY",
  1131. .get_features = rtl822x_get_features,
  1132. .config_aneg = rtl822x_config_aneg,
  1133. .read_status = rtl822x_read_status,
  1134. .suspend = genphy_suspend,
  1135. .resume = rtlgen_resume,
  1136. .read_page = rtl821x_read_page,
  1137. .write_page = rtl821x_write_page,
  1138. }, {
  1139. PHY_ID_MATCH_EXACT(0x001cc848),
  1140. .name = "RTL8226B-CG_RTL8221B-CG 2.5Gbps PHY",
  1141. .get_features = rtl822x_get_features,
  1142. .config_aneg = rtl822x_config_aneg,
  1143. .config_init = rtl822xb_config_init,
  1144. .get_rate_matching = rtl822xb_get_rate_matching,
  1145. .read_status = rtl822xb_read_status,
  1146. .suspend = genphy_suspend,
  1147. .resume = rtlgen_resume,
  1148. .read_page = rtl821x_read_page,
  1149. .write_page = rtl821x_write_page,
  1150. }, {
  1151. .match_phy_device = rtl8221b_vb_cg_c22_match_phy_device,
  1152. .name = "RTL8221B-VB-CG 2.5Gbps PHY (C22)",
  1153. .get_features = rtl822x_get_features,
  1154. .config_aneg = rtl822x_config_aneg,
  1155. .config_init = rtl822xb_config_init,
  1156. .get_rate_matching = rtl822xb_get_rate_matching,
  1157. .read_status = rtl822xb_read_status,
  1158. .suspend = genphy_suspend,
  1159. .resume = rtlgen_resume,
  1160. .read_page = rtl821x_read_page,
  1161. .write_page = rtl821x_write_page,
  1162. }, {
  1163. .match_phy_device = rtl8221b_vb_cg_c45_match_phy_device,
  1164. .name = "RTL8221B-VB-CG 2.5Gbps PHY (C45)",
  1165. .config_init = rtl822xb_config_init,
  1166. .get_rate_matching = rtl822xb_get_rate_matching,
  1167. .get_features = rtl822x_c45_get_features,
  1168. .config_aneg = rtl822x_c45_config_aneg,
  1169. .read_status = rtl822xb_c45_read_status,
  1170. .suspend = genphy_c45_pma_suspend,
  1171. .resume = rtlgen_c45_resume,
  1172. }, {
  1173. .match_phy_device = rtl8221b_vn_cg_c22_match_phy_device,
  1174. .name = "RTL8221B-VM-CG 2.5Gbps PHY (C22)",
  1175. .get_features = rtl822x_get_features,
  1176. .config_aneg = rtl822x_config_aneg,
  1177. .config_init = rtl822xb_config_init,
  1178. .get_rate_matching = rtl822xb_get_rate_matching,
  1179. .read_status = rtl822xb_read_status,
  1180. .suspend = genphy_suspend,
  1181. .resume = rtlgen_resume,
  1182. .read_page = rtl821x_read_page,
  1183. .write_page = rtl821x_write_page,
  1184. }, {
  1185. .match_phy_device = rtl8221b_vn_cg_c45_match_phy_device,
  1186. .name = "RTL8221B-VN-CG 2.5Gbps PHY (C45)",
  1187. .config_init = rtl822xb_config_init,
  1188. .get_rate_matching = rtl822xb_get_rate_matching,
  1189. .get_features = rtl822x_c45_get_features,
  1190. .config_aneg = rtl822x_c45_config_aneg,
  1191. .read_status = rtl822xb_c45_read_status,
  1192. .suspend = genphy_c45_pma_suspend,
  1193. .resume = rtlgen_c45_resume,
  1194. }, {
  1195. .match_phy_device = rtl8251b_c45_match_phy_device,
  1196. .name = "RTL8251B 5Gbps PHY",
  1197. .get_features = rtl822x_get_features,
  1198. .config_aneg = rtl822x_config_aneg,
  1199. .read_status = rtl822x_read_status,
  1200. .suspend = genphy_suspend,
  1201. .resume = rtlgen_resume,
  1202. .read_page = rtl821x_read_page,
  1203. .write_page = rtl821x_write_page,
  1204. }, {
  1205. .match_phy_device = rtl_internal_nbaset_match_phy_device,
  1206. .name = "Realtek Internal NBASE-T PHY",
  1207. .flags = PHY_IS_INTERNAL,
  1208. .get_features = rtl822x_get_features,
  1209. .config_aneg = rtl822x_config_aneg,
  1210. .read_status = rtl822x_read_status,
  1211. .suspend = genphy_suspend,
  1212. .resume = rtlgen_resume,
  1213. .read_page = rtl821x_read_page,
  1214. .write_page = rtl821x_write_page,
  1215. .read_mmd = rtl822x_read_mmd,
  1216. .write_mmd = rtl822x_write_mmd,
  1217. }, {
  1218. PHY_ID_MATCH_EXACT(0x001ccad0),
  1219. .name = "RTL8224 2.5Gbps PHY",
  1220. .get_features = rtl822x_c45_get_features,
  1221. .config_aneg = rtl822x_c45_config_aneg,
  1222. .read_status = rtl822x_c45_read_status,
  1223. .suspend = genphy_c45_pma_suspend,
  1224. .resume = rtlgen_c45_resume,
  1225. }, {
  1226. PHY_ID_MATCH_EXACT(0x001cc961),
  1227. .name = "RTL8366RB Gigabit Ethernet",
  1228. .config_init = &rtl8366rb_config_init,
  1229. /* These interrupts are handled by the irq controller
  1230. * embedded inside the RTL8366RB, they get unmasked when the
  1231. * irq is requested and ACKed by reading the status register,
  1232. * which is done by the irqchip code.
  1233. */
  1234. .config_intr = genphy_no_config_intr,
  1235. .handle_interrupt = genphy_handle_interrupt_no_ack,
  1236. .suspend = genphy_suspend,
  1237. .resume = genphy_resume,
  1238. }, {
  1239. PHY_ID_MATCH_EXACT(0x001ccb00),
  1240. .name = "RTL9000AA_RTL9000AN Ethernet",
  1241. .features = PHY_BASIC_T1_FEATURES,
  1242. .config_init = rtl9000a_config_init,
  1243. .config_aneg = rtl9000a_config_aneg,
  1244. .read_status = rtl9000a_read_status,
  1245. .config_intr = rtl9000a_config_intr,
  1246. .handle_interrupt = rtl9000a_handle_interrupt,
  1247. .suspend = genphy_suspend,
  1248. .resume = genphy_resume,
  1249. .read_page = rtl821x_read_page,
  1250. .write_page = rtl821x_write_page,
  1251. }, {
  1252. PHY_ID_MATCH_EXACT(0x001cc942),
  1253. .name = "RTL8365MB-VC Gigabit Ethernet",
  1254. /* Interrupt handling analogous to RTL8366RB */
  1255. .config_intr = genphy_no_config_intr,
  1256. .handle_interrupt = genphy_handle_interrupt_no_ack,
  1257. .suspend = genphy_suspend,
  1258. .resume = genphy_resume,
  1259. }, {
  1260. PHY_ID_MATCH_EXACT(0x001cc960),
  1261. .name = "RTL8366S Gigabit Ethernet",
  1262. .suspend = genphy_suspend,
  1263. .resume = genphy_resume,
  1264. .read_mmd = genphy_read_mmd_unsupported,
  1265. .write_mmd = genphy_write_mmd_unsupported,
  1266. },
  1267. };
  1268. module_phy_driver(realtek_drvs);
  1269. static const struct mdio_device_id __maybe_unused realtek_tbl[] = {
  1270. { PHY_ID_MATCH_VENDOR(0x001cc800) },
  1271. { }
  1272. };
  1273. MODULE_DEVICE_TABLE(mdio, realtek_tbl);