vmxnet3_drv.c 123 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604
  1. /*
  2. * Linux driver for VMware's vmxnet3 ethernet NIC.
  3. *
  4. * Copyright (C) 2008-2024, VMware, Inc. All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; version 2 of the License and no later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
  13. * NON INFRINGEMENT. See the GNU General Public License for more
  14. * details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
  19. *
  20. * The full GNU General Public License is included in this distribution in
  21. * the file called "COPYING".
  22. *
  23. * Maintained by: pv-drivers@vmware.com
  24. *
  25. */
  26. #include <linux/module.h>
  27. #include <net/ip6_checksum.h>
  28. #include "vmxnet3_int.h"
  29. #include "vmxnet3_xdp.h"
  30. char vmxnet3_driver_name[] = "vmxnet3";
  31. #define VMXNET3_DRIVER_DESC "VMware vmxnet3 virtual NIC driver"
  32. /*
  33. * PCI Device ID Table
  34. * Last entry must be all 0s
  35. */
  36. static const struct pci_device_id vmxnet3_pciid_table[] = {
  37. {PCI_VDEVICE(VMWARE, PCI_DEVICE_ID_VMWARE_VMXNET3)},
  38. {0}
  39. };
  40. MODULE_DEVICE_TABLE(pci, vmxnet3_pciid_table);
  41. static int enable_mq = 1;
  42. static void
  43. vmxnet3_write_mac_addr(struct vmxnet3_adapter *adapter, const u8 *mac);
  44. /*
  45. * Enable/Disable the given intr
  46. */
  47. static void
  48. vmxnet3_enable_intr(struct vmxnet3_adapter *adapter, unsigned intr_idx)
  49. {
  50. VMXNET3_WRITE_BAR0_REG(adapter, VMXNET3_REG_IMR + intr_idx * 8, 0);
  51. }
  52. static void
  53. vmxnet3_disable_intr(struct vmxnet3_adapter *adapter, unsigned intr_idx)
  54. {
  55. VMXNET3_WRITE_BAR0_REG(adapter, VMXNET3_REG_IMR + intr_idx * 8, 1);
  56. }
  57. /*
  58. * Enable/Disable all intrs used by the device
  59. */
  60. static void
  61. vmxnet3_enable_all_intrs(struct vmxnet3_adapter *adapter)
  62. {
  63. int i;
  64. for (i = 0; i < adapter->intr.num_intrs; i++)
  65. vmxnet3_enable_intr(adapter, i);
  66. if (!VMXNET3_VERSION_GE_6(adapter) ||
  67. !adapter->queuesExtEnabled) {
  68. adapter->shared->devRead.intrConf.intrCtrl &=
  69. cpu_to_le32(~VMXNET3_IC_DISABLE_ALL);
  70. } else {
  71. adapter->shared->devReadExt.intrConfExt.intrCtrl &=
  72. cpu_to_le32(~VMXNET3_IC_DISABLE_ALL);
  73. }
  74. }
  75. static void
  76. vmxnet3_disable_all_intrs(struct vmxnet3_adapter *adapter)
  77. {
  78. int i;
  79. if (!VMXNET3_VERSION_GE_6(adapter) ||
  80. !adapter->queuesExtEnabled) {
  81. adapter->shared->devRead.intrConf.intrCtrl |=
  82. cpu_to_le32(VMXNET3_IC_DISABLE_ALL);
  83. } else {
  84. adapter->shared->devReadExt.intrConfExt.intrCtrl |=
  85. cpu_to_le32(VMXNET3_IC_DISABLE_ALL);
  86. }
  87. for (i = 0; i < adapter->intr.num_intrs; i++)
  88. vmxnet3_disable_intr(adapter, i);
  89. }
  90. static void
  91. vmxnet3_ack_events(struct vmxnet3_adapter *adapter, u32 events)
  92. {
  93. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_ECR, events);
  94. }
  95. static bool
  96. vmxnet3_tq_stopped(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  97. {
  98. return tq->stopped;
  99. }
  100. static void
  101. vmxnet3_tq_start(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  102. {
  103. tq->stopped = false;
  104. netif_start_subqueue(adapter->netdev, tq - adapter->tx_queue);
  105. }
  106. static void
  107. vmxnet3_tq_wake(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  108. {
  109. tq->stopped = false;
  110. netif_wake_subqueue(adapter->netdev, (tq - adapter->tx_queue));
  111. }
  112. static void
  113. vmxnet3_tq_stop(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  114. {
  115. tq->stopped = true;
  116. tq->num_stop++;
  117. netif_stop_subqueue(adapter->netdev, (tq - adapter->tx_queue));
  118. }
  119. static u64
  120. vmxnet3_get_cycles(int pmc)
  121. {
  122. #ifdef CONFIG_X86
  123. return native_read_pmc(pmc);
  124. #else
  125. return 0;
  126. #endif
  127. }
  128. static bool
  129. vmxnet3_apply_timestamp(struct vmxnet3_tx_queue *tq, u16 rate)
  130. {
  131. #ifdef CONFIG_X86
  132. if (rate > 0) {
  133. if (tq->tsPktCount == 1) {
  134. if (rate != 1)
  135. tq->tsPktCount = rate;
  136. return true;
  137. }
  138. tq->tsPktCount--;
  139. }
  140. #endif
  141. return false;
  142. }
  143. /* Check if capability is supported by UPT device or
  144. * UPT is even requested
  145. */
  146. bool
  147. vmxnet3_check_ptcapability(u32 cap_supported, u32 cap)
  148. {
  149. if (cap_supported & (1UL << VMXNET3_DCR_ERROR) ||
  150. cap_supported & (1UL << cap)) {
  151. return true;
  152. }
  153. return false;
  154. }
  155. /*
  156. * Check the link state. This may start or stop the tx queue.
  157. */
  158. static void
  159. vmxnet3_check_link(struct vmxnet3_adapter *adapter, bool affectTxQueue)
  160. {
  161. u32 ret;
  162. int i;
  163. unsigned long flags;
  164. spin_lock_irqsave(&adapter->cmd_lock, flags);
  165. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD, VMXNET3_CMD_GET_LINK);
  166. ret = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  167. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  168. adapter->link_speed = ret >> 16;
  169. if (ret & 1) { /* Link is up. */
  170. netdev_info(adapter->netdev, "NIC Link is Up %d Mbps\n",
  171. adapter->link_speed);
  172. netif_carrier_on(adapter->netdev);
  173. if (affectTxQueue) {
  174. for (i = 0; i < adapter->num_tx_queues; i++)
  175. vmxnet3_tq_start(&adapter->tx_queue[i],
  176. adapter);
  177. }
  178. } else {
  179. netdev_info(adapter->netdev, "NIC Link is Down\n");
  180. netif_carrier_off(adapter->netdev);
  181. if (affectTxQueue) {
  182. for (i = 0; i < adapter->num_tx_queues; i++)
  183. vmxnet3_tq_stop(&adapter->tx_queue[i], adapter);
  184. }
  185. }
  186. }
  187. static void
  188. vmxnet3_process_events(struct vmxnet3_adapter *adapter)
  189. {
  190. int i;
  191. unsigned long flags;
  192. u32 events = le32_to_cpu(adapter->shared->ecr);
  193. if (!events)
  194. return;
  195. vmxnet3_ack_events(adapter, events);
  196. /* Check if link state has changed */
  197. if (events & VMXNET3_ECR_LINK)
  198. vmxnet3_check_link(adapter, true);
  199. /* Check if there is an error on xmit/recv queues */
  200. if (events & (VMXNET3_ECR_TQERR | VMXNET3_ECR_RQERR)) {
  201. spin_lock_irqsave(&adapter->cmd_lock, flags);
  202. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  203. VMXNET3_CMD_GET_QUEUE_STATUS);
  204. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  205. for (i = 0; i < adapter->num_tx_queues; i++)
  206. if (adapter->tqd_start[i].status.stopped)
  207. dev_err(&adapter->netdev->dev,
  208. "%s: tq[%d] error 0x%x\n",
  209. adapter->netdev->name, i, le32_to_cpu(
  210. adapter->tqd_start[i].status.error));
  211. for (i = 0; i < adapter->num_rx_queues; i++)
  212. if (adapter->rqd_start[i].status.stopped)
  213. dev_err(&adapter->netdev->dev,
  214. "%s: rq[%d] error 0x%x\n",
  215. adapter->netdev->name, i,
  216. adapter->rqd_start[i].status.error);
  217. schedule_work(&adapter->work);
  218. }
  219. }
  220. #ifdef __BIG_ENDIAN_BITFIELD
  221. /*
  222. * The device expects the bitfields in shared structures to be written in
  223. * little endian. When CPU is big endian, the following routines are used to
  224. * correctly read and write into ABI.
  225. * The general technique used here is : double word bitfields are defined in
  226. * opposite order for big endian architecture. Then before reading them in
  227. * driver the complete double word is translated using le32_to_cpu. Similarly
  228. * After the driver writes into bitfields, cpu_to_le32 is used to translate the
  229. * double words into required format.
  230. * In order to avoid touching bits in shared structure more than once, temporary
  231. * descriptors are used. These are passed as srcDesc to following functions.
  232. */
  233. static void vmxnet3_RxDescToCPU(const struct Vmxnet3_RxDesc *srcDesc,
  234. struct Vmxnet3_RxDesc *dstDesc)
  235. {
  236. u32 *src = (u32 *)srcDesc + 2;
  237. u32 *dst = (u32 *)dstDesc + 2;
  238. dstDesc->addr = le64_to_cpu(srcDesc->addr);
  239. *dst = le32_to_cpu(*src);
  240. dstDesc->ext1 = le32_to_cpu(srcDesc->ext1);
  241. }
  242. static void vmxnet3_TxDescToLe(const struct Vmxnet3_TxDesc *srcDesc,
  243. struct Vmxnet3_TxDesc *dstDesc)
  244. {
  245. int i;
  246. u32 *src = (u32 *)(srcDesc + 1);
  247. u32 *dst = (u32 *)(dstDesc + 1);
  248. /* Working backwards so that the gen bit is set at the end. */
  249. for (i = 2; i > 0; i--) {
  250. src--;
  251. dst--;
  252. *dst = cpu_to_le32(*src);
  253. }
  254. }
  255. static void vmxnet3_RxCompToCPU(const struct Vmxnet3_RxCompDesc *srcDesc,
  256. struct Vmxnet3_RxCompDesc *dstDesc)
  257. {
  258. int i = 0;
  259. u32 *src = (u32 *)srcDesc;
  260. u32 *dst = (u32 *)dstDesc;
  261. for (i = 0; i < sizeof(struct Vmxnet3_RxCompDesc) / sizeof(u32); i++) {
  262. *dst = le32_to_cpu(*src);
  263. src++;
  264. dst++;
  265. }
  266. }
  267. /* Used to read bitfield values from double words. */
  268. static u32 get_bitfield32(const __le32 *bitfield, u32 pos, u32 size)
  269. {
  270. u32 temp = le32_to_cpu(*bitfield);
  271. u32 mask = ((1 << size) - 1) << pos;
  272. temp &= mask;
  273. temp >>= pos;
  274. return temp;
  275. }
  276. #endif /* __BIG_ENDIAN_BITFIELD */
  277. #ifdef __BIG_ENDIAN_BITFIELD
  278. # define VMXNET3_TXDESC_GET_GEN(txdesc) get_bitfield32(((const __le32 *) \
  279. txdesc) + VMXNET3_TXD_GEN_DWORD_SHIFT, \
  280. VMXNET3_TXD_GEN_SHIFT, VMXNET3_TXD_GEN_SIZE)
  281. # define VMXNET3_TXDESC_GET_EOP(txdesc) get_bitfield32(((const __le32 *) \
  282. txdesc) + VMXNET3_TXD_EOP_DWORD_SHIFT, \
  283. VMXNET3_TXD_EOP_SHIFT, VMXNET3_TXD_EOP_SIZE)
  284. # define VMXNET3_TCD_GET_GEN(tcd) get_bitfield32(((const __le32 *)tcd) + \
  285. VMXNET3_TCD_GEN_DWORD_SHIFT, VMXNET3_TCD_GEN_SHIFT, \
  286. VMXNET3_TCD_GEN_SIZE)
  287. # define VMXNET3_TCD_GET_TXIDX(tcd) get_bitfield32((const __le32 *)tcd, \
  288. VMXNET3_TCD_TXIDX_SHIFT, VMXNET3_TCD_TXIDX_SIZE)
  289. # define vmxnet3_getRxComp(dstrcd, rcd, tmp) do { \
  290. (dstrcd) = (tmp); \
  291. vmxnet3_RxCompToCPU((rcd), (tmp)); \
  292. } while (0)
  293. # define vmxnet3_getRxDesc(dstrxd, rxd, tmp) do { \
  294. (dstrxd) = (tmp); \
  295. vmxnet3_RxDescToCPU((rxd), (tmp)); \
  296. } while (0)
  297. #else
  298. # define VMXNET3_TXDESC_GET_GEN(txdesc) ((txdesc)->gen)
  299. # define VMXNET3_TXDESC_GET_EOP(txdesc) ((txdesc)->eop)
  300. # define VMXNET3_TCD_GET_GEN(tcd) ((tcd)->gen)
  301. # define VMXNET3_TCD_GET_TXIDX(tcd) ((tcd)->txdIdx)
  302. # define vmxnet3_getRxComp(dstrcd, rcd, tmp) (dstrcd) = (rcd)
  303. # define vmxnet3_getRxDesc(dstrxd, rxd, tmp) (dstrxd) = (rxd)
  304. #endif /* __BIG_ENDIAN_BITFIELD */
  305. static void
  306. vmxnet3_unmap_tx_buf(struct vmxnet3_tx_buf_info *tbi,
  307. struct pci_dev *pdev)
  308. {
  309. u32 map_type = tbi->map_type;
  310. if (map_type & VMXNET3_MAP_SINGLE)
  311. dma_unmap_single(&pdev->dev, tbi->dma_addr, tbi->len,
  312. DMA_TO_DEVICE);
  313. else if (map_type & VMXNET3_MAP_PAGE)
  314. dma_unmap_page(&pdev->dev, tbi->dma_addr, tbi->len,
  315. DMA_TO_DEVICE);
  316. else
  317. BUG_ON(map_type & ~VMXNET3_MAP_XDP);
  318. tbi->map_type = VMXNET3_MAP_NONE; /* to help debugging */
  319. }
  320. static int
  321. vmxnet3_unmap_pkt(u32 eop_idx, struct vmxnet3_tx_queue *tq,
  322. struct pci_dev *pdev, struct vmxnet3_adapter *adapter,
  323. struct xdp_frame_bulk *bq)
  324. {
  325. struct vmxnet3_tx_buf_info *tbi;
  326. int entries = 0;
  327. u32 map_type;
  328. /* no out of order completion */
  329. BUG_ON(tq->buf_info[eop_idx].sop_idx != tq->tx_ring.next2comp);
  330. BUG_ON(VMXNET3_TXDESC_GET_EOP(&(tq->tx_ring.base[eop_idx].txd)) != 1);
  331. tbi = &tq->buf_info[eop_idx];
  332. BUG_ON(!tbi->skb);
  333. map_type = tbi->map_type;
  334. VMXNET3_INC_RING_IDX_ONLY(eop_idx, tq->tx_ring.size);
  335. while (tq->tx_ring.next2comp != eop_idx) {
  336. vmxnet3_unmap_tx_buf(tq->buf_info + tq->tx_ring.next2comp,
  337. pdev);
  338. /* update next2comp w/o tx_lock. Since we are marking more,
  339. * instead of less, tx ring entries avail, the worst case is
  340. * that the tx routine incorrectly re-queues a pkt due to
  341. * insufficient tx ring entries.
  342. */
  343. vmxnet3_cmd_ring_adv_next2comp(&tq->tx_ring);
  344. entries++;
  345. }
  346. if (map_type & VMXNET3_MAP_XDP)
  347. xdp_return_frame_bulk(tbi->xdpf, bq);
  348. else
  349. dev_kfree_skb_any(tbi->skb);
  350. /* xdpf and skb are in an anonymous union. */
  351. tbi->skb = NULL;
  352. return entries;
  353. }
  354. static int
  355. vmxnet3_tq_tx_complete(struct vmxnet3_tx_queue *tq,
  356. struct vmxnet3_adapter *adapter)
  357. {
  358. union Vmxnet3_GenericDesc *gdesc;
  359. struct xdp_frame_bulk bq;
  360. int completed = 0;
  361. xdp_frame_bulk_init(&bq);
  362. rcu_read_lock();
  363. gdesc = tq->comp_ring.base + tq->comp_ring.next2proc;
  364. while (VMXNET3_TCD_GET_GEN(&gdesc->tcd) == tq->comp_ring.gen) {
  365. /* Prevent any &gdesc->tcd field from being (speculatively)
  366. * read before (&gdesc->tcd)->gen is read.
  367. */
  368. dma_rmb();
  369. completed += vmxnet3_unmap_pkt(VMXNET3_TCD_GET_TXIDX(
  370. &gdesc->tcd), tq, adapter->pdev,
  371. adapter, &bq);
  372. vmxnet3_comp_ring_adv_next2proc(&tq->comp_ring);
  373. gdesc = tq->comp_ring.base + tq->comp_ring.next2proc;
  374. }
  375. xdp_flush_frame_bulk(&bq);
  376. rcu_read_unlock();
  377. if (completed) {
  378. spin_lock(&tq->tx_lock);
  379. if (unlikely(vmxnet3_tq_stopped(tq, adapter) &&
  380. vmxnet3_cmd_ring_desc_avail(&tq->tx_ring) >
  381. VMXNET3_WAKE_QUEUE_THRESHOLD(tq) &&
  382. netif_carrier_ok(adapter->netdev))) {
  383. vmxnet3_tq_wake(tq, adapter);
  384. }
  385. spin_unlock(&tq->tx_lock);
  386. }
  387. return completed;
  388. }
  389. static void
  390. vmxnet3_tq_cleanup(struct vmxnet3_tx_queue *tq,
  391. struct vmxnet3_adapter *adapter)
  392. {
  393. struct xdp_frame_bulk bq;
  394. u32 map_type;
  395. int i;
  396. xdp_frame_bulk_init(&bq);
  397. rcu_read_lock();
  398. while (tq->tx_ring.next2comp != tq->tx_ring.next2fill) {
  399. struct vmxnet3_tx_buf_info *tbi;
  400. tbi = tq->buf_info + tq->tx_ring.next2comp;
  401. map_type = tbi->map_type;
  402. vmxnet3_unmap_tx_buf(tbi, adapter->pdev);
  403. if (tbi->skb) {
  404. if (map_type & VMXNET3_MAP_XDP)
  405. xdp_return_frame_bulk(tbi->xdpf, &bq);
  406. else
  407. dev_kfree_skb_any(tbi->skb);
  408. tbi->skb = NULL;
  409. }
  410. vmxnet3_cmd_ring_adv_next2comp(&tq->tx_ring);
  411. }
  412. xdp_flush_frame_bulk(&bq);
  413. rcu_read_unlock();
  414. /* sanity check, verify all buffers are indeed unmapped */
  415. for (i = 0; i < tq->tx_ring.size; i++)
  416. BUG_ON(tq->buf_info[i].map_type != VMXNET3_MAP_NONE);
  417. tq->tx_ring.gen = VMXNET3_INIT_GEN;
  418. tq->tx_ring.next2fill = tq->tx_ring.next2comp = 0;
  419. tq->comp_ring.gen = VMXNET3_INIT_GEN;
  420. tq->comp_ring.next2proc = 0;
  421. }
  422. static void
  423. vmxnet3_tq_destroy(struct vmxnet3_tx_queue *tq,
  424. struct vmxnet3_adapter *adapter)
  425. {
  426. if (tq->tx_ring.base) {
  427. dma_free_coherent(&adapter->pdev->dev, tq->tx_ring.size *
  428. sizeof(struct Vmxnet3_TxDesc),
  429. tq->tx_ring.base, tq->tx_ring.basePA);
  430. tq->tx_ring.base = NULL;
  431. }
  432. if (tq->data_ring.base) {
  433. dma_free_coherent(&adapter->pdev->dev,
  434. tq->data_ring.size * tq->txdata_desc_size,
  435. tq->data_ring.base, tq->data_ring.basePA);
  436. tq->data_ring.base = NULL;
  437. }
  438. if (tq->ts_ring.base) {
  439. dma_free_coherent(&adapter->pdev->dev,
  440. tq->tx_ring.size * tq->tx_ts_desc_size,
  441. tq->ts_ring.base, tq->ts_ring.basePA);
  442. tq->ts_ring.base = NULL;
  443. }
  444. if (tq->comp_ring.base) {
  445. dma_free_coherent(&adapter->pdev->dev, tq->comp_ring.size *
  446. sizeof(struct Vmxnet3_TxCompDesc),
  447. tq->comp_ring.base, tq->comp_ring.basePA);
  448. tq->comp_ring.base = NULL;
  449. }
  450. kfree(tq->buf_info);
  451. tq->buf_info = NULL;
  452. }
  453. /* Destroy all tx queues */
  454. void
  455. vmxnet3_tq_destroy_all(struct vmxnet3_adapter *adapter)
  456. {
  457. int i;
  458. for (i = 0; i < adapter->num_tx_queues; i++)
  459. vmxnet3_tq_destroy(&adapter->tx_queue[i], adapter);
  460. }
  461. static void
  462. vmxnet3_tq_init(struct vmxnet3_tx_queue *tq,
  463. struct vmxnet3_adapter *adapter)
  464. {
  465. int i;
  466. /* reset the tx ring contents to 0 and reset the tx ring states */
  467. memset(tq->tx_ring.base, 0, tq->tx_ring.size *
  468. sizeof(struct Vmxnet3_TxDesc));
  469. tq->tx_ring.next2fill = tq->tx_ring.next2comp = 0;
  470. tq->tx_ring.gen = VMXNET3_INIT_GEN;
  471. memset(tq->data_ring.base, 0,
  472. tq->data_ring.size * tq->txdata_desc_size);
  473. if (tq->ts_ring.base)
  474. memset(tq->ts_ring.base, 0,
  475. tq->tx_ring.size * tq->tx_ts_desc_size);
  476. /* reset the tx comp ring contents to 0 and reset comp ring states */
  477. memset(tq->comp_ring.base, 0, tq->comp_ring.size *
  478. sizeof(struct Vmxnet3_TxCompDesc));
  479. tq->comp_ring.next2proc = 0;
  480. tq->comp_ring.gen = VMXNET3_INIT_GEN;
  481. /* reset the bookkeeping data */
  482. memset(tq->buf_info, 0, sizeof(tq->buf_info[0]) * tq->tx_ring.size);
  483. for (i = 0; i < tq->tx_ring.size; i++)
  484. tq->buf_info[i].map_type = VMXNET3_MAP_NONE;
  485. /* stats are not reset */
  486. }
  487. static int
  488. vmxnet3_tq_create(struct vmxnet3_tx_queue *tq,
  489. struct vmxnet3_adapter *adapter)
  490. {
  491. BUG_ON(tq->tx_ring.base || tq->data_ring.base ||
  492. tq->comp_ring.base || tq->buf_info);
  493. tq->tx_ring.base = dma_alloc_coherent(&adapter->pdev->dev,
  494. tq->tx_ring.size * sizeof(struct Vmxnet3_TxDesc),
  495. &tq->tx_ring.basePA, GFP_KERNEL);
  496. if (!tq->tx_ring.base) {
  497. netdev_err(adapter->netdev, "failed to allocate tx ring\n");
  498. goto err;
  499. }
  500. tq->data_ring.base = dma_alloc_coherent(&adapter->pdev->dev,
  501. tq->data_ring.size * tq->txdata_desc_size,
  502. &tq->data_ring.basePA, GFP_KERNEL);
  503. if (!tq->data_ring.base) {
  504. netdev_err(adapter->netdev, "failed to allocate tx data ring\n");
  505. goto err;
  506. }
  507. if (tq->tx_ts_desc_size != 0) {
  508. tq->ts_ring.base = dma_alloc_coherent(&adapter->pdev->dev,
  509. tq->tx_ring.size * tq->tx_ts_desc_size,
  510. &tq->ts_ring.basePA, GFP_KERNEL);
  511. if (!tq->ts_ring.base) {
  512. netdev_err(adapter->netdev, "failed to allocate tx ts ring\n");
  513. tq->tx_ts_desc_size = 0;
  514. }
  515. } else {
  516. tq->ts_ring.base = NULL;
  517. }
  518. tq->comp_ring.base = dma_alloc_coherent(&adapter->pdev->dev,
  519. tq->comp_ring.size * sizeof(struct Vmxnet3_TxCompDesc),
  520. &tq->comp_ring.basePA, GFP_KERNEL);
  521. if (!tq->comp_ring.base) {
  522. netdev_err(adapter->netdev, "failed to allocate tx comp ring\n");
  523. goto err;
  524. }
  525. tq->buf_info = kcalloc_node(tq->tx_ring.size, sizeof(tq->buf_info[0]),
  526. GFP_KERNEL,
  527. dev_to_node(&adapter->pdev->dev));
  528. if (!tq->buf_info)
  529. goto err;
  530. return 0;
  531. err:
  532. vmxnet3_tq_destroy(tq, adapter);
  533. return -ENOMEM;
  534. }
  535. static void
  536. vmxnet3_tq_cleanup_all(struct vmxnet3_adapter *adapter)
  537. {
  538. int i;
  539. for (i = 0; i < adapter->num_tx_queues; i++)
  540. vmxnet3_tq_cleanup(&adapter->tx_queue[i], adapter);
  541. }
  542. /*
  543. * starting from ring->next2fill, allocate rx buffers for the given ring
  544. * of the rx queue and update the rx desc. stop after @num_to_alloc buffers
  545. * are allocated or allocation fails
  546. */
  547. static int
  548. vmxnet3_rq_alloc_rx_buf(struct vmxnet3_rx_queue *rq, u32 ring_idx,
  549. int num_to_alloc, struct vmxnet3_adapter *adapter)
  550. {
  551. int num_allocated = 0;
  552. struct vmxnet3_rx_buf_info *rbi_base = rq->buf_info[ring_idx];
  553. struct vmxnet3_cmd_ring *ring = &rq->rx_ring[ring_idx];
  554. u32 val;
  555. while (num_allocated <= num_to_alloc) {
  556. struct vmxnet3_rx_buf_info *rbi;
  557. union Vmxnet3_GenericDesc *gd;
  558. rbi = rbi_base + ring->next2fill;
  559. gd = ring->base + ring->next2fill;
  560. rbi->comp_state = VMXNET3_RXD_COMP_PENDING;
  561. if (rbi->buf_type == VMXNET3_RX_BUF_XDP) {
  562. void *data = vmxnet3_pp_get_buff(rq->page_pool,
  563. &rbi->dma_addr,
  564. GFP_KERNEL);
  565. if (!data) {
  566. rq->stats.rx_buf_alloc_failure++;
  567. break;
  568. }
  569. rbi->page = virt_to_page(data);
  570. val = VMXNET3_RXD_BTYPE_HEAD << VMXNET3_RXD_BTYPE_SHIFT;
  571. } else if (rbi->buf_type == VMXNET3_RX_BUF_SKB) {
  572. if (rbi->skb == NULL) {
  573. rbi->skb = __netdev_alloc_skb_ip_align(adapter->netdev,
  574. rbi->len,
  575. GFP_KERNEL);
  576. if (unlikely(rbi->skb == NULL)) {
  577. rq->stats.rx_buf_alloc_failure++;
  578. break;
  579. }
  580. rbi->dma_addr = dma_map_single(
  581. &adapter->pdev->dev,
  582. rbi->skb->data, rbi->len,
  583. DMA_FROM_DEVICE);
  584. if (dma_mapping_error(&adapter->pdev->dev,
  585. rbi->dma_addr)) {
  586. dev_kfree_skb_any(rbi->skb);
  587. rbi->skb = NULL;
  588. rq->stats.rx_buf_alloc_failure++;
  589. break;
  590. }
  591. } else {
  592. /* rx buffer skipped by the device */
  593. }
  594. val = VMXNET3_RXD_BTYPE_HEAD << VMXNET3_RXD_BTYPE_SHIFT;
  595. } else {
  596. BUG_ON(rbi->buf_type != VMXNET3_RX_BUF_PAGE ||
  597. rbi->len != PAGE_SIZE);
  598. if (rbi->page == NULL) {
  599. rbi->page = alloc_page(GFP_ATOMIC);
  600. if (unlikely(rbi->page == NULL)) {
  601. rq->stats.rx_buf_alloc_failure++;
  602. break;
  603. }
  604. rbi->dma_addr = dma_map_page(
  605. &adapter->pdev->dev,
  606. rbi->page, 0, PAGE_SIZE,
  607. DMA_FROM_DEVICE);
  608. if (dma_mapping_error(&adapter->pdev->dev,
  609. rbi->dma_addr)) {
  610. put_page(rbi->page);
  611. rbi->page = NULL;
  612. rq->stats.rx_buf_alloc_failure++;
  613. break;
  614. }
  615. } else {
  616. /* rx buffers skipped by the device */
  617. }
  618. val = VMXNET3_RXD_BTYPE_BODY << VMXNET3_RXD_BTYPE_SHIFT;
  619. }
  620. gd->rxd.addr = cpu_to_le64(rbi->dma_addr);
  621. gd->dword[2] = cpu_to_le32((!ring->gen << VMXNET3_RXD_GEN_SHIFT)
  622. | val | rbi->len);
  623. /* Fill the last buffer but dont mark it ready, or else the
  624. * device will think that the queue is full */
  625. if (num_allocated == num_to_alloc) {
  626. rbi->comp_state = VMXNET3_RXD_COMP_DONE;
  627. break;
  628. }
  629. gd->dword[2] |= cpu_to_le32(ring->gen << VMXNET3_RXD_GEN_SHIFT);
  630. num_allocated++;
  631. vmxnet3_cmd_ring_adv_next2fill(ring);
  632. }
  633. netdev_dbg(adapter->netdev,
  634. "alloc_rx_buf: %d allocated, next2fill %u, next2comp %u\n",
  635. num_allocated, ring->next2fill, ring->next2comp);
  636. /* so that the device can distinguish a full ring and an empty ring */
  637. BUG_ON(num_allocated != 0 && ring->next2fill == ring->next2comp);
  638. return num_allocated;
  639. }
  640. static void
  641. vmxnet3_append_frag(struct sk_buff *skb, struct Vmxnet3_RxCompDesc *rcd,
  642. struct vmxnet3_rx_buf_info *rbi)
  643. {
  644. skb_frag_t *frag = skb_shinfo(skb)->frags + skb_shinfo(skb)->nr_frags;
  645. BUG_ON(skb_shinfo(skb)->nr_frags >= MAX_SKB_FRAGS);
  646. skb_frag_fill_page_desc(frag, rbi->page, 0, rcd->len);
  647. skb->data_len += rcd->len;
  648. skb->truesize += PAGE_SIZE;
  649. skb_shinfo(skb)->nr_frags++;
  650. }
  651. static int
  652. vmxnet3_map_pkt(struct sk_buff *skb, struct vmxnet3_tx_ctx *ctx,
  653. struct vmxnet3_tx_queue *tq, struct pci_dev *pdev,
  654. struct vmxnet3_adapter *adapter)
  655. {
  656. u32 dw2, len;
  657. unsigned long buf_offset;
  658. int i;
  659. union Vmxnet3_GenericDesc *gdesc;
  660. struct vmxnet3_tx_buf_info *tbi = NULL;
  661. BUG_ON(ctx->copy_size > skb_headlen(skb));
  662. /* use the previous gen bit for the SOP desc */
  663. dw2 = (tq->tx_ring.gen ^ 0x1) << VMXNET3_TXD_GEN_SHIFT;
  664. ctx->sop_txd = tq->tx_ring.base + tq->tx_ring.next2fill;
  665. gdesc = ctx->sop_txd; /* both loops below can be skipped */
  666. /* no need to map the buffer if headers are copied */
  667. if (ctx->copy_size) {
  668. ctx->sop_txd->txd.addr = cpu_to_le64(tq->data_ring.basePA +
  669. tq->tx_ring.next2fill *
  670. tq->txdata_desc_size);
  671. ctx->sop_txd->dword[2] = cpu_to_le32(dw2 | ctx->copy_size);
  672. ctx->sop_txd->dword[3] = 0;
  673. tbi = tq->buf_info + tq->tx_ring.next2fill;
  674. tbi->map_type = VMXNET3_MAP_NONE;
  675. netdev_dbg(adapter->netdev,
  676. "txd[%u]: 0x%Lx 0x%x 0x%x\n",
  677. tq->tx_ring.next2fill,
  678. le64_to_cpu(ctx->sop_txd->txd.addr),
  679. ctx->sop_txd->dword[2], ctx->sop_txd->dword[3]);
  680. vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
  681. /* use the right gen for non-SOP desc */
  682. dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
  683. }
  684. /* linear part can use multiple tx desc if it's big */
  685. len = skb_headlen(skb) - ctx->copy_size;
  686. buf_offset = ctx->copy_size;
  687. while (len) {
  688. u32 buf_size;
  689. if (len < VMXNET3_MAX_TX_BUF_SIZE) {
  690. buf_size = len;
  691. dw2 |= len;
  692. } else {
  693. buf_size = VMXNET3_MAX_TX_BUF_SIZE;
  694. /* spec says that for TxDesc.len, 0 == 2^14 */
  695. }
  696. tbi = tq->buf_info + tq->tx_ring.next2fill;
  697. tbi->map_type = VMXNET3_MAP_SINGLE;
  698. tbi->dma_addr = dma_map_single(&adapter->pdev->dev,
  699. skb->data + buf_offset, buf_size,
  700. DMA_TO_DEVICE);
  701. if (dma_mapping_error(&adapter->pdev->dev, tbi->dma_addr))
  702. return -EFAULT;
  703. tbi->len = buf_size;
  704. gdesc = tq->tx_ring.base + tq->tx_ring.next2fill;
  705. BUG_ON(gdesc->txd.gen == tq->tx_ring.gen);
  706. gdesc->txd.addr = cpu_to_le64(tbi->dma_addr);
  707. gdesc->dword[2] = cpu_to_le32(dw2);
  708. gdesc->dword[3] = 0;
  709. netdev_dbg(adapter->netdev,
  710. "txd[%u]: 0x%Lx 0x%x 0x%x\n",
  711. tq->tx_ring.next2fill, le64_to_cpu(gdesc->txd.addr),
  712. le32_to_cpu(gdesc->dword[2]), gdesc->dword[3]);
  713. vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
  714. dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
  715. len -= buf_size;
  716. buf_offset += buf_size;
  717. }
  718. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  719. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  720. u32 buf_size;
  721. buf_offset = 0;
  722. len = skb_frag_size(frag);
  723. while (len) {
  724. tbi = tq->buf_info + tq->tx_ring.next2fill;
  725. if (len < VMXNET3_MAX_TX_BUF_SIZE) {
  726. buf_size = len;
  727. dw2 |= len;
  728. } else {
  729. buf_size = VMXNET3_MAX_TX_BUF_SIZE;
  730. /* spec says that for TxDesc.len, 0 == 2^14 */
  731. }
  732. tbi->map_type = VMXNET3_MAP_PAGE;
  733. tbi->dma_addr = skb_frag_dma_map(&adapter->pdev->dev, frag,
  734. buf_offset, buf_size,
  735. DMA_TO_DEVICE);
  736. if (dma_mapping_error(&adapter->pdev->dev, tbi->dma_addr))
  737. return -EFAULT;
  738. tbi->len = buf_size;
  739. gdesc = tq->tx_ring.base + tq->tx_ring.next2fill;
  740. BUG_ON(gdesc->txd.gen == tq->tx_ring.gen);
  741. gdesc->txd.addr = cpu_to_le64(tbi->dma_addr);
  742. gdesc->dword[2] = cpu_to_le32(dw2);
  743. gdesc->dword[3] = 0;
  744. netdev_dbg(adapter->netdev,
  745. "txd[%u]: 0x%llx %u %u\n",
  746. tq->tx_ring.next2fill, le64_to_cpu(gdesc->txd.addr),
  747. le32_to_cpu(gdesc->dword[2]), gdesc->dword[3]);
  748. vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
  749. dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
  750. len -= buf_size;
  751. buf_offset += buf_size;
  752. }
  753. }
  754. ctx->eop_txd = gdesc;
  755. /* set the last buf_info for the pkt */
  756. tbi->skb = skb;
  757. tbi->sop_idx = ctx->sop_txd - tq->tx_ring.base;
  758. if (tq->tx_ts_desc_size != 0) {
  759. ctx->ts_txd = (struct Vmxnet3_TxTSDesc *)((u8 *)tq->ts_ring.base +
  760. tbi->sop_idx * tq->tx_ts_desc_size);
  761. ctx->ts_txd->ts.tsi = 0;
  762. }
  763. return 0;
  764. }
  765. /* Init all tx queues */
  766. static void
  767. vmxnet3_tq_init_all(struct vmxnet3_adapter *adapter)
  768. {
  769. int i;
  770. for (i = 0; i < adapter->num_tx_queues; i++)
  771. vmxnet3_tq_init(&adapter->tx_queue[i], adapter);
  772. }
  773. /*
  774. * parse relevant protocol headers:
  775. * For a tso pkt, relevant headers are L2/3/4 including options
  776. * For a pkt requesting csum offloading, they are L2/3 and may include L4
  777. * if it's a TCP/UDP pkt
  778. *
  779. * Returns:
  780. * -1: error happens during parsing
  781. * 0: protocol headers parsed, but too big to be copied
  782. * 1: protocol headers parsed and copied
  783. *
  784. * Other effects:
  785. * 1. related *ctx fields are updated.
  786. * 2. ctx->copy_size is # of bytes copied
  787. * 3. the portion to be copied is guaranteed to be in the linear part
  788. *
  789. */
  790. static int
  791. vmxnet3_parse_hdr(struct sk_buff *skb, struct vmxnet3_tx_queue *tq,
  792. struct vmxnet3_tx_ctx *ctx,
  793. struct vmxnet3_adapter *adapter)
  794. {
  795. u8 protocol = 0;
  796. if (ctx->mss) { /* TSO */
  797. if (VMXNET3_VERSION_GE_4(adapter) && skb->encapsulation) {
  798. ctx->l4_offset = skb_inner_transport_offset(skb);
  799. ctx->l4_hdr_size = inner_tcp_hdrlen(skb);
  800. ctx->copy_size = ctx->l4_offset + ctx->l4_hdr_size;
  801. } else {
  802. ctx->l4_offset = skb_transport_offset(skb);
  803. ctx->l4_hdr_size = tcp_hdrlen(skb);
  804. ctx->copy_size = ctx->l4_offset + ctx->l4_hdr_size;
  805. }
  806. } else {
  807. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  808. /* For encap packets, skb_checksum_start_offset refers
  809. * to inner L4 offset. Thus, below works for encap as
  810. * well as non-encap case
  811. */
  812. ctx->l4_offset = skb_checksum_start_offset(skb);
  813. if (VMXNET3_VERSION_GE_4(adapter) &&
  814. skb->encapsulation) {
  815. struct iphdr *iph = inner_ip_hdr(skb);
  816. if (iph->version == 4) {
  817. protocol = iph->protocol;
  818. } else {
  819. const struct ipv6hdr *ipv6h;
  820. ipv6h = inner_ipv6_hdr(skb);
  821. protocol = ipv6h->nexthdr;
  822. }
  823. } else {
  824. if (ctx->ipv4) {
  825. const struct iphdr *iph = ip_hdr(skb);
  826. protocol = iph->protocol;
  827. } else if (ctx->ipv6) {
  828. const struct ipv6hdr *ipv6h;
  829. ipv6h = ipv6_hdr(skb);
  830. protocol = ipv6h->nexthdr;
  831. }
  832. }
  833. switch (protocol) {
  834. case IPPROTO_TCP:
  835. ctx->l4_hdr_size = skb->encapsulation ? inner_tcp_hdrlen(skb) :
  836. tcp_hdrlen(skb);
  837. break;
  838. case IPPROTO_UDP:
  839. ctx->l4_hdr_size = sizeof(struct udphdr);
  840. break;
  841. default:
  842. ctx->l4_hdr_size = 0;
  843. break;
  844. }
  845. ctx->copy_size = min(ctx->l4_offset +
  846. ctx->l4_hdr_size, skb->len);
  847. } else {
  848. ctx->l4_offset = 0;
  849. ctx->l4_hdr_size = 0;
  850. /* copy as much as allowed */
  851. ctx->copy_size = min_t(unsigned int,
  852. tq->txdata_desc_size,
  853. skb_headlen(skb));
  854. }
  855. if (skb->len <= tq->txdata_desc_size)
  856. ctx->copy_size = skb->len;
  857. /* make sure headers are accessible directly */
  858. if (unlikely(!pskb_may_pull(skb, ctx->copy_size)))
  859. goto err;
  860. }
  861. if (unlikely(ctx->copy_size > tq->txdata_desc_size)) {
  862. tq->stats.oversized_hdr++;
  863. ctx->copy_size = 0;
  864. return 0;
  865. }
  866. return 1;
  867. err:
  868. return -1;
  869. }
  870. /*
  871. * copy relevant protocol headers to the transmit ring:
  872. * For a tso pkt, relevant headers are L2/3/4 including options
  873. * For a pkt requesting csum offloading, they are L2/3 and may include L4
  874. * if it's a TCP/UDP pkt
  875. *
  876. *
  877. * Note that this requires that vmxnet3_parse_hdr be called first to set the
  878. * appropriate bits in ctx first
  879. */
  880. static void
  881. vmxnet3_copy_hdr(struct sk_buff *skb, struct vmxnet3_tx_queue *tq,
  882. struct vmxnet3_tx_ctx *ctx,
  883. struct vmxnet3_adapter *adapter)
  884. {
  885. struct Vmxnet3_TxDataDesc *tdd;
  886. tdd = (struct Vmxnet3_TxDataDesc *)((u8 *)tq->data_ring.base +
  887. tq->tx_ring.next2fill *
  888. tq->txdata_desc_size);
  889. memcpy(tdd->data, skb->data, ctx->copy_size);
  890. netdev_dbg(adapter->netdev,
  891. "copy %u bytes to dataRing[%u]\n",
  892. ctx->copy_size, tq->tx_ring.next2fill);
  893. }
  894. static void
  895. vmxnet3_prepare_inner_tso(struct sk_buff *skb,
  896. struct vmxnet3_tx_ctx *ctx)
  897. {
  898. struct tcphdr *tcph = inner_tcp_hdr(skb);
  899. struct iphdr *iph = inner_ip_hdr(skb);
  900. if (iph->version == 4) {
  901. iph->check = 0;
  902. tcph->check = ~csum_tcpudp_magic(iph->saddr, iph->daddr, 0,
  903. IPPROTO_TCP, 0);
  904. } else {
  905. struct ipv6hdr *iph = inner_ipv6_hdr(skb);
  906. tcph->check = ~csum_ipv6_magic(&iph->saddr, &iph->daddr, 0,
  907. IPPROTO_TCP, 0);
  908. }
  909. }
  910. static void
  911. vmxnet3_prepare_tso(struct sk_buff *skb,
  912. struct vmxnet3_tx_ctx *ctx)
  913. {
  914. struct tcphdr *tcph = tcp_hdr(skb);
  915. if (ctx->ipv4) {
  916. struct iphdr *iph = ip_hdr(skb);
  917. iph->check = 0;
  918. tcph->check = ~csum_tcpudp_magic(iph->saddr, iph->daddr, 0,
  919. IPPROTO_TCP, 0);
  920. } else if (ctx->ipv6) {
  921. tcp_v6_gso_csum_prep(skb);
  922. }
  923. }
  924. static int txd_estimate(const struct sk_buff *skb)
  925. {
  926. int count = VMXNET3_TXD_NEEDED(skb_headlen(skb)) + 1;
  927. int i;
  928. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  929. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  930. count += VMXNET3_TXD_NEEDED(skb_frag_size(frag));
  931. }
  932. return count;
  933. }
  934. /*
  935. * Transmits a pkt thru a given tq
  936. * Returns:
  937. * NETDEV_TX_OK: descriptors are setup successfully
  938. * NETDEV_TX_OK: error occurred, the pkt is dropped
  939. * NETDEV_TX_BUSY: tx ring is full, queue is stopped
  940. *
  941. * Side-effects:
  942. * 1. tx ring may be changed
  943. * 2. tq stats may be updated accordingly
  944. * 3. shared->txNumDeferred may be updated
  945. */
  946. static int
  947. vmxnet3_tq_xmit(struct sk_buff *skb, struct vmxnet3_tx_queue *tq,
  948. struct vmxnet3_adapter *adapter, struct net_device *netdev)
  949. {
  950. int ret;
  951. u32 count;
  952. int num_pkts;
  953. int tx_num_deferred;
  954. unsigned long flags;
  955. struct vmxnet3_tx_ctx ctx;
  956. union Vmxnet3_GenericDesc *gdesc;
  957. #ifdef __BIG_ENDIAN_BITFIELD
  958. /* Use temporary descriptor to avoid touching bits multiple times */
  959. union Vmxnet3_GenericDesc tempTxDesc;
  960. #endif
  961. count = txd_estimate(skb);
  962. ctx.ipv4 = (vlan_get_protocol(skb) == cpu_to_be16(ETH_P_IP));
  963. ctx.ipv6 = (vlan_get_protocol(skb) == cpu_to_be16(ETH_P_IPV6));
  964. ctx.mss = skb_shinfo(skb)->gso_size;
  965. if (ctx.mss) {
  966. if (skb_header_cloned(skb)) {
  967. if (unlikely(pskb_expand_head(skb, 0, 0,
  968. GFP_ATOMIC) != 0)) {
  969. tq->stats.drop_tso++;
  970. goto drop_pkt;
  971. }
  972. tq->stats.copy_skb_header++;
  973. }
  974. if (unlikely(count > VMXNET3_MAX_TSO_TXD_PER_PKT)) {
  975. /* tso pkts must not use more than
  976. * VMXNET3_MAX_TSO_TXD_PER_PKT entries
  977. */
  978. if (skb_linearize(skb) != 0) {
  979. tq->stats.drop_too_many_frags++;
  980. goto drop_pkt;
  981. }
  982. tq->stats.linearized++;
  983. /* recalculate the # of descriptors to use */
  984. count = VMXNET3_TXD_NEEDED(skb_headlen(skb)) + 1;
  985. if (unlikely(count > VMXNET3_MAX_TSO_TXD_PER_PKT)) {
  986. tq->stats.drop_too_many_frags++;
  987. goto drop_pkt;
  988. }
  989. }
  990. if (skb->encapsulation) {
  991. vmxnet3_prepare_inner_tso(skb, &ctx);
  992. } else {
  993. vmxnet3_prepare_tso(skb, &ctx);
  994. }
  995. } else {
  996. if (unlikely(count > VMXNET3_MAX_TXD_PER_PKT)) {
  997. /* non-tso pkts must not use more than
  998. * VMXNET3_MAX_TXD_PER_PKT entries
  999. */
  1000. if (skb_linearize(skb) != 0) {
  1001. tq->stats.drop_too_many_frags++;
  1002. goto drop_pkt;
  1003. }
  1004. tq->stats.linearized++;
  1005. /* recalculate the # of descriptors to use */
  1006. count = VMXNET3_TXD_NEEDED(skb_headlen(skb)) + 1;
  1007. }
  1008. }
  1009. ret = vmxnet3_parse_hdr(skb, tq, &ctx, adapter);
  1010. if (ret >= 0) {
  1011. BUG_ON(ret <= 0 && ctx.copy_size != 0);
  1012. /* hdrs parsed, check against other limits */
  1013. if (ctx.mss) {
  1014. if (unlikely(ctx.l4_offset + ctx.l4_hdr_size >
  1015. VMXNET3_MAX_TX_BUF_SIZE)) {
  1016. tq->stats.drop_oversized_hdr++;
  1017. goto drop_pkt;
  1018. }
  1019. } else {
  1020. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1021. if (unlikely(ctx.l4_offset +
  1022. skb->csum_offset >
  1023. VMXNET3_MAX_CSUM_OFFSET)) {
  1024. tq->stats.drop_oversized_hdr++;
  1025. goto drop_pkt;
  1026. }
  1027. }
  1028. }
  1029. } else {
  1030. tq->stats.drop_hdr_inspect_err++;
  1031. goto drop_pkt;
  1032. }
  1033. spin_lock_irqsave(&tq->tx_lock, flags);
  1034. if (count > vmxnet3_cmd_ring_desc_avail(&tq->tx_ring)) {
  1035. tq->stats.tx_ring_full++;
  1036. netdev_dbg(adapter->netdev,
  1037. "tx queue stopped on %s, next2comp %u"
  1038. " next2fill %u\n", adapter->netdev->name,
  1039. tq->tx_ring.next2comp, tq->tx_ring.next2fill);
  1040. vmxnet3_tq_stop(tq, adapter);
  1041. spin_unlock_irqrestore(&tq->tx_lock, flags);
  1042. return NETDEV_TX_BUSY;
  1043. }
  1044. vmxnet3_copy_hdr(skb, tq, &ctx, adapter);
  1045. /* fill tx descs related to addr & len */
  1046. if (vmxnet3_map_pkt(skb, &ctx, tq, adapter->pdev, adapter))
  1047. goto unlock_drop_pkt;
  1048. /* setup the EOP desc */
  1049. ctx.eop_txd->dword[3] = cpu_to_le32(VMXNET3_TXD_CQ | VMXNET3_TXD_EOP);
  1050. /* setup the SOP desc */
  1051. #ifdef __BIG_ENDIAN_BITFIELD
  1052. gdesc = &tempTxDesc;
  1053. gdesc->dword[2] = ctx.sop_txd->dword[2];
  1054. gdesc->dword[3] = ctx.sop_txd->dword[3];
  1055. #else
  1056. gdesc = ctx.sop_txd;
  1057. #endif
  1058. tx_num_deferred = le32_to_cpu(tq->shared->txNumDeferred);
  1059. if (ctx.mss) {
  1060. if (VMXNET3_VERSION_GE_4(adapter) && skb->encapsulation) {
  1061. gdesc->txd.hlen = ctx.l4_offset + ctx.l4_hdr_size;
  1062. if (VMXNET3_VERSION_GE_7(adapter)) {
  1063. gdesc->txd.om = VMXNET3_OM_TSO;
  1064. gdesc->txd.ext1 = 1;
  1065. } else {
  1066. gdesc->txd.om = VMXNET3_OM_ENCAP;
  1067. }
  1068. gdesc->txd.msscof = ctx.mss;
  1069. if (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_TUNNEL_CSUM)
  1070. gdesc->txd.oco = 1;
  1071. } else {
  1072. gdesc->txd.hlen = ctx.l4_offset + ctx.l4_hdr_size;
  1073. gdesc->txd.om = VMXNET3_OM_TSO;
  1074. gdesc->txd.msscof = ctx.mss;
  1075. }
  1076. num_pkts = (skb->len - gdesc->txd.hlen + ctx.mss - 1) / ctx.mss;
  1077. } else {
  1078. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1079. if (VMXNET3_VERSION_GE_4(adapter) &&
  1080. skb->encapsulation) {
  1081. gdesc->txd.hlen = ctx.l4_offset +
  1082. ctx.l4_hdr_size;
  1083. if (VMXNET3_VERSION_GE_7(adapter)) {
  1084. gdesc->txd.om = VMXNET3_OM_CSUM;
  1085. gdesc->txd.msscof = ctx.l4_offset +
  1086. skb->csum_offset;
  1087. gdesc->txd.ext1 = 1;
  1088. } else {
  1089. gdesc->txd.om = VMXNET3_OM_ENCAP;
  1090. gdesc->txd.msscof = 0; /* Reserved */
  1091. }
  1092. } else {
  1093. gdesc->txd.hlen = ctx.l4_offset;
  1094. gdesc->txd.om = VMXNET3_OM_CSUM;
  1095. gdesc->txd.msscof = ctx.l4_offset +
  1096. skb->csum_offset;
  1097. }
  1098. } else {
  1099. gdesc->txd.om = 0;
  1100. gdesc->txd.msscof = 0;
  1101. }
  1102. num_pkts = 1;
  1103. }
  1104. le32_add_cpu(&tq->shared->txNumDeferred, num_pkts);
  1105. tx_num_deferred += num_pkts;
  1106. if (skb_vlan_tag_present(skb)) {
  1107. gdesc->txd.ti = 1;
  1108. gdesc->txd.tci = skb_vlan_tag_get(skb);
  1109. }
  1110. if (tq->tx_ts_desc_size != 0 &&
  1111. adapter->latencyConf->sampleRate != 0) {
  1112. if (vmxnet3_apply_timestamp(tq, adapter->latencyConf->sampleRate)) {
  1113. ctx.ts_txd->ts.tsData = vmxnet3_get_cycles(VMXNET3_PMC_PSEUDO_TSC);
  1114. ctx.ts_txd->ts.tsi = 1;
  1115. }
  1116. }
  1117. /* Ensure that the write to (&gdesc->txd)->gen will be observed after
  1118. * all other writes to &gdesc->txd.
  1119. */
  1120. dma_wmb();
  1121. /* finally flips the GEN bit of the SOP desc. */
  1122. gdesc->dword[2] = cpu_to_le32(le32_to_cpu(gdesc->dword[2]) ^
  1123. VMXNET3_TXD_GEN);
  1124. #ifdef __BIG_ENDIAN_BITFIELD
  1125. /* Finished updating in bitfields of Tx Desc, so write them in original
  1126. * place.
  1127. */
  1128. vmxnet3_TxDescToLe((struct Vmxnet3_TxDesc *)gdesc,
  1129. (struct Vmxnet3_TxDesc *)ctx.sop_txd);
  1130. gdesc = ctx.sop_txd;
  1131. #endif
  1132. netdev_dbg(adapter->netdev,
  1133. "txd[%u]: SOP 0x%Lx 0x%x 0x%x\n",
  1134. (u32)(ctx.sop_txd -
  1135. tq->tx_ring.base), le64_to_cpu(gdesc->txd.addr),
  1136. le32_to_cpu(gdesc->dword[2]), le32_to_cpu(gdesc->dword[3]));
  1137. spin_unlock_irqrestore(&tq->tx_lock, flags);
  1138. if (tx_num_deferred >= le32_to_cpu(tq->shared->txThreshold)) {
  1139. tq->shared->txNumDeferred = 0;
  1140. VMXNET3_WRITE_BAR0_REG(adapter,
  1141. adapter->tx_prod_offset + tq->qid * 8,
  1142. tq->tx_ring.next2fill);
  1143. }
  1144. return NETDEV_TX_OK;
  1145. unlock_drop_pkt:
  1146. spin_unlock_irqrestore(&tq->tx_lock, flags);
  1147. drop_pkt:
  1148. tq->stats.drop_total++;
  1149. dev_kfree_skb_any(skb);
  1150. return NETDEV_TX_OK;
  1151. }
  1152. static int
  1153. vmxnet3_create_pp(struct vmxnet3_adapter *adapter,
  1154. struct vmxnet3_rx_queue *rq, int size)
  1155. {
  1156. bool xdp_prog = vmxnet3_xdp_enabled(adapter);
  1157. const struct page_pool_params pp_params = {
  1158. .order = 0,
  1159. .flags = PP_FLAG_DMA_MAP | PP_FLAG_DMA_SYNC_DEV,
  1160. .pool_size = size,
  1161. .nid = NUMA_NO_NODE,
  1162. .dev = &adapter->pdev->dev,
  1163. .offset = VMXNET3_XDP_RX_OFFSET,
  1164. .max_len = VMXNET3_XDP_MAX_FRSIZE,
  1165. .dma_dir = xdp_prog ? DMA_BIDIRECTIONAL : DMA_FROM_DEVICE,
  1166. };
  1167. struct page_pool *pp;
  1168. int err;
  1169. pp = page_pool_create(&pp_params);
  1170. if (IS_ERR(pp))
  1171. return PTR_ERR(pp);
  1172. err = xdp_rxq_info_reg(&rq->xdp_rxq, adapter->netdev, rq->qid,
  1173. rq->napi.napi_id);
  1174. if (err < 0)
  1175. goto err_free_pp;
  1176. err = xdp_rxq_info_reg_mem_model(&rq->xdp_rxq, MEM_TYPE_PAGE_POOL, pp);
  1177. if (err)
  1178. goto err_unregister_rxq;
  1179. rq->page_pool = pp;
  1180. return 0;
  1181. err_unregister_rxq:
  1182. xdp_rxq_info_unreg(&rq->xdp_rxq);
  1183. err_free_pp:
  1184. page_pool_destroy(pp);
  1185. return err;
  1186. }
  1187. void *
  1188. vmxnet3_pp_get_buff(struct page_pool *pp, dma_addr_t *dma_addr,
  1189. gfp_t gfp_mask)
  1190. {
  1191. struct page *page;
  1192. page = page_pool_alloc_pages(pp, gfp_mask | __GFP_NOWARN);
  1193. if (unlikely(!page))
  1194. return NULL;
  1195. *dma_addr = page_pool_get_dma_addr(page) + pp->p.offset;
  1196. return page_address(page);
  1197. }
  1198. static netdev_tx_t
  1199. vmxnet3_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
  1200. {
  1201. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1202. BUG_ON(skb->queue_mapping > adapter->num_tx_queues);
  1203. return vmxnet3_tq_xmit(skb,
  1204. &adapter->tx_queue[skb->queue_mapping],
  1205. adapter, netdev);
  1206. }
  1207. static void
  1208. vmxnet3_rx_csum(struct vmxnet3_adapter *adapter,
  1209. struct sk_buff *skb,
  1210. union Vmxnet3_GenericDesc *gdesc)
  1211. {
  1212. if (!gdesc->rcd.cnc && adapter->netdev->features & NETIF_F_RXCSUM) {
  1213. if (gdesc->rcd.v4 &&
  1214. (le32_to_cpu(gdesc->dword[3]) &
  1215. VMXNET3_RCD_CSUM_OK) == VMXNET3_RCD_CSUM_OK) {
  1216. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1217. if ((le32_to_cpu(gdesc->dword[0]) &
  1218. (1UL << VMXNET3_RCD_HDR_INNER_SHIFT))) {
  1219. skb->csum_level = 1;
  1220. }
  1221. WARN_ON_ONCE(!(gdesc->rcd.tcp || gdesc->rcd.udp) &&
  1222. !(le32_to_cpu(gdesc->dword[0]) &
  1223. (1UL << VMXNET3_RCD_HDR_INNER_SHIFT)));
  1224. WARN_ON_ONCE(gdesc->rcd.frg &&
  1225. !(le32_to_cpu(gdesc->dword[0]) &
  1226. (1UL << VMXNET3_RCD_HDR_INNER_SHIFT)));
  1227. } else if (gdesc->rcd.v6 && (le32_to_cpu(gdesc->dword[3]) &
  1228. (1 << VMXNET3_RCD_TUC_SHIFT))) {
  1229. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1230. if ((le32_to_cpu(gdesc->dword[0]) &
  1231. (1UL << VMXNET3_RCD_HDR_INNER_SHIFT))) {
  1232. skb->csum_level = 1;
  1233. }
  1234. WARN_ON_ONCE(!(gdesc->rcd.tcp || gdesc->rcd.udp) &&
  1235. !(le32_to_cpu(gdesc->dword[0]) &
  1236. (1UL << VMXNET3_RCD_HDR_INNER_SHIFT)));
  1237. WARN_ON_ONCE(gdesc->rcd.frg &&
  1238. !(le32_to_cpu(gdesc->dword[0]) &
  1239. (1UL << VMXNET3_RCD_HDR_INNER_SHIFT)));
  1240. } else {
  1241. if (gdesc->rcd.csum) {
  1242. skb->csum = htons(gdesc->rcd.csum);
  1243. skb->ip_summed = CHECKSUM_PARTIAL;
  1244. } else {
  1245. skb_checksum_none_assert(skb);
  1246. }
  1247. }
  1248. } else {
  1249. skb_checksum_none_assert(skb);
  1250. }
  1251. }
  1252. static void
  1253. vmxnet3_rx_error(struct vmxnet3_rx_queue *rq, struct Vmxnet3_RxCompDesc *rcd,
  1254. struct vmxnet3_rx_ctx *ctx, struct vmxnet3_adapter *adapter)
  1255. {
  1256. rq->stats.drop_err++;
  1257. if (!rcd->fcs)
  1258. rq->stats.drop_fcs++;
  1259. rq->stats.drop_total++;
  1260. /*
  1261. * We do not unmap and chain the rx buffer to the skb.
  1262. * We basically pretend this buffer is not used and will be recycled
  1263. * by vmxnet3_rq_alloc_rx_buf()
  1264. */
  1265. /*
  1266. * ctx->skb may be NULL if this is the first and the only one
  1267. * desc for the pkt
  1268. */
  1269. if (ctx->skb)
  1270. dev_kfree_skb_irq(ctx->skb);
  1271. ctx->skb = NULL;
  1272. }
  1273. static u32
  1274. vmxnet3_get_hdr_len(struct vmxnet3_adapter *adapter, struct sk_buff *skb,
  1275. union Vmxnet3_GenericDesc *gdesc)
  1276. {
  1277. u32 hlen, maplen;
  1278. union {
  1279. void *ptr;
  1280. struct ethhdr *eth;
  1281. struct vlan_ethhdr *veth;
  1282. struct iphdr *ipv4;
  1283. struct ipv6hdr *ipv6;
  1284. struct tcphdr *tcp;
  1285. } hdr;
  1286. BUG_ON(gdesc->rcd.tcp == 0);
  1287. maplen = skb_headlen(skb);
  1288. if (unlikely(sizeof(struct iphdr) + sizeof(struct tcphdr) > maplen))
  1289. return 0;
  1290. if (skb->protocol == cpu_to_be16(ETH_P_8021Q) ||
  1291. skb->protocol == cpu_to_be16(ETH_P_8021AD))
  1292. hlen = sizeof(struct vlan_ethhdr);
  1293. else
  1294. hlen = sizeof(struct ethhdr);
  1295. hdr.eth = eth_hdr(skb);
  1296. if (gdesc->rcd.v4) {
  1297. BUG_ON(hdr.eth->h_proto != htons(ETH_P_IP) &&
  1298. hdr.veth->h_vlan_encapsulated_proto != htons(ETH_P_IP));
  1299. hdr.ptr += hlen;
  1300. BUG_ON(hdr.ipv4->protocol != IPPROTO_TCP);
  1301. hlen = hdr.ipv4->ihl << 2;
  1302. hdr.ptr += hdr.ipv4->ihl << 2;
  1303. } else if (gdesc->rcd.v6) {
  1304. BUG_ON(hdr.eth->h_proto != htons(ETH_P_IPV6) &&
  1305. hdr.veth->h_vlan_encapsulated_proto != htons(ETH_P_IPV6));
  1306. hdr.ptr += hlen;
  1307. /* Use an estimated value, since we also need to handle
  1308. * TSO case.
  1309. */
  1310. if (hdr.ipv6->nexthdr != IPPROTO_TCP)
  1311. return sizeof(struct ipv6hdr) + sizeof(struct tcphdr);
  1312. hlen = sizeof(struct ipv6hdr);
  1313. hdr.ptr += sizeof(struct ipv6hdr);
  1314. } else {
  1315. /* Non-IP pkt, dont estimate header length */
  1316. return 0;
  1317. }
  1318. if (hlen + sizeof(struct tcphdr) > maplen)
  1319. return 0;
  1320. return (hlen + (hdr.tcp->doff << 2));
  1321. }
  1322. static void
  1323. vmxnet3_lro_tunnel(struct sk_buff *skb, __be16 ip_proto)
  1324. {
  1325. struct udphdr *uh = NULL;
  1326. if (ip_proto == htons(ETH_P_IP)) {
  1327. struct iphdr *iph = (struct iphdr *)skb->data;
  1328. if (iph->protocol == IPPROTO_UDP)
  1329. uh = (struct udphdr *)(iph + 1);
  1330. } else {
  1331. struct ipv6hdr *iph = (struct ipv6hdr *)skb->data;
  1332. if (iph->nexthdr == IPPROTO_UDP)
  1333. uh = (struct udphdr *)(iph + 1);
  1334. }
  1335. if (uh) {
  1336. if (uh->check)
  1337. skb_shinfo(skb)->gso_type |= SKB_GSO_UDP_TUNNEL_CSUM;
  1338. else
  1339. skb_shinfo(skb)->gso_type |= SKB_GSO_UDP_TUNNEL;
  1340. }
  1341. }
  1342. static int
  1343. vmxnet3_rq_rx_complete(struct vmxnet3_rx_queue *rq,
  1344. struct vmxnet3_adapter *adapter, int quota)
  1345. {
  1346. u32 rxprod_reg[2] = {
  1347. adapter->rx_prod_offset, adapter->rx_prod2_offset
  1348. };
  1349. u32 num_pkts = 0;
  1350. bool skip_page_frags = false;
  1351. bool encap_lro = false;
  1352. struct Vmxnet3_RxCompDesc *rcd;
  1353. struct vmxnet3_rx_ctx *ctx = &rq->rx_ctx;
  1354. u16 segCnt = 0, mss = 0;
  1355. int comp_offset, fill_offset;
  1356. #ifdef __BIG_ENDIAN_BITFIELD
  1357. struct Vmxnet3_RxDesc rxCmdDesc;
  1358. struct Vmxnet3_RxCompDesc rxComp;
  1359. #endif
  1360. bool need_flush = false;
  1361. vmxnet3_getRxComp(rcd, &rq->comp_ring.base[rq->comp_ring.next2proc].rcd,
  1362. &rxComp);
  1363. while (rcd->gen == rq->comp_ring.gen) {
  1364. struct vmxnet3_rx_buf_info *rbi;
  1365. struct sk_buff *skb, *new_skb = NULL;
  1366. struct page *new_page = NULL;
  1367. dma_addr_t new_dma_addr;
  1368. int num_to_alloc;
  1369. struct Vmxnet3_RxDesc *rxd;
  1370. u32 idx, ring_idx;
  1371. struct vmxnet3_cmd_ring *ring = NULL;
  1372. if (num_pkts >= quota) {
  1373. /* we may stop even before we see the EOP desc of
  1374. * the current pkt
  1375. */
  1376. break;
  1377. }
  1378. /* Prevent any rcd field from being (speculatively) read before
  1379. * rcd->gen is read.
  1380. */
  1381. dma_rmb();
  1382. BUG_ON(rcd->rqID != rq->qid && rcd->rqID != rq->qid2 &&
  1383. rcd->rqID != rq->dataRingQid);
  1384. idx = rcd->rxdIdx;
  1385. ring_idx = VMXNET3_GET_RING_IDX(adapter, rcd->rqID);
  1386. ring = rq->rx_ring + ring_idx;
  1387. vmxnet3_getRxDesc(rxd, &rq->rx_ring[ring_idx].base[idx].rxd,
  1388. &rxCmdDesc);
  1389. rbi = rq->buf_info[ring_idx] + idx;
  1390. BUG_ON(rxd->addr != rbi->dma_addr ||
  1391. rxd->len != rbi->len);
  1392. if (unlikely(rcd->eop && rcd->err)) {
  1393. vmxnet3_rx_error(rq, rcd, ctx, adapter);
  1394. goto rcd_done;
  1395. }
  1396. if (rcd->sop && rcd->eop && vmxnet3_xdp_enabled(adapter)) {
  1397. struct sk_buff *skb_xdp_pass;
  1398. int act;
  1399. if (VMXNET3_RX_DATA_RING(adapter, rcd->rqID)) {
  1400. ctx->skb = NULL;
  1401. goto skip_xdp; /* Handle it later. */
  1402. }
  1403. if (rbi->buf_type != VMXNET3_RX_BUF_XDP)
  1404. goto rcd_done;
  1405. act = vmxnet3_process_xdp(adapter, rq, rcd, rbi, rxd,
  1406. &skb_xdp_pass);
  1407. if (act == XDP_PASS) {
  1408. ctx->skb = skb_xdp_pass;
  1409. goto sop_done;
  1410. }
  1411. ctx->skb = NULL;
  1412. need_flush |= act == XDP_REDIRECT;
  1413. goto rcd_done;
  1414. }
  1415. skip_xdp:
  1416. if (rcd->sop) { /* first buf of the pkt */
  1417. bool rxDataRingUsed;
  1418. u16 len;
  1419. BUG_ON(rxd->btype != VMXNET3_RXD_BTYPE_HEAD ||
  1420. (rcd->rqID != rq->qid &&
  1421. rcd->rqID != rq->dataRingQid));
  1422. BUG_ON(rbi->buf_type != VMXNET3_RX_BUF_SKB &&
  1423. rbi->buf_type != VMXNET3_RX_BUF_XDP);
  1424. BUG_ON(ctx->skb != NULL || rbi->skb == NULL);
  1425. if (unlikely(rcd->len == 0)) {
  1426. /* Pretend the rx buffer is skipped. */
  1427. BUG_ON(!(rcd->sop && rcd->eop));
  1428. netdev_dbg(adapter->netdev,
  1429. "rxRing[%u][%u] 0 length\n",
  1430. ring_idx, idx);
  1431. goto rcd_done;
  1432. }
  1433. skip_page_frags = false;
  1434. ctx->skb = rbi->skb;
  1435. if (rq->rx_ts_desc_size != 0 && rcd->ext2) {
  1436. struct Vmxnet3_RxTSDesc *ts_rxd;
  1437. ts_rxd = (struct Vmxnet3_RxTSDesc *)((u8 *)rq->ts_ring.base +
  1438. idx * rq->rx_ts_desc_size);
  1439. ts_rxd->ts.tsData = vmxnet3_get_cycles(VMXNET3_PMC_PSEUDO_TSC);
  1440. ts_rxd->ts.tsi = 1;
  1441. }
  1442. rxDataRingUsed =
  1443. VMXNET3_RX_DATA_RING(adapter, rcd->rqID);
  1444. len = rxDataRingUsed ? rcd->len : rbi->len;
  1445. if (rxDataRingUsed && vmxnet3_xdp_enabled(adapter)) {
  1446. struct sk_buff *skb_xdp_pass;
  1447. size_t sz;
  1448. int act;
  1449. sz = rcd->rxdIdx * rq->data_ring.desc_size;
  1450. act = vmxnet3_process_xdp_small(adapter, rq,
  1451. &rq->data_ring.base[sz],
  1452. rcd->len,
  1453. &skb_xdp_pass);
  1454. if (act == XDP_PASS) {
  1455. ctx->skb = skb_xdp_pass;
  1456. goto sop_done;
  1457. }
  1458. need_flush |= act == XDP_REDIRECT;
  1459. goto rcd_done;
  1460. }
  1461. new_skb = netdev_alloc_skb_ip_align(adapter->netdev,
  1462. len);
  1463. if (new_skb == NULL) {
  1464. /* Skb allocation failed, do not handover this
  1465. * skb to stack. Reuse it. Drop the existing pkt
  1466. */
  1467. rq->stats.rx_buf_alloc_failure++;
  1468. ctx->skb = NULL;
  1469. rq->stats.drop_total++;
  1470. skip_page_frags = true;
  1471. goto rcd_done;
  1472. }
  1473. if (rxDataRingUsed && adapter->rxdataring_enabled) {
  1474. size_t sz;
  1475. BUG_ON(rcd->len > rq->data_ring.desc_size);
  1476. ctx->skb = new_skb;
  1477. sz = rcd->rxdIdx * rq->data_ring.desc_size;
  1478. memcpy(new_skb->data,
  1479. &rq->data_ring.base[sz], rcd->len);
  1480. } else {
  1481. ctx->skb = rbi->skb;
  1482. new_dma_addr =
  1483. dma_map_single(&adapter->pdev->dev,
  1484. new_skb->data, rbi->len,
  1485. DMA_FROM_DEVICE);
  1486. if (dma_mapping_error(&adapter->pdev->dev,
  1487. new_dma_addr)) {
  1488. dev_kfree_skb(new_skb);
  1489. /* Skb allocation failed, do not
  1490. * handover this skb to stack. Reuse
  1491. * it. Drop the existing pkt.
  1492. */
  1493. rq->stats.rx_buf_alloc_failure++;
  1494. ctx->skb = NULL;
  1495. rq->stats.drop_total++;
  1496. skip_page_frags = true;
  1497. goto rcd_done;
  1498. }
  1499. dma_unmap_single(&adapter->pdev->dev,
  1500. rbi->dma_addr,
  1501. rbi->len,
  1502. DMA_FROM_DEVICE);
  1503. /* Immediate refill */
  1504. rbi->skb = new_skb;
  1505. rbi->dma_addr = new_dma_addr;
  1506. rxd->addr = cpu_to_le64(rbi->dma_addr);
  1507. rxd->len = rbi->len;
  1508. }
  1509. skb_record_rx_queue(ctx->skb, rq->qid);
  1510. skb_put(ctx->skb, rcd->len);
  1511. if (VMXNET3_VERSION_GE_2(adapter) &&
  1512. rcd->type == VMXNET3_CDTYPE_RXCOMP_LRO) {
  1513. struct Vmxnet3_RxCompDescExt *rcdlro;
  1514. union Vmxnet3_GenericDesc *gdesc;
  1515. rcdlro = (struct Vmxnet3_RxCompDescExt *)rcd;
  1516. gdesc = (union Vmxnet3_GenericDesc *)rcd;
  1517. segCnt = rcdlro->segCnt;
  1518. WARN_ON_ONCE(segCnt == 0);
  1519. mss = rcdlro->mss;
  1520. if (unlikely(segCnt <= 1))
  1521. segCnt = 0;
  1522. encap_lro = (le32_to_cpu(gdesc->dword[0]) &
  1523. (1UL << VMXNET3_RCD_HDR_INNER_SHIFT));
  1524. } else {
  1525. segCnt = 0;
  1526. }
  1527. } else {
  1528. BUG_ON(ctx->skb == NULL && !skip_page_frags);
  1529. /* non SOP buffer must be type 1 in most cases */
  1530. BUG_ON(rbi->buf_type != VMXNET3_RX_BUF_PAGE);
  1531. BUG_ON(rxd->btype != VMXNET3_RXD_BTYPE_BODY);
  1532. /* If an sop buffer was dropped, skip all
  1533. * following non-sop fragments. They will be reused.
  1534. */
  1535. if (skip_page_frags)
  1536. goto rcd_done;
  1537. if (rcd->len) {
  1538. new_page = alloc_page(GFP_ATOMIC);
  1539. /* Replacement page frag could not be allocated.
  1540. * Reuse this page. Drop the pkt and free the
  1541. * skb which contained this page as a frag. Skip
  1542. * processing all the following non-sop frags.
  1543. */
  1544. if (unlikely(!new_page)) {
  1545. rq->stats.rx_buf_alloc_failure++;
  1546. dev_kfree_skb(ctx->skb);
  1547. ctx->skb = NULL;
  1548. skip_page_frags = true;
  1549. goto rcd_done;
  1550. }
  1551. new_dma_addr = dma_map_page(&adapter->pdev->dev,
  1552. new_page,
  1553. 0, PAGE_SIZE,
  1554. DMA_FROM_DEVICE);
  1555. if (dma_mapping_error(&adapter->pdev->dev,
  1556. new_dma_addr)) {
  1557. put_page(new_page);
  1558. rq->stats.rx_buf_alloc_failure++;
  1559. dev_kfree_skb(ctx->skb);
  1560. ctx->skb = NULL;
  1561. skip_page_frags = true;
  1562. goto rcd_done;
  1563. }
  1564. dma_unmap_page(&adapter->pdev->dev,
  1565. rbi->dma_addr, rbi->len,
  1566. DMA_FROM_DEVICE);
  1567. vmxnet3_append_frag(ctx->skb, rcd, rbi);
  1568. /* Immediate refill */
  1569. rbi->page = new_page;
  1570. rbi->dma_addr = new_dma_addr;
  1571. rxd->addr = cpu_to_le64(rbi->dma_addr);
  1572. rxd->len = rbi->len;
  1573. }
  1574. }
  1575. sop_done:
  1576. skb = ctx->skb;
  1577. if (rcd->eop) {
  1578. u32 mtu = adapter->netdev->mtu;
  1579. skb->len += skb->data_len;
  1580. #ifdef VMXNET3_RSS
  1581. if (rcd->rssType != VMXNET3_RCD_RSS_TYPE_NONE &&
  1582. (adapter->netdev->features & NETIF_F_RXHASH)) {
  1583. enum pkt_hash_types hash_type;
  1584. switch (rcd->rssType) {
  1585. case VMXNET3_RCD_RSS_TYPE_IPV4:
  1586. case VMXNET3_RCD_RSS_TYPE_IPV6:
  1587. hash_type = PKT_HASH_TYPE_L3;
  1588. break;
  1589. case VMXNET3_RCD_RSS_TYPE_TCPIPV4:
  1590. case VMXNET3_RCD_RSS_TYPE_TCPIPV6:
  1591. case VMXNET3_RCD_RSS_TYPE_UDPIPV4:
  1592. case VMXNET3_RCD_RSS_TYPE_UDPIPV6:
  1593. hash_type = PKT_HASH_TYPE_L4;
  1594. break;
  1595. default:
  1596. hash_type = PKT_HASH_TYPE_L3;
  1597. break;
  1598. }
  1599. skb_set_hash(skb,
  1600. le32_to_cpu(rcd->rssHash),
  1601. hash_type);
  1602. }
  1603. #endif
  1604. vmxnet3_rx_csum(adapter, skb,
  1605. (union Vmxnet3_GenericDesc *)rcd);
  1606. skb->protocol = eth_type_trans(skb, adapter->netdev);
  1607. if ((!rcd->tcp && !encap_lro) ||
  1608. !(adapter->netdev->features & NETIF_F_LRO))
  1609. goto not_lro;
  1610. if (segCnt != 0 && mss != 0) {
  1611. skb_shinfo(skb)->gso_type = rcd->v4 ?
  1612. SKB_GSO_TCPV4 : SKB_GSO_TCPV6;
  1613. if (encap_lro)
  1614. vmxnet3_lro_tunnel(skb, skb->protocol);
  1615. skb_shinfo(skb)->gso_size = mss;
  1616. skb_shinfo(skb)->gso_segs = segCnt;
  1617. } else if ((segCnt != 0 || skb->len > mtu) && !encap_lro) {
  1618. u32 hlen;
  1619. hlen = vmxnet3_get_hdr_len(adapter, skb,
  1620. (union Vmxnet3_GenericDesc *)rcd);
  1621. if (hlen == 0)
  1622. goto not_lro;
  1623. skb_shinfo(skb)->gso_type =
  1624. rcd->v4 ? SKB_GSO_TCPV4 : SKB_GSO_TCPV6;
  1625. if (segCnt != 0) {
  1626. skb_shinfo(skb)->gso_segs = segCnt;
  1627. skb_shinfo(skb)->gso_size =
  1628. DIV_ROUND_UP(skb->len -
  1629. hlen, segCnt);
  1630. } else {
  1631. skb_shinfo(skb)->gso_size = mtu - hlen;
  1632. }
  1633. }
  1634. not_lro:
  1635. if (unlikely(rcd->ts))
  1636. __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), rcd->tci);
  1637. /* Use GRO callback if UPT is enabled */
  1638. if ((adapter->netdev->features & NETIF_F_LRO) &&
  1639. !rq->shared->updateRxProd)
  1640. netif_receive_skb(skb);
  1641. else
  1642. napi_gro_receive(&rq->napi, skb);
  1643. ctx->skb = NULL;
  1644. encap_lro = false;
  1645. num_pkts++;
  1646. }
  1647. rcd_done:
  1648. /* device may have skipped some rx descs */
  1649. ring = rq->rx_ring + ring_idx;
  1650. rbi->comp_state = VMXNET3_RXD_COMP_DONE;
  1651. comp_offset = vmxnet3_cmd_ring_desc_avail(ring);
  1652. fill_offset = (idx > ring->next2fill ? 0 : ring->size) +
  1653. idx - ring->next2fill - 1;
  1654. if (!ring->isOutOfOrder || fill_offset >= comp_offset)
  1655. ring->next2comp = idx;
  1656. num_to_alloc = vmxnet3_cmd_ring_desc_avail(ring);
  1657. /* Ensure that the writes to rxd->gen bits will be observed
  1658. * after all other writes to rxd objects.
  1659. */
  1660. dma_wmb();
  1661. while (num_to_alloc) {
  1662. rbi = rq->buf_info[ring_idx] + ring->next2fill;
  1663. if (!(adapter->dev_caps[0] & (1UL << VMXNET3_CAP_OOORX_COMP)))
  1664. goto refill_buf;
  1665. if (ring_idx == 0) {
  1666. /* ring0 Type1 buffers can get skipped; re-fill them */
  1667. if (rbi->buf_type != VMXNET3_RX_BUF_SKB)
  1668. goto refill_buf;
  1669. }
  1670. if (rbi->comp_state == VMXNET3_RXD_COMP_DONE) {
  1671. refill_buf:
  1672. vmxnet3_getRxDesc(rxd, &ring->base[ring->next2fill].rxd,
  1673. &rxCmdDesc);
  1674. WARN_ON(!rxd->addr);
  1675. /* Recv desc is ready to be used by the device */
  1676. rxd->gen = ring->gen;
  1677. vmxnet3_cmd_ring_adv_next2fill(ring);
  1678. rbi->comp_state = VMXNET3_RXD_COMP_PENDING;
  1679. num_to_alloc--;
  1680. } else {
  1681. /* rx completion hasn't occurred */
  1682. ring->isOutOfOrder = 1;
  1683. break;
  1684. }
  1685. }
  1686. if (num_to_alloc == 0) {
  1687. ring->isOutOfOrder = 0;
  1688. }
  1689. /* if needed, update the register */
  1690. if (unlikely(rq->shared->updateRxProd) && (ring->next2fill & 0xf) == 0) {
  1691. VMXNET3_WRITE_BAR0_REG(adapter,
  1692. rxprod_reg[ring_idx] + rq->qid * 8,
  1693. ring->next2fill);
  1694. }
  1695. vmxnet3_comp_ring_adv_next2proc(&rq->comp_ring);
  1696. vmxnet3_getRxComp(rcd,
  1697. &rq->comp_ring.base[rq->comp_ring.next2proc].rcd, &rxComp);
  1698. }
  1699. if (need_flush)
  1700. xdp_do_flush();
  1701. return num_pkts;
  1702. }
  1703. static void
  1704. vmxnet3_rq_cleanup(struct vmxnet3_rx_queue *rq,
  1705. struct vmxnet3_adapter *adapter)
  1706. {
  1707. u32 i, ring_idx;
  1708. struct Vmxnet3_RxDesc *rxd;
  1709. /* ring has already been cleaned up */
  1710. if (!rq->rx_ring[0].base)
  1711. return;
  1712. for (ring_idx = 0; ring_idx < 2; ring_idx++) {
  1713. for (i = 0; i < rq->rx_ring[ring_idx].size; i++) {
  1714. struct vmxnet3_rx_buf_info *rbi;
  1715. #ifdef __BIG_ENDIAN_BITFIELD
  1716. struct Vmxnet3_RxDesc rxDesc;
  1717. #endif
  1718. rbi = &rq->buf_info[ring_idx][i];
  1719. vmxnet3_getRxDesc(rxd,
  1720. &rq->rx_ring[ring_idx].base[i].rxd, &rxDesc);
  1721. if (rxd->btype == VMXNET3_RXD_BTYPE_HEAD &&
  1722. rbi->page && rbi->buf_type == VMXNET3_RX_BUF_XDP) {
  1723. page_pool_recycle_direct(rq->page_pool,
  1724. rbi->page);
  1725. rbi->page = NULL;
  1726. } else if (rxd->btype == VMXNET3_RXD_BTYPE_HEAD &&
  1727. rbi->skb) {
  1728. dma_unmap_single(&adapter->pdev->dev, rxd->addr,
  1729. rxd->len, DMA_FROM_DEVICE);
  1730. dev_kfree_skb(rbi->skb);
  1731. rbi->skb = NULL;
  1732. } else if (rxd->btype == VMXNET3_RXD_BTYPE_BODY &&
  1733. rbi->page) {
  1734. dma_unmap_page(&adapter->pdev->dev, rxd->addr,
  1735. rxd->len, DMA_FROM_DEVICE);
  1736. put_page(rbi->page);
  1737. rbi->page = NULL;
  1738. }
  1739. }
  1740. rq->rx_ring[ring_idx].gen = VMXNET3_INIT_GEN;
  1741. rq->rx_ring[ring_idx].next2fill =
  1742. rq->rx_ring[ring_idx].next2comp = 0;
  1743. }
  1744. rq->comp_ring.gen = VMXNET3_INIT_GEN;
  1745. rq->comp_ring.next2proc = 0;
  1746. if (xdp_rxq_info_is_reg(&rq->xdp_rxq))
  1747. xdp_rxq_info_unreg(&rq->xdp_rxq);
  1748. page_pool_destroy(rq->page_pool);
  1749. rq->page_pool = NULL;
  1750. }
  1751. static void
  1752. vmxnet3_rq_cleanup_all(struct vmxnet3_adapter *adapter)
  1753. {
  1754. int i;
  1755. for (i = 0; i < adapter->num_rx_queues; i++)
  1756. vmxnet3_rq_cleanup(&adapter->rx_queue[i], adapter);
  1757. rcu_assign_pointer(adapter->xdp_bpf_prog, NULL);
  1758. }
  1759. static void vmxnet3_rq_destroy(struct vmxnet3_rx_queue *rq,
  1760. struct vmxnet3_adapter *adapter)
  1761. {
  1762. int i;
  1763. int j;
  1764. /* all rx buffers must have already been freed */
  1765. for (i = 0; i < 2; i++) {
  1766. if (rq->buf_info[i]) {
  1767. for (j = 0; j < rq->rx_ring[i].size; j++)
  1768. BUG_ON(rq->buf_info[i][j].page != NULL);
  1769. }
  1770. }
  1771. for (i = 0; i < 2; i++) {
  1772. if (rq->rx_ring[i].base) {
  1773. dma_free_coherent(&adapter->pdev->dev,
  1774. rq->rx_ring[i].size
  1775. * sizeof(struct Vmxnet3_RxDesc),
  1776. rq->rx_ring[i].base,
  1777. rq->rx_ring[i].basePA);
  1778. rq->rx_ring[i].base = NULL;
  1779. }
  1780. }
  1781. if (rq->data_ring.base) {
  1782. dma_free_coherent(&adapter->pdev->dev,
  1783. rq->rx_ring[0].size * rq->data_ring.desc_size,
  1784. rq->data_ring.base, rq->data_ring.basePA);
  1785. rq->data_ring.base = NULL;
  1786. }
  1787. if (rq->ts_ring.base) {
  1788. dma_free_coherent(&adapter->pdev->dev,
  1789. rq->rx_ring[0].size * rq->rx_ts_desc_size,
  1790. rq->ts_ring.base, rq->ts_ring.basePA);
  1791. rq->ts_ring.base = NULL;
  1792. }
  1793. if (rq->comp_ring.base) {
  1794. dma_free_coherent(&adapter->pdev->dev, rq->comp_ring.size
  1795. * sizeof(struct Vmxnet3_RxCompDesc),
  1796. rq->comp_ring.base, rq->comp_ring.basePA);
  1797. rq->comp_ring.base = NULL;
  1798. }
  1799. kfree(rq->buf_info[0]);
  1800. rq->buf_info[0] = NULL;
  1801. rq->buf_info[1] = NULL;
  1802. }
  1803. static void
  1804. vmxnet3_rq_destroy_all_rxdataring(struct vmxnet3_adapter *adapter)
  1805. {
  1806. int i;
  1807. for (i = 0; i < adapter->num_rx_queues; i++) {
  1808. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
  1809. if (rq->data_ring.base) {
  1810. dma_free_coherent(&adapter->pdev->dev,
  1811. (rq->rx_ring[0].size *
  1812. rq->data_ring.desc_size),
  1813. rq->data_ring.base,
  1814. rq->data_ring.basePA);
  1815. rq->data_ring.base = NULL;
  1816. }
  1817. rq->data_ring.desc_size = 0;
  1818. }
  1819. }
  1820. static int
  1821. vmxnet3_rq_init(struct vmxnet3_rx_queue *rq,
  1822. struct vmxnet3_adapter *adapter)
  1823. {
  1824. int i, err;
  1825. /* initialize buf_info */
  1826. for (i = 0; i < rq->rx_ring[0].size; i++) {
  1827. /* 1st buf for a pkt is skbuff or xdp page */
  1828. if (i % adapter->rx_buf_per_pkt == 0) {
  1829. rq->buf_info[0][i].buf_type = vmxnet3_xdp_enabled(adapter) ?
  1830. VMXNET3_RX_BUF_XDP :
  1831. VMXNET3_RX_BUF_SKB;
  1832. rq->buf_info[0][i].len = adapter->skb_buf_size;
  1833. } else { /* subsequent bufs for a pkt is frag */
  1834. rq->buf_info[0][i].buf_type = VMXNET3_RX_BUF_PAGE;
  1835. rq->buf_info[0][i].len = PAGE_SIZE;
  1836. }
  1837. }
  1838. for (i = 0; i < rq->rx_ring[1].size; i++) {
  1839. rq->buf_info[1][i].buf_type = VMXNET3_RX_BUF_PAGE;
  1840. rq->buf_info[1][i].len = PAGE_SIZE;
  1841. }
  1842. /* reset internal state and allocate buffers for both rings */
  1843. for (i = 0; i < 2; i++) {
  1844. rq->rx_ring[i].next2fill = rq->rx_ring[i].next2comp = 0;
  1845. memset(rq->rx_ring[i].base, 0, rq->rx_ring[i].size *
  1846. sizeof(struct Vmxnet3_RxDesc));
  1847. rq->rx_ring[i].gen = VMXNET3_INIT_GEN;
  1848. rq->rx_ring[i].isOutOfOrder = 0;
  1849. }
  1850. err = vmxnet3_create_pp(adapter, rq,
  1851. rq->rx_ring[0].size + rq->rx_ring[1].size);
  1852. if (err)
  1853. return err;
  1854. if (vmxnet3_rq_alloc_rx_buf(rq, 0, rq->rx_ring[0].size - 1,
  1855. adapter) == 0) {
  1856. xdp_rxq_info_unreg(&rq->xdp_rxq);
  1857. page_pool_destroy(rq->page_pool);
  1858. rq->page_pool = NULL;
  1859. /* at least has 1 rx buffer for the 1st ring */
  1860. return -ENOMEM;
  1861. }
  1862. vmxnet3_rq_alloc_rx_buf(rq, 1, rq->rx_ring[1].size - 1, adapter);
  1863. if (rq->ts_ring.base)
  1864. memset(rq->ts_ring.base, 0,
  1865. rq->rx_ring[0].size * rq->rx_ts_desc_size);
  1866. /* reset the comp ring */
  1867. rq->comp_ring.next2proc = 0;
  1868. memset(rq->comp_ring.base, 0, rq->comp_ring.size *
  1869. sizeof(struct Vmxnet3_RxCompDesc));
  1870. rq->comp_ring.gen = VMXNET3_INIT_GEN;
  1871. /* reset rxctx */
  1872. rq->rx_ctx.skb = NULL;
  1873. /* stats are not reset */
  1874. return 0;
  1875. }
  1876. static int
  1877. vmxnet3_rq_init_all(struct vmxnet3_adapter *adapter)
  1878. {
  1879. int i, err = 0;
  1880. for (i = 0; i < adapter->num_rx_queues; i++) {
  1881. err = vmxnet3_rq_init(&adapter->rx_queue[i], adapter);
  1882. if (unlikely(err)) {
  1883. dev_err(&adapter->netdev->dev, "%s: failed to "
  1884. "initialize rx queue%i\n",
  1885. adapter->netdev->name, i);
  1886. break;
  1887. }
  1888. }
  1889. return err;
  1890. }
  1891. static int
  1892. vmxnet3_rq_create(struct vmxnet3_rx_queue *rq, struct vmxnet3_adapter *adapter)
  1893. {
  1894. int i;
  1895. size_t sz;
  1896. struct vmxnet3_rx_buf_info *bi;
  1897. for (i = 0; i < 2; i++) {
  1898. sz = rq->rx_ring[i].size * sizeof(struct Vmxnet3_RxDesc);
  1899. rq->rx_ring[i].base = dma_alloc_coherent(
  1900. &adapter->pdev->dev, sz,
  1901. &rq->rx_ring[i].basePA,
  1902. GFP_KERNEL);
  1903. if (!rq->rx_ring[i].base) {
  1904. netdev_err(adapter->netdev,
  1905. "failed to allocate rx ring %d\n", i);
  1906. goto err;
  1907. }
  1908. }
  1909. if ((adapter->rxdataring_enabled) && (rq->data_ring.desc_size != 0)) {
  1910. sz = rq->rx_ring[0].size * rq->data_ring.desc_size;
  1911. rq->data_ring.base =
  1912. dma_alloc_coherent(&adapter->pdev->dev, sz,
  1913. &rq->data_ring.basePA,
  1914. GFP_KERNEL);
  1915. if (!rq->data_ring.base) {
  1916. netdev_err(adapter->netdev,
  1917. "rx data ring will be disabled\n");
  1918. adapter->rxdataring_enabled = false;
  1919. }
  1920. } else {
  1921. rq->data_ring.base = NULL;
  1922. rq->data_ring.desc_size = 0;
  1923. }
  1924. if (rq->rx_ts_desc_size != 0) {
  1925. sz = rq->rx_ring[0].size * rq->rx_ts_desc_size;
  1926. rq->ts_ring.base =
  1927. dma_alloc_coherent(&adapter->pdev->dev, sz,
  1928. &rq->ts_ring.basePA,
  1929. GFP_KERNEL);
  1930. if (!rq->ts_ring.base) {
  1931. netdev_err(adapter->netdev,
  1932. "rx ts ring will be disabled\n");
  1933. rq->rx_ts_desc_size = 0;
  1934. }
  1935. } else {
  1936. rq->ts_ring.base = NULL;
  1937. }
  1938. sz = rq->comp_ring.size * sizeof(struct Vmxnet3_RxCompDesc);
  1939. rq->comp_ring.base = dma_alloc_coherent(&adapter->pdev->dev, sz,
  1940. &rq->comp_ring.basePA,
  1941. GFP_KERNEL);
  1942. if (!rq->comp_ring.base) {
  1943. netdev_err(adapter->netdev, "failed to allocate rx comp ring\n");
  1944. goto err;
  1945. }
  1946. bi = kcalloc_node(rq->rx_ring[0].size + rq->rx_ring[1].size,
  1947. sizeof(rq->buf_info[0][0]), GFP_KERNEL,
  1948. dev_to_node(&adapter->pdev->dev));
  1949. if (!bi)
  1950. goto err;
  1951. rq->buf_info[0] = bi;
  1952. rq->buf_info[1] = bi + rq->rx_ring[0].size;
  1953. return 0;
  1954. err:
  1955. vmxnet3_rq_destroy(rq, adapter);
  1956. return -ENOMEM;
  1957. }
  1958. int
  1959. vmxnet3_rq_create_all(struct vmxnet3_adapter *adapter)
  1960. {
  1961. int i, err = 0;
  1962. adapter->rxdataring_enabled = VMXNET3_VERSION_GE_3(adapter);
  1963. for (i = 0; i < adapter->num_rx_queues; i++) {
  1964. err = vmxnet3_rq_create(&adapter->rx_queue[i], adapter);
  1965. if (unlikely(err)) {
  1966. dev_err(&adapter->netdev->dev,
  1967. "%s: failed to create rx queue%i\n",
  1968. adapter->netdev->name, i);
  1969. goto err_out;
  1970. }
  1971. }
  1972. if (!adapter->rxdataring_enabled)
  1973. vmxnet3_rq_destroy_all_rxdataring(adapter);
  1974. return err;
  1975. err_out:
  1976. vmxnet3_rq_destroy_all(adapter);
  1977. return err;
  1978. }
  1979. /* Multiple queue aware polling function for tx and rx */
  1980. static int
  1981. vmxnet3_do_poll(struct vmxnet3_adapter *adapter, int budget)
  1982. {
  1983. int rcd_done = 0, i;
  1984. if (unlikely(adapter->shared->ecr))
  1985. vmxnet3_process_events(adapter);
  1986. for (i = 0; i < adapter->num_tx_queues; i++)
  1987. vmxnet3_tq_tx_complete(&adapter->tx_queue[i], adapter);
  1988. for (i = 0; i < adapter->num_rx_queues; i++)
  1989. rcd_done += vmxnet3_rq_rx_complete(&adapter->rx_queue[i],
  1990. adapter, budget);
  1991. return rcd_done;
  1992. }
  1993. static int
  1994. vmxnet3_poll(struct napi_struct *napi, int budget)
  1995. {
  1996. struct vmxnet3_rx_queue *rx_queue = container_of(napi,
  1997. struct vmxnet3_rx_queue, napi);
  1998. int rxd_done;
  1999. rxd_done = vmxnet3_do_poll(rx_queue->adapter, budget);
  2000. if (rxd_done < budget) {
  2001. napi_complete_done(napi, rxd_done);
  2002. vmxnet3_enable_all_intrs(rx_queue->adapter);
  2003. }
  2004. return rxd_done;
  2005. }
  2006. /*
  2007. * NAPI polling function for MSI-X mode with multiple Rx queues
  2008. * Returns the # of the NAPI credit consumed (# of rx descriptors processed)
  2009. */
  2010. static int
  2011. vmxnet3_poll_rx_only(struct napi_struct *napi, int budget)
  2012. {
  2013. struct vmxnet3_rx_queue *rq = container_of(napi,
  2014. struct vmxnet3_rx_queue, napi);
  2015. struct vmxnet3_adapter *adapter = rq->adapter;
  2016. int rxd_done;
  2017. /* When sharing interrupt with corresponding tx queue, process
  2018. * tx completions in that queue as well
  2019. */
  2020. if (adapter->share_intr == VMXNET3_INTR_BUDDYSHARE) {
  2021. struct vmxnet3_tx_queue *tq =
  2022. &adapter->tx_queue[rq - adapter->rx_queue];
  2023. vmxnet3_tq_tx_complete(tq, adapter);
  2024. }
  2025. rxd_done = vmxnet3_rq_rx_complete(rq, adapter, budget);
  2026. if (rxd_done < budget) {
  2027. napi_complete_done(napi, rxd_done);
  2028. vmxnet3_enable_intr(adapter, rq->comp_ring.intr_idx);
  2029. }
  2030. return rxd_done;
  2031. }
  2032. #ifdef CONFIG_PCI_MSI
  2033. /*
  2034. * Handle completion interrupts on tx queues
  2035. * Returns whether or not the intr is handled
  2036. */
  2037. static irqreturn_t
  2038. vmxnet3_msix_tx(int irq, void *data)
  2039. {
  2040. struct vmxnet3_tx_queue *tq = data;
  2041. struct vmxnet3_adapter *adapter = tq->adapter;
  2042. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  2043. vmxnet3_disable_intr(adapter, tq->comp_ring.intr_idx);
  2044. /* Handle the case where only one irq is allocate for all tx queues */
  2045. if (adapter->share_intr == VMXNET3_INTR_TXSHARE) {
  2046. int i;
  2047. for (i = 0; i < adapter->num_tx_queues; i++) {
  2048. struct vmxnet3_tx_queue *txq = &adapter->tx_queue[i];
  2049. vmxnet3_tq_tx_complete(txq, adapter);
  2050. }
  2051. } else {
  2052. vmxnet3_tq_tx_complete(tq, adapter);
  2053. }
  2054. vmxnet3_enable_intr(adapter, tq->comp_ring.intr_idx);
  2055. return IRQ_HANDLED;
  2056. }
  2057. /*
  2058. * Handle completion interrupts on rx queues. Returns whether or not the
  2059. * intr is handled
  2060. */
  2061. static irqreturn_t
  2062. vmxnet3_msix_rx(int irq, void *data)
  2063. {
  2064. struct vmxnet3_rx_queue *rq = data;
  2065. struct vmxnet3_adapter *adapter = rq->adapter;
  2066. /* disable intr if needed */
  2067. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  2068. vmxnet3_disable_intr(adapter, rq->comp_ring.intr_idx);
  2069. napi_schedule(&rq->napi);
  2070. return IRQ_HANDLED;
  2071. }
  2072. /*
  2073. *----------------------------------------------------------------------------
  2074. *
  2075. * vmxnet3_msix_event --
  2076. *
  2077. * vmxnet3 msix event intr handler
  2078. *
  2079. * Result:
  2080. * whether or not the intr is handled
  2081. *
  2082. *----------------------------------------------------------------------------
  2083. */
  2084. static irqreturn_t
  2085. vmxnet3_msix_event(int irq, void *data)
  2086. {
  2087. struct net_device *dev = data;
  2088. struct vmxnet3_adapter *adapter = netdev_priv(dev);
  2089. /* disable intr if needed */
  2090. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  2091. vmxnet3_disable_intr(adapter, adapter->intr.event_intr_idx);
  2092. if (adapter->shared->ecr)
  2093. vmxnet3_process_events(adapter);
  2094. vmxnet3_enable_intr(adapter, adapter->intr.event_intr_idx);
  2095. return IRQ_HANDLED;
  2096. }
  2097. #endif /* CONFIG_PCI_MSI */
  2098. /* Interrupt handler for vmxnet3 */
  2099. static irqreturn_t
  2100. vmxnet3_intr(int irq, void *dev_id)
  2101. {
  2102. struct net_device *dev = dev_id;
  2103. struct vmxnet3_adapter *adapter = netdev_priv(dev);
  2104. if (adapter->intr.type == VMXNET3_IT_INTX) {
  2105. u32 icr = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_ICR);
  2106. if (unlikely(icr == 0))
  2107. /* not ours */
  2108. return IRQ_NONE;
  2109. }
  2110. /* disable intr if needed */
  2111. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  2112. vmxnet3_disable_all_intrs(adapter);
  2113. napi_schedule(&adapter->rx_queue[0].napi);
  2114. return IRQ_HANDLED;
  2115. }
  2116. #ifdef CONFIG_NET_POLL_CONTROLLER
  2117. /* netpoll callback. */
  2118. static void
  2119. vmxnet3_netpoll(struct net_device *netdev)
  2120. {
  2121. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2122. switch (adapter->intr.type) {
  2123. #ifdef CONFIG_PCI_MSI
  2124. case VMXNET3_IT_MSIX: {
  2125. int i;
  2126. for (i = 0; i < adapter->num_rx_queues; i++)
  2127. vmxnet3_msix_rx(0, &adapter->rx_queue[i]);
  2128. break;
  2129. }
  2130. #endif
  2131. case VMXNET3_IT_MSI:
  2132. default:
  2133. vmxnet3_intr(0, adapter->netdev);
  2134. break;
  2135. }
  2136. }
  2137. #endif /* CONFIG_NET_POLL_CONTROLLER */
  2138. static int
  2139. vmxnet3_request_irqs(struct vmxnet3_adapter *adapter)
  2140. {
  2141. struct vmxnet3_intr *intr = &adapter->intr;
  2142. int err = 0, i;
  2143. int vector = 0;
  2144. #ifdef CONFIG_PCI_MSI
  2145. if (adapter->intr.type == VMXNET3_IT_MSIX) {
  2146. for (i = 0; i < adapter->num_tx_queues; i++) {
  2147. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE) {
  2148. sprintf(adapter->tx_queue[i].name, "%s-tx-%d",
  2149. adapter->netdev->name, vector);
  2150. err = request_irq(
  2151. intr->msix_entries[vector].vector,
  2152. vmxnet3_msix_tx, 0,
  2153. adapter->tx_queue[i].name,
  2154. &adapter->tx_queue[i]);
  2155. } else {
  2156. sprintf(adapter->tx_queue[i].name, "%s-rxtx-%d",
  2157. adapter->netdev->name, vector);
  2158. }
  2159. if (err) {
  2160. dev_err(&adapter->netdev->dev,
  2161. "Failed to request irq for MSIX, %s, "
  2162. "error %d\n",
  2163. adapter->tx_queue[i].name, err);
  2164. return err;
  2165. }
  2166. /* Handle the case where only 1 MSIx was allocated for
  2167. * all tx queues */
  2168. if (adapter->share_intr == VMXNET3_INTR_TXSHARE) {
  2169. for (; i < adapter->num_tx_queues; i++)
  2170. adapter->tx_queue[i].comp_ring.intr_idx
  2171. = vector;
  2172. vector++;
  2173. break;
  2174. } else {
  2175. adapter->tx_queue[i].comp_ring.intr_idx
  2176. = vector++;
  2177. }
  2178. }
  2179. if (adapter->share_intr == VMXNET3_INTR_BUDDYSHARE)
  2180. vector = 0;
  2181. for (i = 0; i < adapter->num_rx_queues; i++) {
  2182. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE)
  2183. sprintf(adapter->rx_queue[i].name, "%s-rx-%d",
  2184. adapter->netdev->name, vector);
  2185. else
  2186. sprintf(adapter->rx_queue[i].name, "%s-rxtx-%d",
  2187. adapter->netdev->name, vector);
  2188. err = request_irq(intr->msix_entries[vector].vector,
  2189. vmxnet3_msix_rx, 0,
  2190. adapter->rx_queue[i].name,
  2191. &(adapter->rx_queue[i]));
  2192. if (err) {
  2193. netdev_err(adapter->netdev,
  2194. "Failed to request irq for MSIX, "
  2195. "%s, error %d\n",
  2196. adapter->rx_queue[i].name, err);
  2197. return err;
  2198. }
  2199. adapter->rx_queue[i].comp_ring.intr_idx = vector++;
  2200. }
  2201. sprintf(intr->event_msi_vector_name, "%s-event-%d",
  2202. adapter->netdev->name, vector);
  2203. err = request_irq(intr->msix_entries[vector].vector,
  2204. vmxnet3_msix_event, 0,
  2205. intr->event_msi_vector_name, adapter->netdev);
  2206. intr->event_intr_idx = vector;
  2207. } else if (intr->type == VMXNET3_IT_MSI) {
  2208. adapter->num_rx_queues = 1;
  2209. err = request_irq(adapter->pdev->irq, vmxnet3_intr, 0,
  2210. adapter->netdev->name, adapter->netdev);
  2211. } else {
  2212. #endif
  2213. adapter->num_rx_queues = 1;
  2214. err = request_irq(adapter->pdev->irq, vmxnet3_intr,
  2215. IRQF_SHARED, adapter->netdev->name,
  2216. adapter->netdev);
  2217. #ifdef CONFIG_PCI_MSI
  2218. }
  2219. #endif
  2220. intr->num_intrs = vector + 1;
  2221. if (err) {
  2222. netdev_err(adapter->netdev,
  2223. "Failed to request irq (intr type:%d), error %d\n",
  2224. intr->type, err);
  2225. } else {
  2226. /* Number of rx queues will not change after this */
  2227. for (i = 0; i < adapter->num_rx_queues; i++) {
  2228. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
  2229. rq->qid = i;
  2230. rq->qid2 = i + adapter->num_rx_queues;
  2231. rq->dataRingQid = i + 2 * adapter->num_rx_queues;
  2232. }
  2233. /* init our intr settings */
  2234. for (i = 0; i < intr->num_intrs; i++)
  2235. intr->mod_levels[i] = UPT1_IML_ADAPTIVE;
  2236. if (adapter->intr.type != VMXNET3_IT_MSIX) {
  2237. adapter->intr.event_intr_idx = 0;
  2238. for (i = 0; i < adapter->num_tx_queues; i++)
  2239. adapter->tx_queue[i].comp_ring.intr_idx = 0;
  2240. adapter->rx_queue[0].comp_ring.intr_idx = 0;
  2241. }
  2242. netdev_info(adapter->netdev,
  2243. "intr type %u, mode %u, %u vectors allocated\n",
  2244. intr->type, intr->mask_mode, intr->num_intrs);
  2245. }
  2246. return err;
  2247. }
  2248. static void
  2249. vmxnet3_free_irqs(struct vmxnet3_adapter *adapter)
  2250. {
  2251. struct vmxnet3_intr *intr = &adapter->intr;
  2252. BUG_ON(intr->type == VMXNET3_IT_AUTO || intr->num_intrs <= 0);
  2253. switch (intr->type) {
  2254. #ifdef CONFIG_PCI_MSI
  2255. case VMXNET3_IT_MSIX:
  2256. {
  2257. int i, vector = 0;
  2258. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE) {
  2259. for (i = 0; i < adapter->num_tx_queues; i++) {
  2260. free_irq(intr->msix_entries[vector++].vector,
  2261. &(adapter->tx_queue[i]));
  2262. if (adapter->share_intr == VMXNET3_INTR_TXSHARE)
  2263. break;
  2264. }
  2265. }
  2266. for (i = 0; i < adapter->num_rx_queues; i++) {
  2267. free_irq(intr->msix_entries[vector++].vector,
  2268. &(adapter->rx_queue[i]));
  2269. }
  2270. free_irq(intr->msix_entries[vector].vector,
  2271. adapter->netdev);
  2272. BUG_ON(vector >= intr->num_intrs);
  2273. break;
  2274. }
  2275. #endif
  2276. case VMXNET3_IT_MSI:
  2277. free_irq(adapter->pdev->irq, adapter->netdev);
  2278. break;
  2279. case VMXNET3_IT_INTX:
  2280. free_irq(adapter->pdev->irq, adapter->netdev);
  2281. break;
  2282. default:
  2283. BUG();
  2284. }
  2285. }
  2286. static void
  2287. vmxnet3_restore_vlan(struct vmxnet3_adapter *adapter)
  2288. {
  2289. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  2290. u16 vid;
  2291. /* allow untagged pkts */
  2292. VMXNET3_SET_VFTABLE_ENTRY(vfTable, 0);
  2293. for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
  2294. VMXNET3_SET_VFTABLE_ENTRY(vfTable, vid);
  2295. }
  2296. static int
  2297. vmxnet3_vlan_rx_add_vid(struct net_device *netdev, __be16 proto, u16 vid)
  2298. {
  2299. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2300. if (!(netdev->flags & IFF_PROMISC)) {
  2301. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  2302. unsigned long flags;
  2303. VMXNET3_SET_VFTABLE_ENTRY(vfTable, vid);
  2304. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2305. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2306. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  2307. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2308. }
  2309. set_bit(vid, adapter->active_vlans);
  2310. return 0;
  2311. }
  2312. static int
  2313. vmxnet3_vlan_rx_kill_vid(struct net_device *netdev, __be16 proto, u16 vid)
  2314. {
  2315. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2316. if (!(netdev->flags & IFF_PROMISC)) {
  2317. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  2318. unsigned long flags;
  2319. VMXNET3_CLEAR_VFTABLE_ENTRY(vfTable, vid);
  2320. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2321. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2322. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  2323. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2324. }
  2325. clear_bit(vid, adapter->active_vlans);
  2326. return 0;
  2327. }
  2328. static u8 *
  2329. vmxnet3_copy_mc(struct net_device *netdev)
  2330. {
  2331. u8 *buf = NULL;
  2332. u32 sz = netdev_mc_count(netdev) * ETH_ALEN;
  2333. /* struct Vmxnet3_RxFilterConf.mfTableLen is u16. */
  2334. if (sz <= 0xffff) {
  2335. /* We may be called with BH disabled */
  2336. buf = kmalloc(sz, GFP_ATOMIC);
  2337. if (buf) {
  2338. struct netdev_hw_addr *ha;
  2339. int i = 0;
  2340. netdev_for_each_mc_addr(ha, netdev)
  2341. memcpy(buf + i++ * ETH_ALEN, ha->addr,
  2342. ETH_ALEN);
  2343. }
  2344. }
  2345. return buf;
  2346. }
  2347. static void
  2348. vmxnet3_set_mc(struct net_device *netdev)
  2349. {
  2350. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2351. unsigned long flags;
  2352. struct Vmxnet3_RxFilterConf *rxConf =
  2353. &adapter->shared->devRead.rxFilterConf;
  2354. u8 *new_table = NULL;
  2355. dma_addr_t new_table_pa = 0;
  2356. bool new_table_pa_valid = false;
  2357. u32 new_mode = VMXNET3_RXM_UCAST;
  2358. if (netdev->flags & IFF_PROMISC) {
  2359. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  2360. memset(vfTable, 0, VMXNET3_VFT_SIZE * sizeof(*vfTable));
  2361. new_mode |= VMXNET3_RXM_PROMISC;
  2362. } else {
  2363. vmxnet3_restore_vlan(adapter);
  2364. }
  2365. if (netdev->flags & IFF_BROADCAST)
  2366. new_mode |= VMXNET3_RXM_BCAST;
  2367. if (netdev->flags & IFF_ALLMULTI)
  2368. new_mode |= VMXNET3_RXM_ALL_MULTI;
  2369. else
  2370. if (!netdev_mc_empty(netdev)) {
  2371. new_table = vmxnet3_copy_mc(netdev);
  2372. if (new_table) {
  2373. size_t sz = netdev_mc_count(netdev) * ETH_ALEN;
  2374. rxConf->mfTableLen = cpu_to_le16(sz);
  2375. new_table_pa = dma_map_single(
  2376. &adapter->pdev->dev,
  2377. new_table,
  2378. sz,
  2379. DMA_TO_DEVICE);
  2380. if (!dma_mapping_error(&adapter->pdev->dev,
  2381. new_table_pa)) {
  2382. new_mode |= VMXNET3_RXM_MCAST;
  2383. new_table_pa_valid = true;
  2384. rxConf->mfTablePA = cpu_to_le64(
  2385. new_table_pa);
  2386. }
  2387. }
  2388. if (!new_table_pa_valid) {
  2389. netdev_info(netdev,
  2390. "failed to copy mcast list, setting ALL_MULTI\n");
  2391. new_mode |= VMXNET3_RXM_ALL_MULTI;
  2392. }
  2393. }
  2394. if (!(new_mode & VMXNET3_RXM_MCAST)) {
  2395. rxConf->mfTableLen = 0;
  2396. rxConf->mfTablePA = 0;
  2397. }
  2398. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2399. if (new_mode != rxConf->rxMode) {
  2400. rxConf->rxMode = cpu_to_le32(new_mode);
  2401. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2402. VMXNET3_CMD_UPDATE_RX_MODE);
  2403. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2404. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  2405. }
  2406. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2407. VMXNET3_CMD_UPDATE_MAC_FILTERS);
  2408. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2409. if (new_table_pa_valid)
  2410. dma_unmap_single(&adapter->pdev->dev, new_table_pa,
  2411. rxConf->mfTableLen, DMA_TO_DEVICE);
  2412. kfree(new_table);
  2413. }
  2414. void
  2415. vmxnet3_rq_destroy_all(struct vmxnet3_adapter *adapter)
  2416. {
  2417. int i;
  2418. for (i = 0; i < adapter->num_rx_queues; i++)
  2419. vmxnet3_rq_destroy(&adapter->rx_queue[i], adapter);
  2420. }
  2421. /*
  2422. * Set up driver_shared based on settings in adapter.
  2423. */
  2424. static void
  2425. vmxnet3_setup_driver_shared(struct vmxnet3_adapter *adapter)
  2426. {
  2427. struct Vmxnet3_DriverShared *shared = adapter->shared;
  2428. struct Vmxnet3_DSDevRead *devRead = &shared->devRead;
  2429. struct Vmxnet3_DSDevReadExt *devReadExt = &shared->devReadExt;
  2430. struct Vmxnet3_TxQueueConf *tqc;
  2431. struct Vmxnet3_RxQueueConf *rqc;
  2432. struct Vmxnet3_TxQueueTSConf *tqtsc;
  2433. struct Vmxnet3_RxQueueTSConf *rqtsc;
  2434. int i;
  2435. memset(shared, 0, sizeof(*shared));
  2436. /* driver settings */
  2437. shared->magic = cpu_to_le32(VMXNET3_REV1_MAGIC);
  2438. devRead->misc.driverInfo.version = cpu_to_le32(
  2439. VMXNET3_DRIVER_VERSION_NUM);
  2440. devRead->misc.driverInfo.gos.gosBits = (sizeof(void *) == 4 ?
  2441. VMXNET3_GOS_BITS_32 : VMXNET3_GOS_BITS_64);
  2442. devRead->misc.driverInfo.gos.gosType = VMXNET3_GOS_TYPE_LINUX;
  2443. *((u32 *)&devRead->misc.driverInfo.gos) = cpu_to_le32(
  2444. *((u32 *)&devRead->misc.driverInfo.gos));
  2445. devRead->misc.driverInfo.vmxnet3RevSpt = cpu_to_le32(1);
  2446. devRead->misc.driverInfo.uptVerSpt = cpu_to_le32(1);
  2447. devRead->misc.ddPA = cpu_to_le64(adapter->adapter_pa);
  2448. devRead->misc.ddLen = cpu_to_le32(sizeof(struct vmxnet3_adapter));
  2449. /* set up feature flags */
  2450. if (adapter->netdev->features & NETIF_F_RXCSUM)
  2451. devRead->misc.uptFeatures |= UPT1_F_RXCSUM;
  2452. if (adapter->netdev->features & NETIF_F_LRO) {
  2453. devRead->misc.uptFeatures |= UPT1_F_LRO;
  2454. devRead->misc.maxNumRxSG = cpu_to_le16(1 + MAX_SKB_FRAGS);
  2455. }
  2456. if (adapter->netdev->features & NETIF_F_HW_VLAN_CTAG_RX)
  2457. devRead->misc.uptFeatures |= UPT1_F_RXVLAN;
  2458. if (adapter->netdev->features & (NETIF_F_GSO_UDP_TUNNEL |
  2459. NETIF_F_GSO_UDP_TUNNEL_CSUM))
  2460. devRead->misc.uptFeatures |= UPT1_F_RXINNEROFLD;
  2461. devRead->misc.mtu = cpu_to_le32(adapter->netdev->mtu);
  2462. devRead->misc.queueDescPA = cpu_to_le64(adapter->queue_desc_pa);
  2463. devRead->misc.queueDescLen = cpu_to_le32(
  2464. adapter->num_tx_queues * sizeof(struct Vmxnet3_TxQueueDesc) +
  2465. adapter->num_rx_queues * sizeof(struct Vmxnet3_RxQueueDesc));
  2466. /* tx queue settings */
  2467. devRead->misc.numTxQueues = adapter->num_tx_queues;
  2468. for (i = 0; i < adapter->num_tx_queues; i++) {
  2469. struct vmxnet3_tx_queue *tq = &adapter->tx_queue[i];
  2470. BUG_ON(adapter->tx_queue[i].tx_ring.base == NULL);
  2471. tqc = &adapter->tqd_start[i].conf;
  2472. tqc->txRingBasePA = cpu_to_le64(tq->tx_ring.basePA);
  2473. tqc->dataRingBasePA = cpu_to_le64(tq->data_ring.basePA);
  2474. tqc->compRingBasePA = cpu_to_le64(tq->comp_ring.basePA);
  2475. tqc->ddPA = cpu_to_le64(~0ULL);
  2476. tqc->txRingSize = cpu_to_le32(tq->tx_ring.size);
  2477. tqc->dataRingSize = cpu_to_le32(tq->data_ring.size);
  2478. tqc->txDataRingDescSize = cpu_to_le32(tq->txdata_desc_size);
  2479. tqc->compRingSize = cpu_to_le32(tq->comp_ring.size);
  2480. tqc->ddLen = cpu_to_le32(0);
  2481. tqc->intrIdx = tq->comp_ring.intr_idx;
  2482. if (VMXNET3_VERSION_GE_9(adapter)) {
  2483. tqtsc = &adapter->tqd_start[i].tsConf;
  2484. tqtsc->txTSRingBasePA = cpu_to_le64(tq->ts_ring.basePA);
  2485. tqtsc->txTSRingDescSize = cpu_to_le16(tq->tx_ts_desc_size);
  2486. }
  2487. }
  2488. /* rx queue settings */
  2489. devRead->misc.numRxQueues = adapter->num_rx_queues;
  2490. for (i = 0; i < adapter->num_rx_queues; i++) {
  2491. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
  2492. rqc = &adapter->rqd_start[i].conf;
  2493. rqc->rxRingBasePA[0] = cpu_to_le64(rq->rx_ring[0].basePA);
  2494. rqc->rxRingBasePA[1] = cpu_to_le64(rq->rx_ring[1].basePA);
  2495. rqc->compRingBasePA = cpu_to_le64(rq->comp_ring.basePA);
  2496. rqc->ddPA = cpu_to_le64(~0ULL);
  2497. rqc->rxRingSize[0] = cpu_to_le32(rq->rx_ring[0].size);
  2498. rqc->rxRingSize[1] = cpu_to_le32(rq->rx_ring[1].size);
  2499. rqc->compRingSize = cpu_to_le32(rq->comp_ring.size);
  2500. rqc->ddLen = cpu_to_le32(0);
  2501. rqc->intrIdx = rq->comp_ring.intr_idx;
  2502. if (VMXNET3_VERSION_GE_3(adapter)) {
  2503. rqc->rxDataRingBasePA =
  2504. cpu_to_le64(rq->data_ring.basePA);
  2505. rqc->rxDataRingDescSize =
  2506. cpu_to_le16(rq->data_ring.desc_size);
  2507. }
  2508. if (VMXNET3_VERSION_GE_9(adapter)) {
  2509. rqtsc = &adapter->rqd_start[i].tsConf;
  2510. rqtsc->rxTSRingBasePA = cpu_to_le64(rq->ts_ring.basePA);
  2511. rqtsc->rxTSRingDescSize = cpu_to_le16(rq->rx_ts_desc_size);
  2512. }
  2513. }
  2514. #ifdef VMXNET3_RSS
  2515. memset(adapter->rss_conf, 0, sizeof(*adapter->rss_conf));
  2516. if (adapter->rss) {
  2517. struct UPT1_RSSConf *rssConf = adapter->rss_conf;
  2518. devRead->misc.uptFeatures |= UPT1_F_RSS;
  2519. devRead->misc.numRxQueues = adapter->num_rx_queues;
  2520. rssConf->hashType = UPT1_RSS_HASH_TYPE_TCP_IPV4 |
  2521. UPT1_RSS_HASH_TYPE_IPV4 |
  2522. UPT1_RSS_HASH_TYPE_TCP_IPV6 |
  2523. UPT1_RSS_HASH_TYPE_IPV6;
  2524. rssConf->hashFunc = UPT1_RSS_HASH_FUNC_TOEPLITZ;
  2525. rssConf->hashKeySize = UPT1_RSS_MAX_KEY_SIZE;
  2526. rssConf->indTableSize = VMXNET3_RSS_IND_TABLE_SIZE;
  2527. netdev_rss_key_fill(rssConf->hashKey, sizeof(rssConf->hashKey));
  2528. for (i = 0; i < rssConf->indTableSize; i++)
  2529. rssConf->indTable[i] = ethtool_rxfh_indir_default(
  2530. i, adapter->num_rx_queues);
  2531. devRead->rssConfDesc.confVer = 1;
  2532. devRead->rssConfDesc.confLen = cpu_to_le32(sizeof(*rssConf));
  2533. devRead->rssConfDesc.confPA =
  2534. cpu_to_le64(adapter->rss_conf_pa);
  2535. }
  2536. #endif /* VMXNET3_RSS */
  2537. /* intr settings */
  2538. if (!VMXNET3_VERSION_GE_6(adapter) ||
  2539. !adapter->queuesExtEnabled) {
  2540. devRead->intrConf.autoMask = adapter->intr.mask_mode ==
  2541. VMXNET3_IMM_AUTO;
  2542. devRead->intrConf.numIntrs = adapter->intr.num_intrs;
  2543. for (i = 0; i < adapter->intr.num_intrs; i++)
  2544. devRead->intrConf.modLevels[i] = adapter->intr.mod_levels[i];
  2545. devRead->intrConf.eventIntrIdx = adapter->intr.event_intr_idx;
  2546. devRead->intrConf.intrCtrl |= cpu_to_le32(VMXNET3_IC_DISABLE_ALL);
  2547. } else {
  2548. devReadExt->intrConfExt.autoMask = adapter->intr.mask_mode ==
  2549. VMXNET3_IMM_AUTO;
  2550. devReadExt->intrConfExt.numIntrs = adapter->intr.num_intrs;
  2551. for (i = 0; i < adapter->intr.num_intrs; i++)
  2552. devReadExt->intrConfExt.modLevels[i] = adapter->intr.mod_levels[i];
  2553. devReadExt->intrConfExt.eventIntrIdx = adapter->intr.event_intr_idx;
  2554. devReadExt->intrConfExt.intrCtrl |= cpu_to_le32(VMXNET3_IC_DISABLE_ALL);
  2555. }
  2556. /* rx filter settings */
  2557. devRead->rxFilterConf.rxMode = 0;
  2558. vmxnet3_restore_vlan(adapter);
  2559. vmxnet3_write_mac_addr(adapter, adapter->netdev->dev_addr);
  2560. /* the rest are already zeroed */
  2561. }
  2562. static void
  2563. vmxnet3_init_bufsize(struct vmxnet3_adapter *adapter)
  2564. {
  2565. struct Vmxnet3_DriverShared *shared = adapter->shared;
  2566. union Vmxnet3_CmdInfo *cmdInfo = &shared->cu.cmdInfo;
  2567. unsigned long flags;
  2568. if (!VMXNET3_VERSION_GE_7(adapter))
  2569. return;
  2570. cmdInfo->ringBufSize = adapter->ringBufSize;
  2571. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2572. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2573. VMXNET3_CMD_SET_RING_BUFFER_SIZE);
  2574. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2575. }
  2576. static void
  2577. vmxnet3_init_coalesce(struct vmxnet3_adapter *adapter)
  2578. {
  2579. struct Vmxnet3_DriverShared *shared = adapter->shared;
  2580. union Vmxnet3_CmdInfo *cmdInfo = &shared->cu.cmdInfo;
  2581. unsigned long flags;
  2582. if (!VMXNET3_VERSION_GE_3(adapter))
  2583. return;
  2584. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2585. cmdInfo->varConf.confVer = 1;
  2586. cmdInfo->varConf.confLen =
  2587. cpu_to_le32(sizeof(*adapter->coal_conf));
  2588. cmdInfo->varConf.confPA = cpu_to_le64(adapter->coal_conf_pa);
  2589. if (adapter->default_coal_mode) {
  2590. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2591. VMXNET3_CMD_GET_COALESCE);
  2592. } else {
  2593. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2594. VMXNET3_CMD_SET_COALESCE);
  2595. }
  2596. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2597. }
  2598. static void
  2599. vmxnet3_init_rssfields(struct vmxnet3_adapter *adapter)
  2600. {
  2601. struct Vmxnet3_DriverShared *shared = adapter->shared;
  2602. union Vmxnet3_CmdInfo *cmdInfo = &shared->cu.cmdInfo;
  2603. unsigned long flags;
  2604. if (!VMXNET3_VERSION_GE_4(adapter))
  2605. return;
  2606. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2607. if (adapter->default_rss_fields) {
  2608. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2609. VMXNET3_CMD_GET_RSS_FIELDS);
  2610. adapter->rss_fields =
  2611. VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  2612. } else {
  2613. if (VMXNET3_VERSION_GE_7(adapter)) {
  2614. if ((adapter->rss_fields & VMXNET3_RSS_FIELDS_UDPIP4 ||
  2615. adapter->rss_fields & VMXNET3_RSS_FIELDS_UDPIP6) &&
  2616. vmxnet3_check_ptcapability(adapter->ptcap_supported[0],
  2617. VMXNET3_CAP_UDP_RSS)) {
  2618. adapter->dev_caps[0] |= 1UL << VMXNET3_CAP_UDP_RSS;
  2619. } else {
  2620. adapter->dev_caps[0] &= ~(1UL << VMXNET3_CAP_UDP_RSS);
  2621. }
  2622. if ((adapter->rss_fields & VMXNET3_RSS_FIELDS_ESPIP4) &&
  2623. vmxnet3_check_ptcapability(adapter->ptcap_supported[0],
  2624. VMXNET3_CAP_ESP_RSS_IPV4)) {
  2625. adapter->dev_caps[0] |= 1UL << VMXNET3_CAP_ESP_RSS_IPV4;
  2626. } else {
  2627. adapter->dev_caps[0] &= ~(1UL << VMXNET3_CAP_ESP_RSS_IPV4);
  2628. }
  2629. if ((adapter->rss_fields & VMXNET3_RSS_FIELDS_ESPIP6) &&
  2630. vmxnet3_check_ptcapability(adapter->ptcap_supported[0],
  2631. VMXNET3_CAP_ESP_RSS_IPV6)) {
  2632. adapter->dev_caps[0] |= 1UL << VMXNET3_CAP_ESP_RSS_IPV6;
  2633. } else {
  2634. adapter->dev_caps[0] &= ~(1UL << VMXNET3_CAP_ESP_RSS_IPV6);
  2635. }
  2636. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DCR, adapter->dev_caps[0]);
  2637. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD, VMXNET3_CMD_GET_DCR0_REG);
  2638. adapter->dev_caps[0] = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  2639. }
  2640. cmdInfo->setRssFields = adapter->rss_fields;
  2641. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2642. VMXNET3_CMD_SET_RSS_FIELDS);
  2643. /* Not all requested RSS may get applied, so get and
  2644. * cache what was actually applied.
  2645. */
  2646. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2647. VMXNET3_CMD_GET_RSS_FIELDS);
  2648. adapter->rss_fields =
  2649. VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  2650. }
  2651. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2652. }
  2653. int
  2654. vmxnet3_activate_dev(struct vmxnet3_adapter *adapter)
  2655. {
  2656. int err, i;
  2657. u32 ret;
  2658. unsigned long flags;
  2659. netdev_dbg(adapter->netdev, "%s: skb_buf_size %d, rx_buf_per_pkt %d,"
  2660. " ring sizes %u %u %u\n", adapter->netdev->name,
  2661. adapter->skb_buf_size, adapter->rx_buf_per_pkt,
  2662. adapter->tx_queue[0].tx_ring.size,
  2663. adapter->rx_queue[0].rx_ring[0].size,
  2664. adapter->rx_queue[0].rx_ring[1].size);
  2665. vmxnet3_tq_init_all(adapter);
  2666. err = vmxnet3_rq_init_all(adapter);
  2667. if (err) {
  2668. netdev_err(adapter->netdev,
  2669. "Failed to init rx queue error %d\n", err);
  2670. goto rq_err;
  2671. }
  2672. err = vmxnet3_request_irqs(adapter);
  2673. if (err) {
  2674. netdev_err(adapter->netdev,
  2675. "Failed to setup irq for error %d\n", err);
  2676. goto irq_err;
  2677. }
  2678. vmxnet3_setup_driver_shared(adapter);
  2679. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAL, VMXNET3_GET_ADDR_LO(
  2680. adapter->shared_pa));
  2681. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAH, VMXNET3_GET_ADDR_HI(
  2682. adapter->shared_pa));
  2683. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2684. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2685. VMXNET3_CMD_ACTIVATE_DEV);
  2686. ret = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  2687. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2688. if (ret != 0) {
  2689. netdev_err(adapter->netdev,
  2690. "Failed to activate dev: error %u\n", ret);
  2691. err = -EINVAL;
  2692. goto activate_err;
  2693. }
  2694. vmxnet3_init_bufsize(adapter);
  2695. vmxnet3_init_coalesce(adapter);
  2696. vmxnet3_init_rssfields(adapter);
  2697. for (i = 0; i < adapter->num_rx_queues; i++) {
  2698. VMXNET3_WRITE_BAR0_REG(adapter,
  2699. adapter->rx_prod_offset + i * VMXNET3_REG_ALIGN,
  2700. adapter->rx_queue[i].rx_ring[0].next2fill);
  2701. VMXNET3_WRITE_BAR0_REG(adapter, (adapter->rx_prod2_offset +
  2702. (i * VMXNET3_REG_ALIGN)),
  2703. adapter->rx_queue[i].rx_ring[1].next2fill);
  2704. }
  2705. /* Apply the rx filter settins last. */
  2706. vmxnet3_set_mc(adapter->netdev);
  2707. /*
  2708. * Check link state when first activating device. It will start the
  2709. * tx queue if the link is up.
  2710. */
  2711. vmxnet3_check_link(adapter, true);
  2712. netif_tx_wake_all_queues(adapter->netdev);
  2713. for (i = 0; i < adapter->num_rx_queues; i++)
  2714. napi_enable(&adapter->rx_queue[i].napi);
  2715. vmxnet3_enable_all_intrs(adapter);
  2716. clear_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state);
  2717. return 0;
  2718. activate_err:
  2719. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAL, 0);
  2720. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAH, 0);
  2721. vmxnet3_free_irqs(adapter);
  2722. irq_err:
  2723. rq_err:
  2724. /* free up buffers we allocated */
  2725. vmxnet3_rq_cleanup_all(adapter);
  2726. return err;
  2727. }
  2728. void
  2729. vmxnet3_reset_dev(struct vmxnet3_adapter *adapter)
  2730. {
  2731. unsigned long flags;
  2732. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2733. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD, VMXNET3_CMD_RESET_DEV);
  2734. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2735. }
  2736. int
  2737. vmxnet3_quiesce_dev(struct vmxnet3_adapter *adapter)
  2738. {
  2739. int i;
  2740. unsigned long flags;
  2741. if (test_and_set_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state))
  2742. return 0;
  2743. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2744. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2745. VMXNET3_CMD_QUIESCE_DEV);
  2746. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2747. vmxnet3_disable_all_intrs(adapter);
  2748. for (i = 0; i < adapter->num_rx_queues; i++)
  2749. napi_disable(&adapter->rx_queue[i].napi);
  2750. netif_tx_disable(adapter->netdev);
  2751. adapter->link_speed = 0;
  2752. netif_carrier_off(adapter->netdev);
  2753. vmxnet3_tq_cleanup_all(adapter);
  2754. vmxnet3_rq_cleanup_all(adapter);
  2755. vmxnet3_free_irqs(adapter);
  2756. return 0;
  2757. }
  2758. static void
  2759. vmxnet3_write_mac_addr(struct vmxnet3_adapter *adapter, const u8 *mac)
  2760. {
  2761. u32 tmp;
  2762. tmp = *(u32 *)mac;
  2763. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_MACL, tmp);
  2764. tmp = (mac[5] << 8) | mac[4];
  2765. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_MACH, tmp);
  2766. }
  2767. static int
  2768. vmxnet3_set_mac_addr(struct net_device *netdev, void *p)
  2769. {
  2770. struct sockaddr *addr = p;
  2771. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2772. dev_addr_set(netdev, addr->sa_data);
  2773. vmxnet3_write_mac_addr(adapter, addr->sa_data);
  2774. return 0;
  2775. }
  2776. /* ==================== initialization and cleanup routines ============ */
  2777. static int
  2778. vmxnet3_alloc_pci_resources(struct vmxnet3_adapter *adapter)
  2779. {
  2780. int err;
  2781. unsigned long mmio_start, mmio_len;
  2782. struct pci_dev *pdev = adapter->pdev;
  2783. err = pci_enable_device(pdev);
  2784. if (err) {
  2785. dev_err(&pdev->dev, "Failed to enable adapter: error %d\n", err);
  2786. return err;
  2787. }
  2788. err = pci_request_selected_regions(pdev, (1 << 2) - 1,
  2789. vmxnet3_driver_name);
  2790. if (err) {
  2791. dev_err(&pdev->dev,
  2792. "Failed to request region for adapter: error %d\n", err);
  2793. goto err_enable_device;
  2794. }
  2795. pci_set_master(pdev);
  2796. mmio_start = pci_resource_start(pdev, 0);
  2797. mmio_len = pci_resource_len(pdev, 0);
  2798. adapter->hw_addr0 = ioremap(mmio_start, mmio_len);
  2799. if (!adapter->hw_addr0) {
  2800. dev_err(&pdev->dev, "Failed to map bar0\n");
  2801. err = -EIO;
  2802. goto err_ioremap;
  2803. }
  2804. mmio_start = pci_resource_start(pdev, 1);
  2805. mmio_len = pci_resource_len(pdev, 1);
  2806. adapter->hw_addr1 = ioremap(mmio_start, mmio_len);
  2807. if (!adapter->hw_addr1) {
  2808. dev_err(&pdev->dev, "Failed to map bar1\n");
  2809. err = -EIO;
  2810. goto err_bar1;
  2811. }
  2812. return 0;
  2813. err_bar1:
  2814. iounmap(adapter->hw_addr0);
  2815. err_ioremap:
  2816. pci_release_selected_regions(pdev, (1 << 2) - 1);
  2817. err_enable_device:
  2818. pci_disable_device(pdev);
  2819. return err;
  2820. }
  2821. static void
  2822. vmxnet3_free_pci_resources(struct vmxnet3_adapter *adapter)
  2823. {
  2824. BUG_ON(!adapter->pdev);
  2825. iounmap(adapter->hw_addr0);
  2826. iounmap(adapter->hw_addr1);
  2827. pci_release_selected_regions(adapter->pdev, (1 << 2) - 1);
  2828. pci_disable_device(adapter->pdev);
  2829. }
  2830. void
  2831. vmxnet3_adjust_rx_ring_size(struct vmxnet3_adapter *adapter)
  2832. {
  2833. size_t sz, i, ring0_size, ring1_size, comp_size;
  2834. /* With version7 ring1 will have only T0 buffers */
  2835. if (!VMXNET3_VERSION_GE_7(adapter)) {
  2836. if (adapter->netdev->mtu <= VMXNET3_MAX_SKB_BUF_SIZE -
  2837. VMXNET3_MAX_ETH_HDR_SIZE) {
  2838. adapter->skb_buf_size = adapter->netdev->mtu +
  2839. VMXNET3_MAX_ETH_HDR_SIZE;
  2840. if (adapter->skb_buf_size < VMXNET3_MIN_T0_BUF_SIZE)
  2841. adapter->skb_buf_size = VMXNET3_MIN_T0_BUF_SIZE;
  2842. adapter->rx_buf_per_pkt = 1;
  2843. } else {
  2844. adapter->skb_buf_size = VMXNET3_MAX_SKB_BUF_SIZE;
  2845. sz = adapter->netdev->mtu - VMXNET3_MAX_SKB_BUF_SIZE +
  2846. VMXNET3_MAX_ETH_HDR_SIZE;
  2847. adapter->rx_buf_per_pkt = 1 + (sz + PAGE_SIZE - 1) / PAGE_SIZE;
  2848. }
  2849. } else {
  2850. adapter->skb_buf_size = min((int)adapter->netdev->mtu + VMXNET3_MAX_ETH_HDR_SIZE,
  2851. VMXNET3_MAX_SKB_BUF_SIZE);
  2852. adapter->rx_buf_per_pkt = 1;
  2853. adapter->ringBufSize.ring1BufSizeType0 = cpu_to_le16(adapter->skb_buf_size);
  2854. adapter->ringBufSize.ring1BufSizeType1 = 0;
  2855. adapter->ringBufSize.ring2BufSizeType1 = cpu_to_le16(PAGE_SIZE);
  2856. }
  2857. /*
  2858. * for simplicity, force the ring0 size to be a multiple of
  2859. * rx_buf_per_pkt * VMXNET3_RING_SIZE_ALIGN
  2860. */
  2861. sz = adapter->rx_buf_per_pkt * VMXNET3_RING_SIZE_ALIGN;
  2862. ring0_size = adapter->rx_queue[0].rx_ring[0].size;
  2863. ring0_size = (ring0_size + sz - 1) / sz * sz;
  2864. ring0_size = min_t(u32, ring0_size, VMXNET3_RX_RING_MAX_SIZE /
  2865. sz * sz);
  2866. ring1_size = adapter->rx_queue[0].rx_ring[1].size;
  2867. ring1_size = (ring1_size + sz - 1) / sz * sz;
  2868. ring1_size = min_t(u32, ring1_size, VMXNET3_RX_RING2_MAX_SIZE /
  2869. sz * sz);
  2870. /* For v7 and later, keep ring size power of 2 for UPT */
  2871. if (VMXNET3_VERSION_GE_7(adapter)) {
  2872. ring0_size = rounddown_pow_of_two(ring0_size);
  2873. ring1_size = rounddown_pow_of_two(ring1_size);
  2874. }
  2875. comp_size = ring0_size + ring1_size;
  2876. for (i = 0; i < adapter->num_rx_queues; i++) {
  2877. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
  2878. rq->rx_ring[0].size = ring0_size;
  2879. rq->rx_ring[1].size = ring1_size;
  2880. rq->comp_ring.size = comp_size;
  2881. }
  2882. }
  2883. int
  2884. vmxnet3_create_queues(struct vmxnet3_adapter *adapter, u32 tx_ring_size,
  2885. u32 rx_ring_size, u32 rx_ring2_size,
  2886. u16 txdata_desc_size, u16 rxdata_desc_size)
  2887. {
  2888. int err = 0, i;
  2889. for (i = 0; i < adapter->num_tx_queues; i++) {
  2890. struct vmxnet3_tx_queue *tq = &adapter->tx_queue[i];
  2891. tq->tx_ring.size = tx_ring_size;
  2892. tq->data_ring.size = tx_ring_size;
  2893. tq->comp_ring.size = tx_ring_size;
  2894. tq->txdata_desc_size = txdata_desc_size;
  2895. tq->shared = &adapter->tqd_start[i].ctrl;
  2896. tq->stopped = true;
  2897. tq->adapter = adapter;
  2898. tq->qid = i;
  2899. tq->tx_ts_desc_size = adapter->tx_ts_desc_size;
  2900. tq->tsPktCount = 1;
  2901. err = vmxnet3_tq_create(tq, adapter);
  2902. /*
  2903. * Too late to change num_tx_queues. We cannot do away with
  2904. * lesser number of queues than what we asked for
  2905. */
  2906. if (err)
  2907. goto queue_err;
  2908. }
  2909. adapter->rx_queue[0].rx_ring[0].size = rx_ring_size;
  2910. adapter->rx_queue[0].rx_ring[1].size = rx_ring2_size;
  2911. vmxnet3_adjust_rx_ring_size(adapter);
  2912. adapter->rxdataring_enabled = VMXNET3_VERSION_GE_3(adapter);
  2913. for (i = 0; i < adapter->num_rx_queues; i++) {
  2914. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
  2915. /* qid and qid2 for rx queues will be assigned later when num
  2916. * of rx queues is finalized after allocating intrs */
  2917. rq->shared = &adapter->rqd_start[i].ctrl;
  2918. rq->adapter = adapter;
  2919. rq->data_ring.desc_size = rxdata_desc_size;
  2920. rq->rx_ts_desc_size = adapter->rx_ts_desc_size;
  2921. err = vmxnet3_rq_create(rq, adapter);
  2922. if (err) {
  2923. if (i == 0) {
  2924. netdev_err(adapter->netdev,
  2925. "Could not allocate any rx queues. "
  2926. "Aborting.\n");
  2927. goto queue_err;
  2928. } else {
  2929. netdev_info(adapter->netdev,
  2930. "Number of rx queues changed "
  2931. "to : %d.\n", i);
  2932. adapter->num_rx_queues = i;
  2933. err = 0;
  2934. break;
  2935. }
  2936. }
  2937. }
  2938. if (!adapter->rxdataring_enabled)
  2939. vmxnet3_rq_destroy_all_rxdataring(adapter);
  2940. return err;
  2941. queue_err:
  2942. vmxnet3_tq_destroy_all(adapter);
  2943. return err;
  2944. }
  2945. static int
  2946. vmxnet3_open(struct net_device *netdev)
  2947. {
  2948. struct vmxnet3_adapter *adapter;
  2949. int err, i;
  2950. adapter = netdev_priv(netdev);
  2951. for (i = 0; i < adapter->num_tx_queues; i++)
  2952. spin_lock_init(&adapter->tx_queue[i].tx_lock);
  2953. if (VMXNET3_VERSION_GE_3(adapter)) {
  2954. unsigned long flags;
  2955. u16 txdata_desc_size;
  2956. u32 ret;
  2957. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2958. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2959. VMXNET3_CMD_GET_TXDATA_DESC_SIZE);
  2960. ret = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  2961. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2962. txdata_desc_size = ret & 0xffff;
  2963. if ((txdata_desc_size < VMXNET3_TXDATA_DESC_MIN_SIZE) ||
  2964. (txdata_desc_size > VMXNET3_TXDATA_DESC_MAX_SIZE) ||
  2965. (txdata_desc_size & VMXNET3_TXDATA_DESC_SIZE_MASK)) {
  2966. adapter->txdata_desc_size =
  2967. sizeof(struct Vmxnet3_TxDataDesc);
  2968. } else {
  2969. adapter->txdata_desc_size = txdata_desc_size;
  2970. }
  2971. if (VMXNET3_VERSION_GE_9(adapter))
  2972. adapter->rxdata_desc_size = (ret >> 16) & 0xffff;
  2973. } else {
  2974. adapter->txdata_desc_size = sizeof(struct Vmxnet3_TxDataDesc);
  2975. }
  2976. if (VMXNET3_VERSION_GE_9(adapter)) {
  2977. unsigned long flags;
  2978. u16 tx_ts_desc_size = 0;
  2979. u16 rx_ts_desc_size = 0;
  2980. u32 ret;
  2981. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2982. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2983. VMXNET3_CMD_GET_TSRING_DESC_SIZE);
  2984. ret = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  2985. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2986. if (ret > 0) {
  2987. tx_ts_desc_size = (ret & 0xff);
  2988. rx_ts_desc_size = ((ret >> 16) & 0xff);
  2989. }
  2990. if (tx_ts_desc_size > VMXNET3_TXTS_DESC_MAX_SIZE ||
  2991. tx_ts_desc_size & VMXNET3_TXTS_DESC_SIZE_MASK)
  2992. tx_ts_desc_size = 0;
  2993. if (rx_ts_desc_size > VMXNET3_RXTS_DESC_MAX_SIZE ||
  2994. rx_ts_desc_size & VMXNET3_RXTS_DESC_SIZE_MASK)
  2995. rx_ts_desc_size = 0;
  2996. adapter->tx_ts_desc_size = tx_ts_desc_size;
  2997. adapter->rx_ts_desc_size = rx_ts_desc_size;
  2998. } else {
  2999. adapter->tx_ts_desc_size = 0;
  3000. adapter->rx_ts_desc_size = 0;
  3001. }
  3002. err = vmxnet3_create_queues(adapter,
  3003. adapter->tx_ring_size,
  3004. adapter->rx_ring_size,
  3005. adapter->rx_ring2_size,
  3006. adapter->txdata_desc_size,
  3007. adapter->rxdata_desc_size);
  3008. if (err)
  3009. goto queue_err;
  3010. err = vmxnet3_activate_dev(adapter);
  3011. if (err)
  3012. goto activate_err;
  3013. return 0;
  3014. activate_err:
  3015. vmxnet3_rq_destroy_all(adapter);
  3016. vmxnet3_tq_destroy_all(adapter);
  3017. queue_err:
  3018. return err;
  3019. }
  3020. static int
  3021. vmxnet3_close(struct net_device *netdev)
  3022. {
  3023. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  3024. /*
  3025. * Reset_work may be in the middle of resetting the device, wait for its
  3026. * completion.
  3027. */
  3028. while (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  3029. usleep_range(1000, 2000);
  3030. vmxnet3_quiesce_dev(adapter);
  3031. vmxnet3_rq_destroy_all(adapter);
  3032. vmxnet3_tq_destroy_all(adapter);
  3033. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  3034. return 0;
  3035. }
  3036. void
  3037. vmxnet3_force_close(struct vmxnet3_adapter *adapter)
  3038. {
  3039. int i;
  3040. /*
  3041. * we must clear VMXNET3_STATE_BIT_RESETTING, otherwise
  3042. * vmxnet3_close() will deadlock.
  3043. */
  3044. BUG_ON(test_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state));
  3045. /* we need to enable NAPI, otherwise dev_close will deadlock */
  3046. for (i = 0; i < adapter->num_rx_queues; i++)
  3047. napi_enable(&adapter->rx_queue[i].napi);
  3048. /*
  3049. * Need to clear the quiesce bit to ensure that vmxnet3_close
  3050. * can quiesce the device properly
  3051. */
  3052. clear_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state);
  3053. dev_close(adapter->netdev);
  3054. }
  3055. static int
  3056. vmxnet3_change_mtu(struct net_device *netdev, int new_mtu)
  3057. {
  3058. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  3059. int err = 0;
  3060. /*
  3061. * Reset_work may be in the middle of resetting the device, wait for its
  3062. * completion.
  3063. */
  3064. while (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  3065. usleep_range(1000, 2000);
  3066. if (netif_running(netdev)) {
  3067. vmxnet3_quiesce_dev(adapter);
  3068. vmxnet3_reset_dev(adapter);
  3069. /* we need to re-create the rx queue based on the new mtu */
  3070. vmxnet3_rq_destroy_all(adapter);
  3071. WRITE_ONCE(netdev->mtu, new_mtu);
  3072. vmxnet3_adjust_rx_ring_size(adapter);
  3073. err = vmxnet3_rq_create_all(adapter);
  3074. if (err) {
  3075. netdev_err(netdev,
  3076. "failed to re-create rx queues, "
  3077. " error %d. Closing it.\n", err);
  3078. goto out;
  3079. }
  3080. err = vmxnet3_activate_dev(adapter);
  3081. if (err) {
  3082. netdev_err(netdev,
  3083. "failed to re-activate, error %d. "
  3084. "Closing it\n", err);
  3085. goto out;
  3086. }
  3087. } else {
  3088. WRITE_ONCE(netdev->mtu, new_mtu);
  3089. }
  3090. out:
  3091. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  3092. if (err)
  3093. vmxnet3_force_close(adapter);
  3094. return err;
  3095. }
  3096. static void
  3097. vmxnet3_declare_features(struct vmxnet3_adapter *adapter)
  3098. {
  3099. struct net_device *netdev = adapter->netdev;
  3100. unsigned long flags;
  3101. if (VMXNET3_VERSION_GE_9(adapter)) {
  3102. spin_lock_irqsave(&adapter->cmd_lock, flags);
  3103. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  3104. VMXNET3_CMD_GET_DISABLED_OFFLOADS);
  3105. adapter->disabledOffloads = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  3106. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  3107. }
  3108. netdev->hw_features = NETIF_F_SG | NETIF_F_RXCSUM |
  3109. NETIF_F_HW_CSUM | NETIF_F_HW_VLAN_CTAG_TX |
  3110. NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_TSO | NETIF_F_TSO6 |
  3111. NETIF_F_LRO | NETIF_F_HIGHDMA;
  3112. if (VMXNET3_VERSION_GE_4(adapter)) {
  3113. netdev->hw_features |= NETIF_F_GSO_UDP_TUNNEL |
  3114. NETIF_F_GSO_UDP_TUNNEL_CSUM;
  3115. netdev->hw_enc_features = NETIF_F_SG | NETIF_F_RXCSUM |
  3116. NETIF_F_HW_CSUM | NETIF_F_HW_VLAN_CTAG_TX |
  3117. NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_TSO | NETIF_F_TSO6 |
  3118. NETIF_F_LRO | NETIF_F_GSO_UDP_TUNNEL |
  3119. NETIF_F_GSO_UDP_TUNNEL_CSUM;
  3120. }
  3121. if (adapter->disabledOffloads & VMXNET3_OFFLOAD_TSO) {
  3122. netdev->hw_features &= ~(NETIF_F_TSO | NETIF_F_TSO6);
  3123. netdev->hw_enc_features &= ~(NETIF_F_TSO | NETIF_F_TSO6);
  3124. }
  3125. if (adapter->disabledOffloads & VMXNET3_OFFLOAD_LRO) {
  3126. netdev->hw_features &= ~(NETIF_F_LRO);
  3127. netdev->hw_enc_features &= ~(NETIF_F_LRO);
  3128. }
  3129. if (VMXNET3_VERSION_GE_7(adapter)) {
  3130. unsigned long flags;
  3131. if (vmxnet3_check_ptcapability(adapter->ptcap_supported[0],
  3132. VMXNET3_CAP_GENEVE_CHECKSUM_OFFLOAD)) {
  3133. adapter->dev_caps[0] |= 1UL << VMXNET3_CAP_GENEVE_CHECKSUM_OFFLOAD;
  3134. }
  3135. if (vmxnet3_check_ptcapability(adapter->ptcap_supported[0],
  3136. VMXNET3_CAP_VXLAN_CHECKSUM_OFFLOAD)) {
  3137. adapter->dev_caps[0] |= 1UL << VMXNET3_CAP_VXLAN_CHECKSUM_OFFLOAD;
  3138. }
  3139. if (vmxnet3_check_ptcapability(adapter->ptcap_supported[0],
  3140. VMXNET3_CAP_GENEVE_TSO)) {
  3141. adapter->dev_caps[0] |= 1UL << VMXNET3_CAP_GENEVE_TSO;
  3142. }
  3143. if (vmxnet3_check_ptcapability(adapter->ptcap_supported[0],
  3144. VMXNET3_CAP_VXLAN_TSO)) {
  3145. adapter->dev_caps[0] |= 1UL << VMXNET3_CAP_VXLAN_TSO;
  3146. }
  3147. if (vmxnet3_check_ptcapability(adapter->ptcap_supported[0],
  3148. VMXNET3_CAP_GENEVE_OUTER_CHECKSUM_OFFLOAD)) {
  3149. adapter->dev_caps[0] |= 1UL << VMXNET3_CAP_GENEVE_OUTER_CHECKSUM_OFFLOAD;
  3150. }
  3151. if (vmxnet3_check_ptcapability(adapter->ptcap_supported[0],
  3152. VMXNET3_CAP_VXLAN_OUTER_CHECKSUM_OFFLOAD)) {
  3153. adapter->dev_caps[0] |= 1UL << VMXNET3_CAP_VXLAN_OUTER_CHECKSUM_OFFLOAD;
  3154. }
  3155. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DCR, adapter->dev_caps[0]);
  3156. spin_lock_irqsave(&adapter->cmd_lock, flags);
  3157. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD, VMXNET3_CMD_GET_DCR0_REG);
  3158. adapter->dev_caps[0] = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  3159. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  3160. if (!(adapter->dev_caps[0] & (1UL << VMXNET3_CAP_GENEVE_CHECKSUM_OFFLOAD)) &&
  3161. !(adapter->dev_caps[0] & (1UL << VMXNET3_CAP_VXLAN_CHECKSUM_OFFLOAD)) &&
  3162. !(adapter->dev_caps[0] & (1UL << VMXNET3_CAP_GENEVE_TSO)) &&
  3163. !(adapter->dev_caps[0] & (1UL << VMXNET3_CAP_VXLAN_TSO))) {
  3164. netdev->hw_enc_features &= ~NETIF_F_GSO_UDP_TUNNEL;
  3165. netdev->hw_features &= ~NETIF_F_GSO_UDP_TUNNEL;
  3166. }
  3167. if (!(adapter->dev_caps[0] & (1UL << VMXNET3_CAP_GENEVE_OUTER_CHECKSUM_OFFLOAD)) &&
  3168. !(adapter->dev_caps[0] & (1UL << VMXNET3_CAP_VXLAN_OUTER_CHECKSUM_OFFLOAD))) {
  3169. netdev->hw_enc_features &= ~NETIF_F_GSO_UDP_TUNNEL_CSUM;
  3170. netdev->hw_features &= ~NETIF_F_GSO_UDP_TUNNEL_CSUM;
  3171. }
  3172. }
  3173. netdev->vlan_features = netdev->hw_features &
  3174. ~(NETIF_F_HW_VLAN_CTAG_TX |
  3175. NETIF_F_HW_VLAN_CTAG_RX);
  3176. netdev->features = netdev->hw_features | NETIF_F_HW_VLAN_CTAG_FILTER;
  3177. }
  3178. static void
  3179. vmxnet3_read_mac_addr(struct vmxnet3_adapter *adapter, u8 *mac)
  3180. {
  3181. u32 tmp;
  3182. tmp = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_MACL);
  3183. *(u32 *)mac = tmp;
  3184. tmp = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_MACH);
  3185. mac[4] = tmp & 0xff;
  3186. mac[5] = (tmp >> 8) & 0xff;
  3187. }
  3188. #ifdef CONFIG_PCI_MSI
  3189. /*
  3190. * Enable MSIx vectors.
  3191. * Returns :
  3192. * VMXNET3_LINUX_MIN_MSIX_VECT when only minimum number of vectors required
  3193. * were enabled.
  3194. * number of vectors which were enabled otherwise (this number is greater
  3195. * than VMXNET3_LINUX_MIN_MSIX_VECT)
  3196. */
  3197. static int
  3198. vmxnet3_acquire_msix_vectors(struct vmxnet3_adapter *adapter, int nvec)
  3199. {
  3200. int ret = pci_enable_msix_range(adapter->pdev,
  3201. adapter->intr.msix_entries, nvec, nvec);
  3202. if (ret == -ENOSPC && nvec > VMXNET3_LINUX_MIN_MSIX_VECT) {
  3203. dev_err(&adapter->netdev->dev,
  3204. "Failed to enable %d MSI-X, trying %d\n",
  3205. nvec, VMXNET3_LINUX_MIN_MSIX_VECT);
  3206. ret = pci_enable_msix_range(adapter->pdev,
  3207. adapter->intr.msix_entries,
  3208. VMXNET3_LINUX_MIN_MSIX_VECT,
  3209. VMXNET3_LINUX_MIN_MSIX_VECT);
  3210. }
  3211. if (ret < 0) {
  3212. dev_err(&adapter->netdev->dev,
  3213. "Failed to enable MSI-X, error: %d\n", ret);
  3214. }
  3215. return ret;
  3216. }
  3217. #endif /* CONFIG_PCI_MSI */
  3218. static void
  3219. vmxnet3_alloc_intr_resources(struct vmxnet3_adapter *adapter)
  3220. {
  3221. u32 cfg;
  3222. unsigned long flags;
  3223. /* intr settings */
  3224. spin_lock_irqsave(&adapter->cmd_lock, flags);
  3225. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  3226. VMXNET3_CMD_GET_CONF_INTR);
  3227. cfg = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  3228. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  3229. adapter->intr.type = cfg & 0x3;
  3230. adapter->intr.mask_mode = (cfg >> 2) & 0x3;
  3231. if (adapter->intr.type == VMXNET3_IT_AUTO) {
  3232. adapter->intr.type = VMXNET3_IT_MSIX;
  3233. }
  3234. #ifdef CONFIG_PCI_MSI
  3235. if (adapter->intr.type == VMXNET3_IT_MSIX) {
  3236. int i, nvec, nvec_allocated;
  3237. nvec = adapter->share_intr == VMXNET3_INTR_TXSHARE ?
  3238. 1 : adapter->num_tx_queues;
  3239. nvec += adapter->share_intr == VMXNET3_INTR_BUDDYSHARE ?
  3240. 0 : adapter->num_rx_queues;
  3241. nvec += 1; /* for link event */
  3242. nvec = nvec > VMXNET3_LINUX_MIN_MSIX_VECT ?
  3243. nvec : VMXNET3_LINUX_MIN_MSIX_VECT;
  3244. for (i = 0; i < nvec; i++)
  3245. adapter->intr.msix_entries[i].entry = i;
  3246. nvec_allocated = vmxnet3_acquire_msix_vectors(adapter, nvec);
  3247. if (nvec_allocated < 0)
  3248. goto msix_err;
  3249. /* If we cannot allocate one MSIx vector per queue
  3250. * then limit the number of rx queues to 1
  3251. */
  3252. if (nvec_allocated == VMXNET3_LINUX_MIN_MSIX_VECT &&
  3253. nvec != VMXNET3_LINUX_MIN_MSIX_VECT) {
  3254. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE
  3255. || adapter->num_rx_queues != 1) {
  3256. adapter->share_intr = VMXNET3_INTR_TXSHARE;
  3257. netdev_err(adapter->netdev,
  3258. "Number of rx queues : 1\n");
  3259. adapter->num_rx_queues = 1;
  3260. }
  3261. }
  3262. adapter->intr.num_intrs = nvec_allocated;
  3263. return;
  3264. msix_err:
  3265. /* If we cannot allocate MSIx vectors use only one rx queue */
  3266. dev_info(&adapter->pdev->dev,
  3267. "Failed to enable MSI-X, error %d. "
  3268. "Limiting #rx queues to 1, try MSI.\n", nvec_allocated);
  3269. adapter->intr.type = VMXNET3_IT_MSI;
  3270. }
  3271. if (adapter->intr.type == VMXNET3_IT_MSI) {
  3272. if (!pci_enable_msi(adapter->pdev)) {
  3273. adapter->num_rx_queues = 1;
  3274. adapter->intr.num_intrs = 1;
  3275. return;
  3276. }
  3277. }
  3278. #endif /* CONFIG_PCI_MSI */
  3279. adapter->num_rx_queues = 1;
  3280. dev_info(&adapter->netdev->dev,
  3281. "Using INTx interrupt, #Rx queues: 1.\n");
  3282. adapter->intr.type = VMXNET3_IT_INTX;
  3283. /* INT-X related setting */
  3284. adapter->intr.num_intrs = 1;
  3285. }
  3286. static void
  3287. vmxnet3_free_intr_resources(struct vmxnet3_adapter *adapter)
  3288. {
  3289. if (adapter->intr.type == VMXNET3_IT_MSIX)
  3290. pci_disable_msix(adapter->pdev);
  3291. else if (adapter->intr.type == VMXNET3_IT_MSI)
  3292. pci_disable_msi(adapter->pdev);
  3293. else
  3294. BUG_ON(adapter->intr.type != VMXNET3_IT_INTX);
  3295. }
  3296. static void
  3297. vmxnet3_tx_timeout(struct net_device *netdev, unsigned int txqueue)
  3298. {
  3299. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  3300. adapter->tx_timeout_count++;
  3301. netdev_err(adapter->netdev, "tx hang\n");
  3302. schedule_work(&adapter->work);
  3303. }
  3304. static void
  3305. vmxnet3_reset_work(struct work_struct *data)
  3306. {
  3307. struct vmxnet3_adapter *adapter;
  3308. adapter = container_of(data, struct vmxnet3_adapter, work);
  3309. /* if another thread is resetting the device, no need to proceed */
  3310. if (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  3311. return;
  3312. /* if the device is closed, we must leave it alone */
  3313. rtnl_lock();
  3314. if (netif_running(adapter->netdev)) {
  3315. netdev_notice(adapter->netdev, "resetting\n");
  3316. vmxnet3_quiesce_dev(adapter);
  3317. vmxnet3_reset_dev(adapter);
  3318. vmxnet3_activate_dev(adapter);
  3319. } else {
  3320. netdev_info(adapter->netdev, "already closed\n");
  3321. }
  3322. rtnl_unlock();
  3323. netif_wake_queue(adapter->netdev);
  3324. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  3325. }
  3326. static int
  3327. vmxnet3_probe_device(struct pci_dev *pdev,
  3328. const struct pci_device_id *id)
  3329. {
  3330. static const struct net_device_ops vmxnet3_netdev_ops = {
  3331. .ndo_open = vmxnet3_open,
  3332. .ndo_stop = vmxnet3_close,
  3333. .ndo_start_xmit = vmxnet3_xmit_frame,
  3334. .ndo_set_mac_address = vmxnet3_set_mac_addr,
  3335. .ndo_change_mtu = vmxnet3_change_mtu,
  3336. .ndo_fix_features = vmxnet3_fix_features,
  3337. .ndo_set_features = vmxnet3_set_features,
  3338. .ndo_features_check = vmxnet3_features_check,
  3339. .ndo_get_stats64 = vmxnet3_get_stats64,
  3340. .ndo_tx_timeout = vmxnet3_tx_timeout,
  3341. .ndo_set_rx_mode = vmxnet3_set_mc,
  3342. .ndo_vlan_rx_add_vid = vmxnet3_vlan_rx_add_vid,
  3343. .ndo_vlan_rx_kill_vid = vmxnet3_vlan_rx_kill_vid,
  3344. #ifdef CONFIG_NET_POLL_CONTROLLER
  3345. .ndo_poll_controller = vmxnet3_netpoll,
  3346. #endif
  3347. .ndo_bpf = vmxnet3_xdp,
  3348. .ndo_xdp_xmit = vmxnet3_xdp_xmit,
  3349. };
  3350. int err;
  3351. u32 ver;
  3352. struct net_device *netdev;
  3353. struct vmxnet3_adapter *adapter;
  3354. u8 mac[ETH_ALEN];
  3355. int size, i;
  3356. int num_tx_queues;
  3357. int num_rx_queues;
  3358. int queues;
  3359. unsigned long flags;
  3360. if (!pci_msi_enabled())
  3361. enable_mq = 0;
  3362. #ifdef VMXNET3_RSS
  3363. if (enable_mq)
  3364. num_rx_queues = min(VMXNET3_DEVICE_MAX_RX_QUEUES,
  3365. (int)num_online_cpus());
  3366. else
  3367. #endif
  3368. num_rx_queues = 1;
  3369. if (enable_mq)
  3370. num_tx_queues = min(VMXNET3_DEVICE_MAX_TX_QUEUES,
  3371. (int)num_online_cpus());
  3372. else
  3373. num_tx_queues = 1;
  3374. netdev = alloc_etherdev_mq(sizeof(struct vmxnet3_adapter),
  3375. max(num_tx_queues, num_rx_queues));
  3376. if (!netdev)
  3377. return -ENOMEM;
  3378. pci_set_drvdata(pdev, netdev);
  3379. adapter = netdev_priv(netdev);
  3380. adapter->netdev = netdev;
  3381. adapter->pdev = pdev;
  3382. adapter->tx_ring_size = VMXNET3_DEF_TX_RING_SIZE;
  3383. adapter->rx_ring_size = VMXNET3_DEF_RX_RING_SIZE;
  3384. adapter->rx_ring2_size = VMXNET3_DEF_RX_RING2_SIZE;
  3385. err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
  3386. if (err) {
  3387. dev_err(&pdev->dev, "dma_set_mask failed\n");
  3388. goto err_set_mask;
  3389. }
  3390. spin_lock_init(&adapter->cmd_lock);
  3391. adapter->adapter_pa = dma_map_single(&adapter->pdev->dev, adapter,
  3392. sizeof(struct vmxnet3_adapter),
  3393. DMA_TO_DEVICE);
  3394. if (dma_mapping_error(&adapter->pdev->dev, adapter->adapter_pa)) {
  3395. dev_err(&pdev->dev, "Failed to map dma\n");
  3396. err = -EFAULT;
  3397. goto err_set_mask;
  3398. }
  3399. adapter->shared = dma_alloc_coherent(
  3400. &adapter->pdev->dev,
  3401. sizeof(struct Vmxnet3_DriverShared),
  3402. &adapter->shared_pa, GFP_KERNEL);
  3403. if (!adapter->shared) {
  3404. dev_err(&pdev->dev, "Failed to allocate memory\n");
  3405. err = -ENOMEM;
  3406. goto err_alloc_shared;
  3407. }
  3408. err = vmxnet3_alloc_pci_resources(adapter);
  3409. if (err < 0)
  3410. goto err_alloc_pci;
  3411. ver = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_VRRS);
  3412. for (i = VMXNET3_REV_9; i >= VMXNET3_REV_1; i--) {
  3413. if (ver & (1 << i)) {
  3414. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_VRRS, 1 << i);
  3415. adapter->version = i + 1;
  3416. break;
  3417. }
  3418. }
  3419. if (i < VMXNET3_REV_1) {
  3420. dev_err(&pdev->dev,
  3421. "Incompatible h/w version (0x%x) for adapter\n", ver);
  3422. err = -EBUSY;
  3423. goto err_ver;
  3424. }
  3425. dev_dbg(&pdev->dev, "Using device version %d\n", adapter->version);
  3426. ver = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_UVRS);
  3427. if (ver & 1) {
  3428. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_UVRS, 1);
  3429. } else {
  3430. dev_err(&pdev->dev,
  3431. "Incompatible upt version (0x%x) for adapter\n", ver);
  3432. err = -EBUSY;
  3433. goto err_ver;
  3434. }
  3435. if (VMXNET3_VERSION_GE_7(adapter)) {
  3436. adapter->devcap_supported[0] = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_DCR);
  3437. adapter->ptcap_supported[0] = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_PTCR);
  3438. if (adapter->devcap_supported[0] & (1UL << VMXNET3_CAP_LARGE_BAR)) {
  3439. adapter->dev_caps[0] = adapter->devcap_supported[0] &
  3440. (1UL << VMXNET3_CAP_LARGE_BAR);
  3441. }
  3442. if (!(adapter->ptcap_supported[0] & (1UL << VMXNET3_DCR_ERROR)) &&
  3443. adapter->ptcap_supported[0] & (1UL << VMXNET3_CAP_OOORX_COMP) &&
  3444. adapter->devcap_supported[0] & (1UL << VMXNET3_CAP_OOORX_COMP)) {
  3445. adapter->dev_caps[0] |= adapter->devcap_supported[0] &
  3446. (1UL << VMXNET3_CAP_OOORX_COMP);
  3447. }
  3448. if (adapter->dev_caps[0])
  3449. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DCR, adapter->dev_caps[0]);
  3450. spin_lock_irqsave(&adapter->cmd_lock, flags);
  3451. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD, VMXNET3_CMD_GET_DCR0_REG);
  3452. adapter->dev_caps[0] = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  3453. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  3454. }
  3455. if (VMXNET3_VERSION_GE_7(adapter) &&
  3456. adapter->dev_caps[0] & (1UL << VMXNET3_CAP_LARGE_BAR)) {
  3457. adapter->tx_prod_offset = VMXNET3_REG_LB_TXPROD;
  3458. adapter->rx_prod_offset = VMXNET3_REG_LB_RXPROD;
  3459. adapter->rx_prod2_offset = VMXNET3_REG_LB_RXPROD2;
  3460. } else {
  3461. adapter->tx_prod_offset = VMXNET3_REG_TXPROD;
  3462. adapter->rx_prod_offset = VMXNET3_REG_RXPROD;
  3463. adapter->rx_prod2_offset = VMXNET3_REG_RXPROD2;
  3464. }
  3465. if (VMXNET3_VERSION_GE_6(adapter)) {
  3466. spin_lock_irqsave(&adapter->cmd_lock, flags);
  3467. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  3468. VMXNET3_CMD_GET_MAX_QUEUES_CONF);
  3469. queues = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  3470. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  3471. if (queues > 0) {
  3472. adapter->num_rx_queues = min(num_rx_queues, ((queues >> 8) & 0xff));
  3473. adapter->num_tx_queues = min(num_tx_queues, (queues & 0xff));
  3474. } else {
  3475. adapter->num_rx_queues = min(num_rx_queues,
  3476. VMXNET3_DEVICE_DEFAULT_RX_QUEUES);
  3477. adapter->num_tx_queues = min(num_tx_queues,
  3478. VMXNET3_DEVICE_DEFAULT_TX_QUEUES);
  3479. }
  3480. if (adapter->num_rx_queues > VMXNET3_MAX_RX_QUEUES ||
  3481. adapter->num_tx_queues > VMXNET3_MAX_TX_QUEUES) {
  3482. adapter->queuesExtEnabled = true;
  3483. } else {
  3484. adapter->queuesExtEnabled = false;
  3485. }
  3486. } else {
  3487. adapter->queuesExtEnabled = false;
  3488. num_rx_queues = rounddown_pow_of_two(num_rx_queues);
  3489. num_tx_queues = rounddown_pow_of_two(num_tx_queues);
  3490. adapter->num_rx_queues = min(num_rx_queues,
  3491. VMXNET3_DEVICE_DEFAULT_RX_QUEUES);
  3492. adapter->num_tx_queues = min(num_tx_queues,
  3493. VMXNET3_DEVICE_DEFAULT_TX_QUEUES);
  3494. }
  3495. dev_info(&pdev->dev,
  3496. "# of Tx queues : %d, # of Rx queues : %d\n",
  3497. adapter->num_tx_queues, adapter->num_rx_queues);
  3498. adapter->rx_buf_per_pkt = 1;
  3499. size = sizeof(struct Vmxnet3_TxQueueDesc) * adapter->num_tx_queues;
  3500. size += sizeof(struct Vmxnet3_RxQueueDesc) * adapter->num_rx_queues;
  3501. adapter->tqd_start = dma_alloc_coherent(&adapter->pdev->dev, size,
  3502. &adapter->queue_desc_pa,
  3503. GFP_KERNEL);
  3504. if (!adapter->tqd_start) {
  3505. dev_err(&pdev->dev, "Failed to allocate memory\n");
  3506. err = -ENOMEM;
  3507. goto err_ver;
  3508. }
  3509. adapter->rqd_start = (struct Vmxnet3_RxQueueDesc *)(adapter->tqd_start +
  3510. adapter->num_tx_queues);
  3511. if (VMXNET3_VERSION_GE_9(adapter))
  3512. adapter->latencyConf = &adapter->tqd_start->tsConf.latencyConf;
  3513. adapter->pm_conf = dma_alloc_coherent(&adapter->pdev->dev,
  3514. sizeof(struct Vmxnet3_PMConf),
  3515. &adapter->pm_conf_pa,
  3516. GFP_KERNEL);
  3517. if (adapter->pm_conf == NULL) {
  3518. err = -ENOMEM;
  3519. goto err_alloc_pm;
  3520. }
  3521. #ifdef VMXNET3_RSS
  3522. adapter->rss_conf = dma_alloc_coherent(&adapter->pdev->dev,
  3523. sizeof(struct UPT1_RSSConf),
  3524. &adapter->rss_conf_pa,
  3525. GFP_KERNEL);
  3526. if (adapter->rss_conf == NULL) {
  3527. err = -ENOMEM;
  3528. goto err_alloc_rss;
  3529. }
  3530. #endif /* VMXNET3_RSS */
  3531. if (VMXNET3_VERSION_GE_3(adapter)) {
  3532. adapter->coal_conf =
  3533. dma_alloc_coherent(&adapter->pdev->dev,
  3534. sizeof(struct Vmxnet3_CoalesceScheme)
  3535. ,
  3536. &adapter->coal_conf_pa,
  3537. GFP_KERNEL);
  3538. if (!adapter->coal_conf) {
  3539. err = -ENOMEM;
  3540. goto err_coal_conf;
  3541. }
  3542. adapter->coal_conf->coalMode = VMXNET3_COALESCE_DISABLED;
  3543. adapter->default_coal_mode = true;
  3544. }
  3545. if (VMXNET3_VERSION_GE_4(adapter)) {
  3546. adapter->default_rss_fields = true;
  3547. adapter->rss_fields = VMXNET3_RSS_FIELDS_DEFAULT;
  3548. }
  3549. SET_NETDEV_DEV(netdev, &pdev->dev);
  3550. vmxnet3_declare_features(adapter);
  3551. netdev->xdp_features = NETDEV_XDP_ACT_BASIC | NETDEV_XDP_ACT_REDIRECT |
  3552. NETDEV_XDP_ACT_NDO_XMIT;
  3553. adapter->rxdata_desc_size = VMXNET3_VERSION_GE_3(adapter) ?
  3554. VMXNET3_DEF_RXDATA_DESC_SIZE : 0;
  3555. if (adapter->num_tx_queues == adapter->num_rx_queues)
  3556. adapter->share_intr = VMXNET3_INTR_BUDDYSHARE;
  3557. else
  3558. adapter->share_intr = VMXNET3_INTR_DONTSHARE;
  3559. vmxnet3_alloc_intr_resources(adapter);
  3560. #ifdef VMXNET3_RSS
  3561. if (adapter->num_rx_queues > 1 &&
  3562. adapter->intr.type == VMXNET3_IT_MSIX) {
  3563. adapter->rss = true;
  3564. netdev->hw_features |= NETIF_F_RXHASH;
  3565. netdev->features |= NETIF_F_RXHASH;
  3566. dev_dbg(&pdev->dev, "RSS is enabled.\n");
  3567. } else {
  3568. adapter->rss = false;
  3569. }
  3570. #endif
  3571. vmxnet3_read_mac_addr(adapter, mac);
  3572. dev_addr_set(netdev, mac);
  3573. netdev->netdev_ops = &vmxnet3_netdev_ops;
  3574. vmxnet3_set_ethtool_ops(netdev);
  3575. netdev->watchdog_timeo = 5 * HZ;
  3576. /* MTU range: 60 - 9190 */
  3577. netdev->min_mtu = VMXNET3_MIN_MTU;
  3578. if (VMXNET3_VERSION_GE_6(adapter))
  3579. netdev->max_mtu = VMXNET3_V6_MAX_MTU;
  3580. else
  3581. netdev->max_mtu = VMXNET3_MAX_MTU;
  3582. INIT_WORK(&adapter->work, vmxnet3_reset_work);
  3583. set_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state);
  3584. if (adapter->intr.type == VMXNET3_IT_MSIX) {
  3585. int i;
  3586. for (i = 0; i < adapter->num_rx_queues; i++) {
  3587. netif_napi_add(adapter->netdev,
  3588. &adapter->rx_queue[i].napi,
  3589. vmxnet3_poll_rx_only);
  3590. }
  3591. } else {
  3592. netif_napi_add(adapter->netdev, &adapter->rx_queue[0].napi,
  3593. vmxnet3_poll);
  3594. }
  3595. netif_set_real_num_tx_queues(adapter->netdev, adapter->num_tx_queues);
  3596. netif_set_real_num_rx_queues(adapter->netdev, adapter->num_rx_queues);
  3597. netif_carrier_off(netdev);
  3598. err = register_netdev(netdev);
  3599. if (err) {
  3600. dev_err(&pdev->dev, "Failed to register adapter\n");
  3601. goto err_register;
  3602. }
  3603. vmxnet3_check_link(adapter, false);
  3604. return 0;
  3605. err_register:
  3606. if (VMXNET3_VERSION_GE_3(adapter)) {
  3607. dma_free_coherent(&adapter->pdev->dev,
  3608. sizeof(struct Vmxnet3_CoalesceScheme),
  3609. adapter->coal_conf, adapter->coal_conf_pa);
  3610. }
  3611. vmxnet3_free_intr_resources(adapter);
  3612. err_coal_conf:
  3613. #ifdef VMXNET3_RSS
  3614. dma_free_coherent(&adapter->pdev->dev, sizeof(struct UPT1_RSSConf),
  3615. adapter->rss_conf, adapter->rss_conf_pa);
  3616. err_alloc_rss:
  3617. #endif
  3618. dma_free_coherent(&adapter->pdev->dev, sizeof(struct Vmxnet3_PMConf),
  3619. adapter->pm_conf, adapter->pm_conf_pa);
  3620. err_alloc_pm:
  3621. dma_free_coherent(&adapter->pdev->dev, size, adapter->tqd_start,
  3622. adapter->queue_desc_pa);
  3623. err_ver:
  3624. vmxnet3_free_pci_resources(adapter);
  3625. err_alloc_pci:
  3626. dma_free_coherent(&adapter->pdev->dev,
  3627. sizeof(struct Vmxnet3_DriverShared),
  3628. adapter->shared, adapter->shared_pa);
  3629. err_alloc_shared:
  3630. dma_unmap_single(&adapter->pdev->dev, adapter->adapter_pa,
  3631. sizeof(struct vmxnet3_adapter), DMA_TO_DEVICE);
  3632. err_set_mask:
  3633. free_netdev(netdev);
  3634. return err;
  3635. }
  3636. static void
  3637. vmxnet3_remove_device(struct pci_dev *pdev)
  3638. {
  3639. struct net_device *netdev = pci_get_drvdata(pdev);
  3640. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  3641. int size = 0;
  3642. int num_rx_queues, rx_queues;
  3643. unsigned long flags;
  3644. #ifdef VMXNET3_RSS
  3645. if (enable_mq)
  3646. num_rx_queues = min(VMXNET3_DEVICE_MAX_RX_QUEUES,
  3647. (int)num_online_cpus());
  3648. else
  3649. #endif
  3650. num_rx_queues = 1;
  3651. if (!VMXNET3_VERSION_GE_6(adapter)) {
  3652. num_rx_queues = rounddown_pow_of_two(num_rx_queues);
  3653. }
  3654. if (VMXNET3_VERSION_GE_6(adapter)) {
  3655. spin_lock_irqsave(&adapter->cmd_lock, flags);
  3656. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  3657. VMXNET3_CMD_GET_MAX_QUEUES_CONF);
  3658. rx_queues = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  3659. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  3660. if (rx_queues > 0)
  3661. rx_queues = (rx_queues >> 8) & 0xff;
  3662. else
  3663. rx_queues = min(num_rx_queues, VMXNET3_DEVICE_DEFAULT_RX_QUEUES);
  3664. num_rx_queues = min(num_rx_queues, rx_queues);
  3665. } else {
  3666. num_rx_queues = min(num_rx_queues,
  3667. VMXNET3_DEVICE_DEFAULT_RX_QUEUES);
  3668. }
  3669. cancel_work_sync(&adapter->work);
  3670. unregister_netdev(netdev);
  3671. vmxnet3_free_intr_resources(adapter);
  3672. vmxnet3_free_pci_resources(adapter);
  3673. if (VMXNET3_VERSION_GE_3(adapter)) {
  3674. dma_free_coherent(&adapter->pdev->dev,
  3675. sizeof(struct Vmxnet3_CoalesceScheme),
  3676. adapter->coal_conf, adapter->coal_conf_pa);
  3677. }
  3678. #ifdef VMXNET3_RSS
  3679. dma_free_coherent(&adapter->pdev->dev, sizeof(struct UPT1_RSSConf),
  3680. adapter->rss_conf, adapter->rss_conf_pa);
  3681. #endif
  3682. dma_free_coherent(&adapter->pdev->dev, sizeof(struct Vmxnet3_PMConf),
  3683. adapter->pm_conf, adapter->pm_conf_pa);
  3684. size = sizeof(struct Vmxnet3_TxQueueDesc) * adapter->num_tx_queues;
  3685. size += sizeof(struct Vmxnet3_RxQueueDesc) * num_rx_queues;
  3686. dma_free_coherent(&adapter->pdev->dev, size, adapter->tqd_start,
  3687. adapter->queue_desc_pa);
  3688. dma_free_coherent(&adapter->pdev->dev,
  3689. sizeof(struct Vmxnet3_DriverShared),
  3690. adapter->shared, adapter->shared_pa);
  3691. dma_unmap_single(&adapter->pdev->dev, adapter->adapter_pa,
  3692. sizeof(struct vmxnet3_adapter), DMA_TO_DEVICE);
  3693. free_netdev(netdev);
  3694. }
  3695. static void vmxnet3_shutdown_device(struct pci_dev *pdev)
  3696. {
  3697. struct net_device *netdev = pci_get_drvdata(pdev);
  3698. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  3699. unsigned long flags;
  3700. /* Reset_work may be in the middle of resetting the device, wait for its
  3701. * completion.
  3702. */
  3703. while (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  3704. usleep_range(1000, 2000);
  3705. if (test_and_set_bit(VMXNET3_STATE_BIT_QUIESCED,
  3706. &adapter->state)) {
  3707. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  3708. return;
  3709. }
  3710. spin_lock_irqsave(&adapter->cmd_lock, flags);
  3711. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  3712. VMXNET3_CMD_QUIESCE_DEV);
  3713. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  3714. vmxnet3_disable_all_intrs(adapter);
  3715. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  3716. }
  3717. #ifdef CONFIG_PM
  3718. static int
  3719. vmxnet3_suspend(struct device *device)
  3720. {
  3721. struct pci_dev *pdev = to_pci_dev(device);
  3722. struct net_device *netdev = pci_get_drvdata(pdev);
  3723. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  3724. struct Vmxnet3_PMConf *pmConf;
  3725. struct ethhdr *ehdr;
  3726. struct arphdr *ahdr;
  3727. u8 *arpreq;
  3728. struct in_device *in_dev;
  3729. struct in_ifaddr *ifa;
  3730. unsigned long flags;
  3731. int i = 0;
  3732. if (!netif_running(netdev))
  3733. return 0;
  3734. for (i = 0; i < adapter->num_rx_queues; i++)
  3735. napi_disable(&adapter->rx_queue[i].napi);
  3736. vmxnet3_disable_all_intrs(adapter);
  3737. vmxnet3_free_irqs(adapter);
  3738. vmxnet3_free_intr_resources(adapter);
  3739. netif_device_detach(netdev);
  3740. /* Create wake-up filters. */
  3741. pmConf = adapter->pm_conf;
  3742. memset(pmConf, 0, sizeof(*pmConf));
  3743. if (adapter->wol & WAKE_UCAST) {
  3744. pmConf->filters[i].patternSize = ETH_ALEN;
  3745. pmConf->filters[i].maskSize = 1;
  3746. memcpy(pmConf->filters[i].pattern, netdev->dev_addr, ETH_ALEN);
  3747. pmConf->filters[i].mask[0] = 0x3F; /* LSB ETH_ALEN bits */
  3748. pmConf->wakeUpEvents |= VMXNET3_PM_WAKEUP_FILTER;
  3749. i++;
  3750. }
  3751. if (adapter->wol & WAKE_ARP) {
  3752. rcu_read_lock();
  3753. in_dev = __in_dev_get_rcu(netdev);
  3754. if (!in_dev) {
  3755. rcu_read_unlock();
  3756. goto skip_arp;
  3757. }
  3758. ifa = rcu_dereference(in_dev->ifa_list);
  3759. if (!ifa) {
  3760. rcu_read_unlock();
  3761. goto skip_arp;
  3762. }
  3763. pmConf->filters[i].patternSize = ETH_HLEN + /* Ethernet header*/
  3764. sizeof(struct arphdr) + /* ARP header */
  3765. 2 * ETH_ALEN + /* 2 Ethernet addresses*/
  3766. 2 * sizeof(u32); /*2 IPv4 addresses */
  3767. pmConf->filters[i].maskSize =
  3768. (pmConf->filters[i].patternSize - 1) / 8 + 1;
  3769. /* ETH_P_ARP in Ethernet header. */
  3770. ehdr = (struct ethhdr *)pmConf->filters[i].pattern;
  3771. ehdr->h_proto = htons(ETH_P_ARP);
  3772. /* ARPOP_REQUEST in ARP header. */
  3773. ahdr = (struct arphdr *)&pmConf->filters[i].pattern[ETH_HLEN];
  3774. ahdr->ar_op = htons(ARPOP_REQUEST);
  3775. arpreq = (u8 *)(ahdr + 1);
  3776. /* The Unicast IPv4 address in 'tip' field. */
  3777. arpreq += 2 * ETH_ALEN + sizeof(u32);
  3778. *(__be32 *)arpreq = ifa->ifa_address;
  3779. rcu_read_unlock();
  3780. /* The mask for the relevant bits. */
  3781. pmConf->filters[i].mask[0] = 0x00;
  3782. pmConf->filters[i].mask[1] = 0x30; /* ETH_P_ARP */
  3783. pmConf->filters[i].mask[2] = 0x30; /* ARPOP_REQUEST */
  3784. pmConf->filters[i].mask[3] = 0x00;
  3785. pmConf->filters[i].mask[4] = 0xC0; /* IPv4 TIP */
  3786. pmConf->filters[i].mask[5] = 0x03; /* IPv4 TIP */
  3787. pmConf->wakeUpEvents |= VMXNET3_PM_WAKEUP_FILTER;
  3788. i++;
  3789. }
  3790. skip_arp:
  3791. if (adapter->wol & WAKE_MAGIC)
  3792. pmConf->wakeUpEvents |= VMXNET3_PM_WAKEUP_MAGIC;
  3793. pmConf->numFilters = i;
  3794. adapter->shared->devRead.pmConfDesc.confVer = cpu_to_le32(1);
  3795. adapter->shared->devRead.pmConfDesc.confLen = cpu_to_le32(sizeof(
  3796. *pmConf));
  3797. adapter->shared->devRead.pmConfDesc.confPA =
  3798. cpu_to_le64(adapter->pm_conf_pa);
  3799. spin_lock_irqsave(&adapter->cmd_lock, flags);
  3800. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  3801. VMXNET3_CMD_UPDATE_PMCFG);
  3802. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  3803. pci_save_state(pdev);
  3804. pci_enable_wake(pdev, pci_choose_state(pdev, PMSG_SUSPEND),
  3805. adapter->wol);
  3806. pci_disable_device(pdev);
  3807. pci_set_power_state(pdev, pci_choose_state(pdev, PMSG_SUSPEND));
  3808. return 0;
  3809. }
  3810. static int
  3811. vmxnet3_resume(struct device *device)
  3812. {
  3813. int err;
  3814. unsigned long flags;
  3815. struct pci_dev *pdev = to_pci_dev(device);
  3816. struct net_device *netdev = pci_get_drvdata(pdev);
  3817. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  3818. if (!netif_running(netdev))
  3819. return 0;
  3820. pci_set_power_state(pdev, PCI_D0);
  3821. pci_restore_state(pdev);
  3822. err = pci_enable_device_mem(pdev);
  3823. if (err != 0)
  3824. return err;
  3825. pci_enable_wake(pdev, PCI_D0, 0);
  3826. vmxnet3_alloc_intr_resources(adapter);
  3827. /* During hibernate and suspend, device has to be reinitialized as the
  3828. * device state need not be preserved.
  3829. */
  3830. /* Need not check adapter state as other reset tasks cannot run during
  3831. * device resume.
  3832. */
  3833. spin_lock_irqsave(&adapter->cmd_lock, flags);
  3834. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  3835. VMXNET3_CMD_QUIESCE_DEV);
  3836. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  3837. vmxnet3_tq_cleanup_all(adapter);
  3838. vmxnet3_rq_cleanup_all(adapter);
  3839. vmxnet3_reset_dev(adapter);
  3840. err = vmxnet3_activate_dev(adapter);
  3841. if (err != 0) {
  3842. netdev_err(netdev,
  3843. "failed to re-activate on resume, error: %d", err);
  3844. vmxnet3_force_close(adapter);
  3845. return err;
  3846. }
  3847. netif_device_attach(netdev);
  3848. return 0;
  3849. }
  3850. static const struct dev_pm_ops vmxnet3_pm_ops = {
  3851. .suspend = vmxnet3_suspend,
  3852. .resume = vmxnet3_resume,
  3853. .freeze = vmxnet3_suspend,
  3854. .restore = vmxnet3_resume,
  3855. };
  3856. #endif
  3857. static struct pci_driver vmxnet3_driver = {
  3858. .name = vmxnet3_driver_name,
  3859. .id_table = vmxnet3_pciid_table,
  3860. .probe = vmxnet3_probe_device,
  3861. .remove = vmxnet3_remove_device,
  3862. .shutdown = vmxnet3_shutdown_device,
  3863. #ifdef CONFIG_PM
  3864. .driver.pm = &vmxnet3_pm_ops,
  3865. #endif
  3866. };
  3867. static int __init
  3868. vmxnet3_init_module(void)
  3869. {
  3870. pr_info("%s - version %s\n", VMXNET3_DRIVER_DESC,
  3871. VMXNET3_DRIVER_VERSION_REPORT);
  3872. return pci_register_driver(&vmxnet3_driver);
  3873. }
  3874. module_init(vmxnet3_init_module);
  3875. static void
  3876. vmxnet3_exit_module(void)
  3877. {
  3878. pci_unregister_driver(&vmxnet3_driver);
  3879. }
  3880. module_exit(vmxnet3_exit_module);
  3881. MODULE_AUTHOR("VMware, Inc.");
  3882. MODULE_DESCRIPTION(VMXNET3_DRIVER_DESC);
  3883. MODULE_LICENSE("GPL v2");
  3884. MODULE_VERSION(VMXNET3_DRIVER_VERSION_STRING);