setup-res.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Support routines for initializing a PCI subsystem
  4. *
  5. * Extruded from code written by
  6. * Dave Rusling (david.rusling@reo.mts.dec.com)
  7. * David Mosberger (davidm@cs.arizona.edu)
  8. * David Miller (davem@redhat.com)
  9. *
  10. * Fixed for multiple PCI buses, 1999 Andrea Arcangeli <andrea@suse.de>
  11. *
  12. * Nov 2000, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
  13. * Resource sorting
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/export.h>
  17. #include <linux/pci.h>
  18. #include <linux/errno.h>
  19. #include <linux/ioport.h>
  20. #include <linux/cache.h>
  21. #include <linux/slab.h>
  22. #include "pci.h"
  23. static void pci_std_update_resource(struct pci_dev *dev, int resno)
  24. {
  25. struct pci_bus_region region;
  26. bool disable;
  27. u16 cmd;
  28. u32 new, check, mask;
  29. int reg;
  30. struct resource *res = dev->resource + resno;
  31. const char *res_name = pci_resource_name(dev, resno);
  32. /* Per SR-IOV spec 3.4.1.11, VF BARs are RO zero */
  33. if (dev->is_virtfn)
  34. return;
  35. /*
  36. * Ignore resources for unimplemented BARs and unused resource slots
  37. * for 64 bit BARs.
  38. */
  39. if (!res->flags)
  40. return;
  41. if (res->flags & IORESOURCE_UNSET)
  42. return;
  43. /*
  44. * Ignore non-moveable resources. This might be legacy resources for
  45. * which no functional BAR register exists or another important
  46. * system resource we shouldn't move around.
  47. */
  48. if (res->flags & IORESOURCE_PCI_FIXED)
  49. return;
  50. pcibios_resource_to_bus(dev->bus, &region, res);
  51. new = region.start;
  52. if (res->flags & IORESOURCE_IO) {
  53. mask = (u32)PCI_BASE_ADDRESS_IO_MASK;
  54. new |= res->flags & ~PCI_BASE_ADDRESS_IO_MASK;
  55. } else if (resno == PCI_ROM_RESOURCE) {
  56. mask = PCI_ROM_ADDRESS_MASK;
  57. } else {
  58. mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
  59. new |= res->flags & ~PCI_BASE_ADDRESS_MEM_MASK;
  60. }
  61. if (resno < PCI_ROM_RESOURCE) {
  62. reg = PCI_BASE_ADDRESS_0 + 4 * resno;
  63. } else if (resno == PCI_ROM_RESOURCE) {
  64. /*
  65. * Apparently some Matrox devices have ROM BARs that read
  66. * as zero when disabled, so don't update ROM BARs unless
  67. * they're enabled. See
  68. * https://lore.kernel.org/r/43147B3D.1030309@vc.cvut.cz/
  69. * But we must update ROM BAR for buggy devices where even a
  70. * disabled ROM can conflict with other BARs.
  71. */
  72. if (!(res->flags & IORESOURCE_ROM_ENABLE) &&
  73. !dev->rom_bar_overlap)
  74. return;
  75. reg = dev->rom_base_reg;
  76. if (res->flags & IORESOURCE_ROM_ENABLE)
  77. new |= PCI_ROM_ADDRESS_ENABLE;
  78. } else
  79. return;
  80. /*
  81. * We can't update a 64-bit BAR atomically, so when possible,
  82. * disable decoding so that a half-updated BAR won't conflict
  83. * with another device.
  84. */
  85. disable = (res->flags & IORESOURCE_MEM_64) && !dev->mmio_always_on;
  86. if (disable) {
  87. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  88. pci_write_config_word(dev, PCI_COMMAND,
  89. cmd & ~PCI_COMMAND_MEMORY);
  90. }
  91. pci_write_config_dword(dev, reg, new);
  92. pci_read_config_dword(dev, reg, &check);
  93. if ((new ^ check) & mask) {
  94. pci_err(dev, "%s: error updating (%#010x != %#010x)\n",
  95. res_name, new, check);
  96. }
  97. if (res->flags & IORESOURCE_MEM_64) {
  98. new = region.start >> 16 >> 16;
  99. pci_write_config_dword(dev, reg + 4, new);
  100. pci_read_config_dword(dev, reg + 4, &check);
  101. if (check != new) {
  102. pci_err(dev, "%s: error updating (high %#010x != %#010x)\n",
  103. res_name, new, check);
  104. }
  105. }
  106. if (disable)
  107. pci_write_config_word(dev, PCI_COMMAND, cmd);
  108. }
  109. void pci_update_resource(struct pci_dev *dev, int resno)
  110. {
  111. if (resno <= PCI_ROM_RESOURCE)
  112. pci_std_update_resource(dev, resno);
  113. #ifdef CONFIG_PCI_IOV
  114. else if (resno >= PCI_IOV_RESOURCES && resno <= PCI_IOV_RESOURCE_END)
  115. pci_iov_update_resource(dev, resno);
  116. #endif
  117. }
  118. int pci_claim_resource(struct pci_dev *dev, int resource)
  119. {
  120. struct resource *res = &dev->resource[resource];
  121. const char *res_name = pci_resource_name(dev, resource);
  122. struct resource *root, *conflict;
  123. if (res->flags & IORESOURCE_UNSET) {
  124. pci_info(dev, "%s %pR: can't claim; no address assigned\n",
  125. res_name, res);
  126. return -EINVAL;
  127. }
  128. /*
  129. * If we have a shadow copy in RAM, the PCI device doesn't respond
  130. * to the shadow range, so we don't need to claim it, and upstream
  131. * bridges don't need to route the range to the device.
  132. */
  133. if (res->flags & IORESOURCE_ROM_SHADOW)
  134. return 0;
  135. root = pci_find_parent_resource(dev, res);
  136. if (!root) {
  137. pci_info(dev, "%s %pR: can't claim; no compatible bridge window\n",
  138. res_name, res);
  139. res->flags |= IORESOURCE_UNSET;
  140. return -EINVAL;
  141. }
  142. conflict = request_resource_conflict(root, res);
  143. if (conflict) {
  144. pci_info(dev, "%s %pR: can't claim; address conflict with %s %pR\n",
  145. res_name, res, conflict->name, conflict);
  146. res->flags |= IORESOURCE_UNSET;
  147. return -EBUSY;
  148. }
  149. return 0;
  150. }
  151. EXPORT_SYMBOL(pci_claim_resource);
  152. void pci_disable_bridge_window(struct pci_dev *dev)
  153. {
  154. /* MMIO Base/Limit */
  155. pci_write_config_dword(dev, PCI_MEMORY_BASE, 0x0000fff0);
  156. /* Prefetchable MMIO Base/Limit */
  157. pci_write_config_dword(dev, PCI_PREF_LIMIT_UPPER32, 0);
  158. pci_write_config_dword(dev, PCI_PREF_MEMORY_BASE, 0x0000fff0);
  159. pci_write_config_dword(dev, PCI_PREF_BASE_UPPER32, 0xffffffff);
  160. }
  161. /*
  162. * Generic function that returns a value indicating that the device's
  163. * original BIOS BAR address was not saved and so is not available for
  164. * reinstatement.
  165. *
  166. * Can be over-ridden by architecture specific code that implements
  167. * reinstatement functionality rather than leaving it disabled when
  168. * normal allocation attempts fail.
  169. */
  170. resource_size_t __weak pcibios_retrieve_fw_addr(struct pci_dev *dev, int idx)
  171. {
  172. return 0;
  173. }
  174. static int pci_revert_fw_address(struct resource *res, struct pci_dev *dev,
  175. int resno, resource_size_t size)
  176. {
  177. struct resource *root, *conflict;
  178. resource_size_t fw_addr, start, end;
  179. const char *res_name = pci_resource_name(dev, resno);
  180. fw_addr = pcibios_retrieve_fw_addr(dev, resno);
  181. if (!fw_addr)
  182. return -ENOMEM;
  183. start = res->start;
  184. end = res->end;
  185. res->start = fw_addr;
  186. res->end = res->start + size - 1;
  187. res->flags &= ~IORESOURCE_UNSET;
  188. root = pci_find_parent_resource(dev, res);
  189. if (!root) {
  190. /*
  191. * If dev is behind a bridge, accesses will only reach it
  192. * if res is inside the relevant bridge window.
  193. */
  194. if (pci_upstream_bridge(dev))
  195. return -ENXIO;
  196. /*
  197. * On the root bus, assume the host bridge will forward
  198. * everything.
  199. */
  200. if (res->flags & IORESOURCE_IO)
  201. root = &ioport_resource;
  202. else
  203. root = &iomem_resource;
  204. }
  205. pci_info(dev, "%s: trying firmware assignment %pR\n", res_name, res);
  206. conflict = request_resource_conflict(root, res);
  207. if (conflict) {
  208. pci_info(dev, "%s %pR: conflicts with %s %pR\n", res_name, res,
  209. conflict->name, conflict);
  210. res->start = start;
  211. res->end = end;
  212. res->flags |= IORESOURCE_UNSET;
  213. return -EBUSY;
  214. }
  215. return 0;
  216. }
  217. /*
  218. * We don't have to worry about legacy ISA devices, so nothing to do here.
  219. * This is marked as __weak because multiple architectures define it; it should
  220. * eventually go away.
  221. */
  222. resource_size_t __weak pcibios_align_resource(void *data,
  223. const struct resource *res,
  224. resource_size_t size,
  225. resource_size_t align)
  226. {
  227. return res->start;
  228. }
  229. static int __pci_assign_resource(struct pci_bus *bus, struct pci_dev *dev,
  230. int resno, resource_size_t size, resource_size_t align)
  231. {
  232. struct resource *res = dev->resource + resno;
  233. resource_size_t min;
  234. int ret;
  235. min = (res->flags & IORESOURCE_IO) ? PCIBIOS_MIN_IO : PCIBIOS_MIN_MEM;
  236. /*
  237. * First, try exact prefetching match. Even if a 64-bit
  238. * prefetchable bridge window is below 4GB, we can't put a 32-bit
  239. * prefetchable resource in it because pbus_size_mem() assumes a
  240. * 64-bit window will contain no 32-bit resources. If we assign
  241. * things differently than they were sized, not everything will fit.
  242. */
  243. ret = pci_bus_alloc_resource(bus, res, size, align, min,
  244. IORESOURCE_PREFETCH | IORESOURCE_MEM_64,
  245. pcibios_align_resource, dev);
  246. if (ret == 0)
  247. return 0;
  248. /*
  249. * If the prefetchable window is only 32 bits wide, we can put
  250. * 64-bit prefetchable resources in it.
  251. */
  252. if ((res->flags & (IORESOURCE_PREFETCH | IORESOURCE_MEM_64)) ==
  253. (IORESOURCE_PREFETCH | IORESOURCE_MEM_64)) {
  254. ret = pci_bus_alloc_resource(bus, res, size, align, min,
  255. IORESOURCE_PREFETCH,
  256. pcibios_align_resource, dev);
  257. if (ret == 0)
  258. return 0;
  259. }
  260. /*
  261. * If we didn't find a better match, we can put any memory resource
  262. * in a non-prefetchable window. If this resource is 32 bits and
  263. * non-prefetchable, the first call already tried the only possibility
  264. * so we don't need to try again.
  265. */
  266. if (res->flags & (IORESOURCE_PREFETCH | IORESOURCE_MEM_64))
  267. ret = pci_bus_alloc_resource(bus, res, size, align, min, 0,
  268. pcibios_align_resource, dev);
  269. return ret;
  270. }
  271. static int _pci_assign_resource(struct pci_dev *dev, int resno,
  272. resource_size_t size, resource_size_t min_align)
  273. {
  274. struct pci_bus *bus;
  275. int ret;
  276. bus = dev->bus;
  277. while ((ret = __pci_assign_resource(bus, dev, resno, size, min_align))) {
  278. if (!bus->parent || !bus->self->transparent)
  279. break;
  280. bus = bus->parent;
  281. }
  282. return ret;
  283. }
  284. int pci_assign_resource(struct pci_dev *dev, int resno)
  285. {
  286. struct resource *res = dev->resource + resno;
  287. const char *res_name = pci_resource_name(dev, resno);
  288. resource_size_t align, size;
  289. int ret;
  290. if (res->flags & IORESOURCE_PCI_FIXED)
  291. return 0;
  292. res->flags |= IORESOURCE_UNSET;
  293. align = pci_resource_alignment(dev, res);
  294. if (!align) {
  295. pci_info(dev, "%s %pR: can't assign; bogus alignment\n",
  296. res_name, res);
  297. return -EINVAL;
  298. }
  299. size = resource_size(res);
  300. ret = _pci_assign_resource(dev, resno, size, align);
  301. /*
  302. * If we failed to assign anything, let's try the address
  303. * where firmware left it. That at least has a chance of
  304. * working, which is better than just leaving it disabled.
  305. */
  306. if (ret < 0) {
  307. pci_info(dev, "%s %pR: can't assign; no space\n", res_name, res);
  308. ret = pci_revert_fw_address(res, dev, resno, size);
  309. }
  310. if (ret < 0) {
  311. pci_info(dev, "%s %pR: failed to assign\n", res_name, res);
  312. return ret;
  313. }
  314. res->flags &= ~IORESOURCE_UNSET;
  315. res->flags &= ~IORESOURCE_STARTALIGN;
  316. pci_info(dev, "%s %pR: assigned\n", res_name, res);
  317. if (resno < PCI_BRIDGE_RESOURCES)
  318. pci_update_resource(dev, resno);
  319. return 0;
  320. }
  321. EXPORT_SYMBOL(pci_assign_resource);
  322. int pci_reassign_resource(struct pci_dev *dev, int resno,
  323. resource_size_t addsize, resource_size_t min_align)
  324. {
  325. struct resource *res = dev->resource + resno;
  326. const char *res_name = pci_resource_name(dev, resno);
  327. unsigned long flags;
  328. resource_size_t new_size;
  329. int ret;
  330. if (res->flags & IORESOURCE_PCI_FIXED)
  331. return 0;
  332. flags = res->flags;
  333. res->flags |= IORESOURCE_UNSET;
  334. if (!res->parent) {
  335. pci_info(dev, "%s %pR: can't reassign; unassigned resource\n",
  336. res_name, res);
  337. return -EINVAL;
  338. }
  339. /* already aligned with min_align */
  340. new_size = resource_size(res) + addsize;
  341. ret = _pci_assign_resource(dev, resno, new_size, min_align);
  342. if (ret) {
  343. res->flags = flags;
  344. pci_info(dev, "%s %pR: failed to expand by %#llx\n",
  345. res_name, res, (unsigned long long) addsize);
  346. return ret;
  347. }
  348. res->flags &= ~IORESOURCE_UNSET;
  349. res->flags &= ~IORESOURCE_STARTALIGN;
  350. pci_info(dev, "%s %pR: reassigned; expanded by %#llx\n",
  351. res_name, res, (unsigned long long) addsize);
  352. if (resno < PCI_BRIDGE_RESOURCES)
  353. pci_update_resource(dev, resno);
  354. return 0;
  355. }
  356. void pci_release_resource(struct pci_dev *dev, int resno)
  357. {
  358. struct resource *res = dev->resource + resno;
  359. const char *res_name = pci_resource_name(dev, resno);
  360. pci_info(dev, "%s %pR: releasing\n", res_name, res);
  361. if (!res->parent)
  362. return;
  363. release_resource(res);
  364. res->end = resource_size(res) - 1;
  365. res->start = 0;
  366. res->flags |= IORESOURCE_UNSET;
  367. }
  368. EXPORT_SYMBOL(pci_release_resource);
  369. int pci_resize_resource(struct pci_dev *dev, int resno, int size)
  370. {
  371. struct resource *res = dev->resource + resno;
  372. struct pci_host_bridge *host;
  373. int old, ret;
  374. u32 sizes;
  375. u16 cmd;
  376. /* Check if we must preserve the firmware's resource assignment */
  377. host = pci_find_host_bridge(dev->bus);
  378. if (host->preserve_config)
  379. return -ENOTSUPP;
  380. /* Make sure the resource isn't assigned before resizing it. */
  381. if (!(res->flags & IORESOURCE_UNSET))
  382. return -EBUSY;
  383. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  384. if (cmd & PCI_COMMAND_MEMORY)
  385. return -EBUSY;
  386. sizes = pci_rebar_get_possible_sizes(dev, resno);
  387. if (!sizes)
  388. return -ENOTSUPP;
  389. if (!(sizes & BIT(size)))
  390. return -EINVAL;
  391. old = pci_rebar_get_current_size(dev, resno);
  392. if (old < 0)
  393. return old;
  394. ret = pci_rebar_set_size(dev, resno, size);
  395. if (ret)
  396. return ret;
  397. res->end = res->start + pci_rebar_size_to_bytes(size) - 1;
  398. /* Check if the new config works by trying to assign everything. */
  399. if (dev->bus->self) {
  400. ret = pci_reassign_bridge_resources(dev->bus->self, res->flags);
  401. if (ret)
  402. goto error_resize;
  403. }
  404. return 0;
  405. error_resize:
  406. pci_rebar_set_size(dev, resno, old);
  407. res->end = res->start + pci_rebar_size_to_bytes(old) - 1;
  408. return ret;
  409. }
  410. EXPORT_SYMBOL(pci_resize_resource);
  411. int pci_enable_resources(struct pci_dev *dev, int mask)
  412. {
  413. u16 cmd, old_cmd;
  414. int i;
  415. struct resource *r;
  416. const char *r_name;
  417. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  418. old_cmd = cmd;
  419. pci_dev_for_each_resource(dev, r, i) {
  420. if (!(mask & (1 << i)))
  421. continue;
  422. r_name = pci_resource_name(dev, i);
  423. if (!(r->flags & (IORESOURCE_IO | IORESOURCE_MEM)))
  424. continue;
  425. if ((i == PCI_ROM_RESOURCE) &&
  426. (!(r->flags & IORESOURCE_ROM_ENABLE)))
  427. continue;
  428. if (r->flags & IORESOURCE_UNSET) {
  429. pci_err(dev, "%s %pR: not assigned; can't enable device\n",
  430. r_name, r);
  431. return -EINVAL;
  432. }
  433. if (!r->parent) {
  434. pci_err(dev, "%s %pR: not claimed; can't enable device\n",
  435. r_name, r);
  436. return -EINVAL;
  437. }
  438. if (r->flags & IORESOURCE_IO)
  439. cmd |= PCI_COMMAND_IO;
  440. if (r->flags & IORESOURCE_MEM)
  441. cmd |= PCI_COMMAND_MEMORY;
  442. }
  443. if (cmd != old_cmd) {
  444. pci_info(dev, "enabling device (%04x -> %04x)\n", old_cmd, cmd);
  445. pci_write_config_word(dev, PCI_COMMAND, cmd);
  446. }
  447. return 0;
  448. }