arm_dmc620_pmu.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * ARM DMC-620 memory controller PMU driver
  4. *
  5. * Copyright (C) 2020 Ampere Computing LLC.
  6. */
  7. #define DMC620_PMUNAME "arm_dmc620"
  8. #define DMC620_DRVNAME DMC620_PMUNAME "_pmu"
  9. #define pr_fmt(fmt) DMC620_DRVNAME ": " fmt
  10. #include <linux/acpi.h>
  11. #include <linux/bitfield.h>
  12. #include <linux/bitops.h>
  13. #include <linux/cpuhotplug.h>
  14. #include <linux/cpumask.h>
  15. #include <linux/device.h>
  16. #include <linux/errno.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/irq.h>
  19. #include <linux/kernel.h>
  20. #include <linux/list.h>
  21. #include <linux/module.h>
  22. #include <linux/mutex.h>
  23. #include <linux/perf_event.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/printk.h>
  26. #include <linux/rculist.h>
  27. #include <linux/refcount.h>
  28. #define DMC620_PA_SHIFT 12
  29. #define DMC620_CNT_INIT 0x80000000
  30. #define DMC620_CNT_MAX_PERIOD 0xffffffff
  31. #define DMC620_PMU_CLKDIV2_MAX_COUNTERS 8
  32. #define DMC620_PMU_CLK_MAX_COUNTERS 2
  33. #define DMC620_PMU_MAX_COUNTERS \
  34. (DMC620_PMU_CLKDIV2_MAX_COUNTERS + DMC620_PMU_CLK_MAX_COUNTERS)
  35. /*
  36. * The PMU registers start at 0xA00 in the DMC-620 memory map, and these
  37. * offsets are relative to that base.
  38. *
  39. * Each counter has a group of control/value registers, and the
  40. * DMC620_PMU_COUNTERn offsets are within a counter group.
  41. *
  42. * The counter registers groups start at 0xA10.
  43. */
  44. #define DMC620_PMU_OVERFLOW_STATUS_CLKDIV2 0x8
  45. #define DMC620_PMU_OVERFLOW_STATUS_CLKDIV2_MASK \
  46. (DMC620_PMU_CLKDIV2_MAX_COUNTERS - 1)
  47. #define DMC620_PMU_OVERFLOW_STATUS_CLK 0xC
  48. #define DMC620_PMU_OVERFLOW_STATUS_CLK_MASK \
  49. (DMC620_PMU_CLK_MAX_COUNTERS - 1)
  50. #define DMC620_PMU_COUNTERS_BASE 0x10
  51. #define DMC620_PMU_COUNTERn_MASK_31_00 0x0
  52. #define DMC620_PMU_COUNTERn_MASK_63_32 0x4
  53. #define DMC620_PMU_COUNTERn_MATCH_31_00 0x8
  54. #define DMC620_PMU_COUNTERn_MATCH_63_32 0xC
  55. #define DMC620_PMU_COUNTERn_CONTROL 0x10
  56. #define DMC620_PMU_COUNTERn_CONTROL_ENABLE BIT(0)
  57. #define DMC620_PMU_COUNTERn_CONTROL_INVERT BIT(1)
  58. #define DMC620_PMU_COUNTERn_CONTROL_EVENT_MUX GENMASK(6, 2)
  59. #define DMC620_PMU_COUNTERn_CONTROL_INCR_MUX GENMASK(8, 7)
  60. #define DMC620_PMU_COUNTERn_VALUE 0x20
  61. /* Offset of the registers for a given counter, relative to 0xA00 */
  62. #define DMC620_PMU_COUNTERn_OFFSET(n) \
  63. (DMC620_PMU_COUNTERS_BASE + 0x28 * (n))
  64. /*
  65. * dmc620_pmu_irqs_lock: protects dmc620_pmu_irqs list
  66. * dmc620_pmu_node_lock: protects pmus_node lists in all dmc620_pmu instances
  67. */
  68. static DEFINE_MUTEX(dmc620_pmu_irqs_lock);
  69. static DEFINE_MUTEX(dmc620_pmu_node_lock);
  70. static LIST_HEAD(dmc620_pmu_irqs);
  71. struct dmc620_pmu_irq {
  72. struct hlist_node node;
  73. struct list_head pmus_node;
  74. struct list_head irqs_node;
  75. refcount_t refcount;
  76. unsigned int irq_num;
  77. unsigned int cpu;
  78. };
  79. struct dmc620_pmu {
  80. struct pmu pmu;
  81. void __iomem *base;
  82. struct dmc620_pmu_irq *irq;
  83. struct list_head pmus_node;
  84. /*
  85. * We put all clkdiv2 and clk counters to a same array.
  86. * The first DMC620_PMU_CLKDIV2_MAX_COUNTERS bits belong to
  87. * clkdiv2 counters, the last DMC620_PMU_CLK_MAX_COUNTERS
  88. * belong to clk counters.
  89. */
  90. DECLARE_BITMAP(used_mask, DMC620_PMU_MAX_COUNTERS);
  91. struct perf_event *events[DMC620_PMU_MAX_COUNTERS];
  92. };
  93. #define to_dmc620_pmu(p) (container_of(p, struct dmc620_pmu, pmu))
  94. static int cpuhp_state_num;
  95. struct dmc620_pmu_event_attr {
  96. struct device_attribute attr;
  97. u8 clkdiv2;
  98. u8 eventid;
  99. };
  100. static ssize_t
  101. dmc620_pmu_event_show(struct device *dev,
  102. struct device_attribute *attr, char *page)
  103. {
  104. struct dmc620_pmu_event_attr *eattr;
  105. eattr = container_of(attr, typeof(*eattr), attr);
  106. return sysfs_emit(page, "event=0x%x,clkdiv2=0x%x\n", eattr->eventid, eattr->clkdiv2);
  107. }
  108. #define DMC620_PMU_EVENT_ATTR(_name, _eventid, _clkdiv2) \
  109. (&((struct dmc620_pmu_event_attr[]) {{ \
  110. .attr = __ATTR(_name, 0444, dmc620_pmu_event_show, NULL), \
  111. .clkdiv2 = _clkdiv2, \
  112. .eventid = _eventid, \
  113. }})[0].attr.attr)
  114. static struct attribute *dmc620_pmu_events_attrs[] = {
  115. /* clkdiv2 events list */
  116. DMC620_PMU_EVENT_ATTR(clkdiv2_cycle_count, 0x0, 1),
  117. DMC620_PMU_EVENT_ATTR(clkdiv2_allocate, 0x1, 1),
  118. DMC620_PMU_EVENT_ATTR(clkdiv2_queue_depth, 0x2, 1),
  119. DMC620_PMU_EVENT_ATTR(clkdiv2_waiting_for_wr_data, 0x3, 1),
  120. DMC620_PMU_EVENT_ATTR(clkdiv2_read_backlog, 0x4, 1),
  121. DMC620_PMU_EVENT_ATTR(clkdiv2_waiting_for_mi, 0x5, 1),
  122. DMC620_PMU_EVENT_ATTR(clkdiv2_hazard_resolution, 0x6, 1),
  123. DMC620_PMU_EVENT_ATTR(clkdiv2_enqueue, 0x7, 1),
  124. DMC620_PMU_EVENT_ATTR(clkdiv2_arbitrate, 0x8, 1),
  125. DMC620_PMU_EVENT_ATTR(clkdiv2_lrank_turnaround_activate, 0x9, 1),
  126. DMC620_PMU_EVENT_ATTR(clkdiv2_prank_turnaround_activate, 0xa, 1),
  127. DMC620_PMU_EVENT_ATTR(clkdiv2_read_depth, 0xb, 1),
  128. DMC620_PMU_EVENT_ATTR(clkdiv2_write_depth, 0xc, 1),
  129. DMC620_PMU_EVENT_ATTR(clkdiv2_highigh_qos_depth, 0xd, 1),
  130. DMC620_PMU_EVENT_ATTR(clkdiv2_high_qos_depth, 0xe, 1),
  131. DMC620_PMU_EVENT_ATTR(clkdiv2_medium_qos_depth, 0xf, 1),
  132. DMC620_PMU_EVENT_ATTR(clkdiv2_low_qos_depth, 0x10, 1),
  133. DMC620_PMU_EVENT_ATTR(clkdiv2_activate, 0x11, 1),
  134. DMC620_PMU_EVENT_ATTR(clkdiv2_rdwr, 0x12, 1),
  135. DMC620_PMU_EVENT_ATTR(clkdiv2_refresh, 0x13, 1),
  136. DMC620_PMU_EVENT_ATTR(clkdiv2_training_request, 0x14, 1),
  137. DMC620_PMU_EVENT_ATTR(clkdiv2_t_mac_tracker, 0x15, 1),
  138. DMC620_PMU_EVENT_ATTR(clkdiv2_bk_fsm_tracker, 0x16, 1),
  139. DMC620_PMU_EVENT_ATTR(clkdiv2_bk_open_tracker, 0x17, 1),
  140. DMC620_PMU_EVENT_ATTR(clkdiv2_ranks_in_pwr_down, 0x18, 1),
  141. DMC620_PMU_EVENT_ATTR(clkdiv2_ranks_in_sref, 0x19, 1),
  142. /* clk events list */
  143. DMC620_PMU_EVENT_ATTR(clk_cycle_count, 0x0, 0),
  144. DMC620_PMU_EVENT_ATTR(clk_request, 0x1, 0),
  145. DMC620_PMU_EVENT_ATTR(clk_upload_stall, 0x2, 0),
  146. NULL,
  147. };
  148. static const struct attribute_group dmc620_pmu_events_attr_group = {
  149. .name = "events",
  150. .attrs = dmc620_pmu_events_attrs,
  151. };
  152. /* User ABI */
  153. #define ATTR_CFG_FLD_mask_CFG config
  154. #define ATTR_CFG_FLD_mask_LO 0
  155. #define ATTR_CFG_FLD_mask_HI 44
  156. #define ATTR_CFG_FLD_match_CFG config1
  157. #define ATTR_CFG_FLD_match_LO 0
  158. #define ATTR_CFG_FLD_match_HI 44
  159. #define ATTR_CFG_FLD_invert_CFG config2
  160. #define ATTR_CFG_FLD_invert_LO 0
  161. #define ATTR_CFG_FLD_invert_HI 0
  162. #define ATTR_CFG_FLD_incr_CFG config2
  163. #define ATTR_CFG_FLD_incr_LO 1
  164. #define ATTR_CFG_FLD_incr_HI 2
  165. #define ATTR_CFG_FLD_event_CFG config2
  166. #define ATTR_CFG_FLD_event_LO 3
  167. #define ATTR_CFG_FLD_event_HI 8
  168. #define ATTR_CFG_FLD_clkdiv2_CFG config2
  169. #define ATTR_CFG_FLD_clkdiv2_LO 9
  170. #define ATTR_CFG_FLD_clkdiv2_HI 9
  171. #define __GEN_PMU_FORMAT_ATTR(cfg, lo, hi) \
  172. (lo) == (hi) ? #cfg ":" #lo "\n" : #cfg ":" #lo "-" #hi
  173. #define _GEN_PMU_FORMAT_ATTR(cfg, lo, hi) \
  174. __GEN_PMU_FORMAT_ATTR(cfg, lo, hi)
  175. #define GEN_PMU_FORMAT_ATTR(name) \
  176. PMU_FORMAT_ATTR(name, \
  177. _GEN_PMU_FORMAT_ATTR(ATTR_CFG_FLD_##name##_CFG, \
  178. ATTR_CFG_FLD_##name##_LO, \
  179. ATTR_CFG_FLD_##name##_HI))
  180. #define _ATTR_CFG_GET_FLD(attr, cfg, lo, hi) \
  181. ((((attr)->cfg) >> lo) & GENMASK_ULL(hi - lo, 0))
  182. #define ATTR_CFG_GET_FLD(attr, name) \
  183. _ATTR_CFG_GET_FLD(attr, \
  184. ATTR_CFG_FLD_##name##_CFG, \
  185. ATTR_CFG_FLD_##name##_LO, \
  186. ATTR_CFG_FLD_##name##_HI)
  187. GEN_PMU_FORMAT_ATTR(mask);
  188. GEN_PMU_FORMAT_ATTR(match);
  189. GEN_PMU_FORMAT_ATTR(invert);
  190. GEN_PMU_FORMAT_ATTR(incr);
  191. GEN_PMU_FORMAT_ATTR(event);
  192. GEN_PMU_FORMAT_ATTR(clkdiv2);
  193. static struct attribute *dmc620_pmu_formats_attrs[] = {
  194. &format_attr_mask.attr,
  195. &format_attr_match.attr,
  196. &format_attr_invert.attr,
  197. &format_attr_incr.attr,
  198. &format_attr_event.attr,
  199. &format_attr_clkdiv2.attr,
  200. NULL,
  201. };
  202. static const struct attribute_group dmc620_pmu_format_attr_group = {
  203. .name = "format",
  204. .attrs = dmc620_pmu_formats_attrs,
  205. };
  206. static ssize_t dmc620_pmu_cpumask_show(struct device *dev,
  207. struct device_attribute *attr, char *buf)
  208. {
  209. struct dmc620_pmu *dmc620_pmu = to_dmc620_pmu(dev_get_drvdata(dev));
  210. return cpumap_print_to_pagebuf(true, buf,
  211. cpumask_of(dmc620_pmu->irq->cpu));
  212. }
  213. static struct device_attribute dmc620_pmu_cpumask_attr =
  214. __ATTR(cpumask, 0444, dmc620_pmu_cpumask_show, NULL);
  215. static struct attribute *dmc620_pmu_cpumask_attrs[] = {
  216. &dmc620_pmu_cpumask_attr.attr,
  217. NULL,
  218. };
  219. static const struct attribute_group dmc620_pmu_cpumask_attr_group = {
  220. .attrs = dmc620_pmu_cpumask_attrs,
  221. };
  222. static const struct attribute_group *dmc620_pmu_attr_groups[] = {
  223. &dmc620_pmu_events_attr_group,
  224. &dmc620_pmu_format_attr_group,
  225. &dmc620_pmu_cpumask_attr_group,
  226. NULL,
  227. };
  228. static inline
  229. u32 dmc620_pmu_creg_read(struct dmc620_pmu *dmc620_pmu,
  230. unsigned int idx, unsigned int reg)
  231. {
  232. return readl(dmc620_pmu->base + DMC620_PMU_COUNTERn_OFFSET(idx) + reg);
  233. }
  234. static inline
  235. void dmc620_pmu_creg_write(struct dmc620_pmu *dmc620_pmu,
  236. unsigned int idx, unsigned int reg, u32 val)
  237. {
  238. writel(val, dmc620_pmu->base + DMC620_PMU_COUNTERn_OFFSET(idx) + reg);
  239. }
  240. static
  241. unsigned int dmc620_event_to_counter_control(struct perf_event *event)
  242. {
  243. struct perf_event_attr *attr = &event->attr;
  244. unsigned int reg = 0;
  245. reg |= FIELD_PREP(DMC620_PMU_COUNTERn_CONTROL_INVERT,
  246. ATTR_CFG_GET_FLD(attr, invert));
  247. reg |= FIELD_PREP(DMC620_PMU_COUNTERn_CONTROL_EVENT_MUX,
  248. ATTR_CFG_GET_FLD(attr, event));
  249. reg |= FIELD_PREP(DMC620_PMU_COUNTERn_CONTROL_INCR_MUX,
  250. ATTR_CFG_GET_FLD(attr, incr));
  251. return reg;
  252. }
  253. static int dmc620_get_event_idx(struct perf_event *event)
  254. {
  255. struct dmc620_pmu *dmc620_pmu = to_dmc620_pmu(event->pmu);
  256. int idx, start_idx, end_idx;
  257. if (ATTR_CFG_GET_FLD(&event->attr, clkdiv2)) {
  258. start_idx = 0;
  259. end_idx = DMC620_PMU_CLKDIV2_MAX_COUNTERS;
  260. } else {
  261. start_idx = DMC620_PMU_CLKDIV2_MAX_COUNTERS;
  262. end_idx = DMC620_PMU_MAX_COUNTERS;
  263. }
  264. for (idx = start_idx; idx < end_idx; ++idx) {
  265. if (!test_and_set_bit(idx, dmc620_pmu->used_mask))
  266. return idx;
  267. }
  268. /* The counters are all in use. */
  269. return -EAGAIN;
  270. }
  271. static inline
  272. u64 dmc620_pmu_read_counter(struct perf_event *event)
  273. {
  274. struct dmc620_pmu *dmc620_pmu = to_dmc620_pmu(event->pmu);
  275. return dmc620_pmu_creg_read(dmc620_pmu,
  276. event->hw.idx, DMC620_PMU_COUNTERn_VALUE);
  277. }
  278. static void dmc620_pmu_event_update(struct perf_event *event)
  279. {
  280. struct hw_perf_event *hwc = &event->hw;
  281. u64 delta, prev_count, new_count;
  282. do {
  283. /* We may also be called from the irq handler */
  284. prev_count = local64_read(&hwc->prev_count);
  285. new_count = dmc620_pmu_read_counter(event);
  286. } while (local64_cmpxchg(&hwc->prev_count,
  287. prev_count, new_count) != prev_count);
  288. delta = (new_count - prev_count) & DMC620_CNT_MAX_PERIOD;
  289. local64_add(delta, &event->count);
  290. }
  291. static void dmc620_pmu_event_set_period(struct perf_event *event)
  292. {
  293. struct dmc620_pmu *dmc620_pmu = to_dmc620_pmu(event->pmu);
  294. local64_set(&event->hw.prev_count, DMC620_CNT_INIT);
  295. dmc620_pmu_creg_write(dmc620_pmu,
  296. event->hw.idx, DMC620_PMU_COUNTERn_VALUE, DMC620_CNT_INIT);
  297. }
  298. static void dmc620_pmu_enable_counter(struct perf_event *event)
  299. {
  300. struct dmc620_pmu *dmc620_pmu = to_dmc620_pmu(event->pmu);
  301. u32 reg;
  302. reg = dmc620_event_to_counter_control(event) | DMC620_PMU_COUNTERn_CONTROL_ENABLE;
  303. dmc620_pmu_creg_write(dmc620_pmu,
  304. event->hw.idx, DMC620_PMU_COUNTERn_CONTROL, reg);
  305. }
  306. static void dmc620_pmu_disable_counter(struct perf_event *event)
  307. {
  308. struct dmc620_pmu *dmc620_pmu = to_dmc620_pmu(event->pmu);
  309. dmc620_pmu_creg_write(dmc620_pmu,
  310. event->hw.idx, DMC620_PMU_COUNTERn_CONTROL, 0);
  311. }
  312. static irqreturn_t dmc620_pmu_handle_irq(int irq_num, void *data)
  313. {
  314. struct dmc620_pmu_irq *irq = data;
  315. struct dmc620_pmu *dmc620_pmu;
  316. irqreturn_t ret = IRQ_NONE;
  317. rcu_read_lock();
  318. list_for_each_entry_rcu(dmc620_pmu, &irq->pmus_node, pmus_node) {
  319. unsigned long status;
  320. struct perf_event *event;
  321. unsigned int idx;
  322. /*
  323. * HW doesn't provide a control to atomically disable all counters.
  324. * To prevent race condition (overflow happens while clearing status register),
  325. * disable all events before continuing
  326. */
  327. for (idx = 0; idx < DMC620_PMU_MAX_COUNTERS; idx++) {
  328. event = dmc620_pmu->events[idx];
  329. if (!event)
  330. continue;
  331. dmc620_pmu_disable_counter(event);
  332. }
  333. status = readl(dmc620_pmu->base + DMC620_PMU_OVERFLOW_STATUS_CLKDIV2);
  334. status |= (readl(dmc620_pmu->base + DMC620_PMU_OVERFLOW_STATUS_CLK) <<
  335. DMC620_PMU_CLKDIV2_MAX_COUNTERS);
  336. if (status) {
  337. for_each_set_bit(idx, &status,
  338. DMC620_PMU_MAX_COUNTERS) {
  339. event = dmc620_pmu->events[idx];
  340. if (WARN_ON_ONCE(!event))
  341. continue;
  342. dmc620_pmu_event_update(event);
  343. dmc620_pmu_event_set_period(event);
  344. }
  345. if (status & DMC620_PMU_OVERFLOW_STATUS_CLKDIV2_MASK)
  346. writel(0, dmc620_pmu->base + DMC620_PMU_OVERFLOW_STATUS_CLKDIV2);
  347. if ((status >> DMC620_PMU_CLKDIV2_MAX_COUNTERS) &
  348. DMC620_PMU_OVERFLOW_STATUS_CLK_MASK)
  349. writel(0, dmc620_pmu->base + DMC620_PMU_OVERFLOW_STATUS_CLK);
  350. }
  351. for (idx = 0; idx < DMC620_PMU_MAX_COUNTERS; idx++) {
  352. event = dmc620_pmu->events[idx];
  353. if (!event)
  354. continue;
  355. if (!(event->hw.state & PERF_HES_STOPPED))
  356. dmc620_pmu_enable_counter(event);
  357. }
  358. ret = IRQ_HANDLED;
  359. }
  360. rcu_read_unlock();
  361. return ret;
  362. }
  363. static struct dmc620_pmu_irq *__dmc620_pmu_get_irq(int irq_num)
  364. {
  365. struct dmc620_pmu_irq *irq;
  366. int ret;
  367. list_for_each_entry(irq, &dmc620_pmu_irqs, irqs_node)
  368. if (irq->irq_num == irq_num && refcount_inc_not_zero(&irq->refcount))
  369. return irq;
  370. irq = kzalloc(sizeof(*irq), GFP_KERNEL);
  371. if (!irq)
  372. return ERR_PTR(-ENOMEM);
  373. INIT_LIST_HEAD(&irq->pmus_node);
  374. /* Pick one CPU to be the preferred one to use */
  375. irq->cpu = raw_smp_processor_id();
  376. refcount_set(&irq->refcount, 1);
  377. ret = request_irq(irq_num, dmc620_pmu_handle_irq,
  378. IRQF_NOBALANCING | IRQF_NO_THREAD,
  379. "dmc620-pmu", irq);
  380. if (ret)
  381. goto out_free_aff;
  382. ret = irq_set_affinity(irq_num, cpumask_of(irq->cpu));
  383. if (ret)
  384. goto out_free_irq;
  385. ret = cpuhp_state_add_instance_nocalls(cpuhp_state_num, &irq->node);
  386. if (ret)
  387. goto out_free_irq;
  388. irq->irq_num = irq_num;
  389. list_add(&irq->irqs_node, &dmc620_pmu_irqs);
  390. return irq;
  391. out_free_irq:
  392. free_irq(irq_num, irq);
  393. out_free_aff:
  394. kfree(irq);
  395. return ERR_PTR(ret);
  396. }
  397. static int dmc620_pmu_get_irq(struct dmc620_pmu *dmc620_pmu, int irq_num)
  398. {
  399. struct dmc620_pmu_irq *irq;
  400. mutex_lock(&dmc620_pmu_irqs_lock);
  401. irq = __dmc620_pmu_get_irq(irq_num);
  402. mutex_unlock(&dmc620_pmu_irqs_lock);
  403. if (IS_ERR(irq))
  404. return PTR_ERR(irq);
  405. dmc620_pmu->irq = irq;
  406. mutex_lock(&dmc620_pmu_node_lock);
  407. list_add_rcu(&dmc620_pmu->pmus_node, &irq->pmus_node);
  408. mutex_unlock(&dmc620_pmu_node_lock);
  409. return 0;
  410. }
  411. static void dmc620_pmu_put_irq(struct dmc620_pmu *dmc620_pmu)
  412. {
  413. struct dmc620_pmu_irq *irq = dmc620_pmu->irq;
  414. mutex_lock(&dmc620_pmu_node_lock);
  415. list_del_rcu(&dmc620_pmu->pmus_node);
  416. mutex_unlock(&dmc620_pmu_node_lock);
  417. mutex_lock(&dmc620_pmu_irqs_lock);
  418. if (!refcount_dec_and_test(&irq->refcount)) {
  419. mutex_unlock(&dmc620_pmu_irqs_lock);
  420. return;
  421. }
  422. list_del(&irq->irqs_node);
  423. mutex_unlock(&dmc620_pmu_irqs_lock);
  424. free_irq(irq->irq_num, irq);
  425. cpuhp_state_remove_instance_nocalls(cpuhp_state_num, &irq->node);
  426. kfree(irq);
  427. }
  428. static int dmc620_pmu_event_init(struct perf_event *event)
  429. {
  430. struct dmc620_pmu *dmc620_pmu = to_dmc620_pmu(event->pmu);
  431. struct hw_perf_event *hwc = &event->hw;
  432. struct perf_event *sibling;
  433. if (event->attr.type != event->pmu->type)
  434. return -ENOENT;
  435. /*
  436. * DMC 620 PMUs are shared across all cpus and cannot
  437. * support task bound and sampling events.
  438. */
  439. if (is_sampling_event(event) ||
  440. event->attach_state & PERF_ATTACH_TASK) {
  441. dev_dbg(dmc620_pmu->pmu.dev,
  442. "Can't support per-task counters\n");
  443. return -EOPNOTSUPP;
  444. }
  445. /*
  446. * Many perf core operations (eg. events rotation) operate on a
  447. * single CPU context. This is obvious for CPU PMUs, where one
  448. * expects the same sets of events being observed on all CPUs,
  449. * but can lead to issues for off-core PMUs, where each
  450. * event could be theoretically assigned to a different CPU. To
  451. * mitigate this, we enforce CPU assignment to one, selected
  452. * processor.
  453. */
  454. event->cpu = dmc620_pmu->irq->cpu;
  455. if (event->cpu < 0)
  456. return -EINVAL;
  457. hwc->idx = -1;
  458. if (event->group_leader == event)
  459. return 0;
  460. /*
  461. * We can't atomically disable all HW counters so only one event allowed,
  462. * although software events are acceptable.
  463. */
  464. if (!is_software_event(event->group_leader))
  465. return -EINVAL;
  466. for_each_sibling_event(sibling, event->group_leader) {
  467. if (sibling != event &&
  468. !is_software_event(sibling))
  469. return -EINVAL;
  470. }
  471. return 0;
  472. }
  473. static void dmc620_pmu_read(struct perf_event *event)
  474. {
  475. dmc620_pmu_event_update(event);
  476. }
  477. static void dmc620_pmu_start(struct perf_event *event, int flags)
  478. {
  479. event->hw.state = 0;
  480. dmc620_pmu_event_set_period(event);
  481. dmc620_pmu_enable_counter(event);
  482. }
  483. static void dmc620_pmu_stop(struct perf_event *event, int flags)
  484. {
  485. if (event->hw.state & PERF_HES_STOPPED)
  486. return;
  487. dmc620_pmu_disable_counter(event);
  488. dmc620_pmu_event_update(event);
  489. event->hw.state |= PERF_HES_STOPPED | PERF_HES_UPTODATE;
  490. }
  491. static int dmc620_pmu_add(struct perf_event *event, int flags)
  492. {
  493. struct dmc620_pmu *dmc620_pmu = to_dmc620_pmu(event->pmu);
  494. struct perf_event_attr *attr = &event->attr;
  495. struct hw_perf_event *hwc = &event->hw;
  496. int idx;
  497. u64 reg;
  498. idx = dmc620_get_event_idx(event);
  499. if (idx < 0)
  500. return idx;
  501. hwc->idx = idx;
  502. dmc620_pmu->events[idx] = event;
  503. hwc->state = PERF_HES_STOPPED | PERF_HES_UPTODATE;
  504. reg = ATTR_CFG_GET_FLD(attr, mask);
  505. dmc620_pmu_creg_write(dmc620_pmu,
  506. idx, DMC620_PMU_COUNTERn_MASK_31_00, lower_32_bits(reg));
  507. dmc620_pmu_creg_write(dmc620_pmu,
  508. idx, DMC620_PMU_COUNTERn_MASK_63_32, upper_32_bits(reg));
  509. reg = ATTR_CFG_GET_FLD(attr, match);
  510. dmc620_pmu_creg_write(dmc620_pmu,
  511. idx, DMC620_PMU_COUNTERn_MATCH_31_00, lower_32_bits(reg));
  512. dmc620_pmu_creg_write(dmc620_pmu,
  513. idx, DMC620_PMU_COUNTERn_MATCH_63_32, upper_32_bits(reg));
  514. if (flags & PERF_EF_START)
  515. dmc620_pmu_start(event, PERF_EF_RELOAD);
  516. perf_event_update_userpage(event);
  517. return 0;
  518. }
  519. static void dmc620_pmu_del(struct perf_event *event, int flags)
  520. {
  521. struct dmc620_pmu *dmc620_pmu = to_dmc620_pmu(event->pmu);
  522. struct hw_perf_event *hwc = &event->hw;
  523. int idx = hwc->idx;
  524. dmc620_pmu_stop(event, PERF_EF_UPDATE);
  525. dmc620_pmu->events[idx] = NULL;
  526. clear_bit(idx, dmc620_pmu->used_mask);
  527. perf_event_update_userpage(event);
  528. }
  529. static int dmc620_pmu_cpu_teardown(unsigned int cpu,
  530. struct hlist_node *node)
  531. {
  532. struct dmc620_pmu_irq *irq;
  533. struct dmc620_pmu *dmc620_pmu;
  534. unsigned int target;
  535. irq = hlist_entry_safe(node, struct dmc620_pmu_irq, node);
  536. if (cpu != irq->cpu)
  537. return 0;
  538. target = cpumask_any_but(cpu_online_mask, cpu);
  539. if (target >= nr_cpu_ids)
  540. return 0;
  541. /* We're only reading, but this isn't the place to be involving RCU */
  542. mutex_lock(&dmc620_pmu_node_lock);
  543. list_for_each_entry(dmc620_pmu, &irq->pmus_node, pmus_node)
  544. perf_pmu_migrate_context(&dmc620_pmu->pmu, irq->cpu, target);
  545. mutex_unlock(&dmc620_pmu_node_lock);
  546. WARN_ON(irq_set_affinity(irq->irq_num, cpumask_of(target)));
  547. irq->cpu = target;
  548. return 0;
  549. }
  550. static int dmc620_pmu_device_probe(struct platform_device *pdev)
  551. {
  552. struct dmc620_pmu *dmc620_pmu;
  553. struct resource *res;
  554. char *name;
  555. int irq_num;
  556. int i, ret;
  557. dmc620_pmu = devm_kzalloc(&pdev->dev,
  558. sizeof(struct dmc620_pmu), GFP_KERNEL);
  559. if (!dmc620_pmu)
  560. return -ENOMEM;
  561. platform_set_drvdata(pdev, dmc620_pmu);
  562. dmc620_pmu->pmu = (struct pmu) {
  563. .module = THIS_MODULE,
  564. .parent = &pdev->dev,
  565. .capabilities = PERF_PMU_CAP_NO_EXCLUDE,
  566. .task_ctx_nr = perf_invalid_context,
  567. .event_init = dmc620_pmu_event_init,
  568. .add = dmc620_pmu_add,
  569. .del = dmc620_pmu_del,
  570. .start = dmc620_pmu_start,
  571. .stop = dmc620_pmu_stop,
  572. .read = dmc620_pmu_read,
  573. .attr_groups = dmc620_pmu_attr_groups,
  574. };
  575. dmc620_pmu->base = devm_platform_get_and_ioremap_resource(pdev, 0, &res);
  576. if (IS_ERR(dmc620_pmu->base))
  577. return PTR_ERR(dmc620_pmu->base);
  578. /* Make sure device is reset before enabling interrupt */
  579. for (i = 0; i < DMC620_PMU_MAX_COUNTERS; i++)
  580. dmc620_pmu_creg_write(dmc620_pmu, i, DMC620_PMU_COUNTERn_CONTROL, 0);
  581. writel(0, dmc620_pmu->base + DMC620_PMU_OVERFLOW_STATUS_CLKDIV2);
  582. writel(0, dmc620_pmu->base + DMC620_PMU_OVERFLOW_STATUS_CLK);
  583. irq_num = platform_get_irq(pdev, 0);
  584. if (irq_num < 0)
  585. return irq_num;
  586. ret = dmc620_pmu_get_irq(dmc620_pmu, irq_num);
  587. if (ret)
  588. return ret;
  589. name = devm_kasprintf(&pdev->dev, GFP_KERNEL,
  590. "%s_%llx", DMC620_PMUNAME,
  591. (u64)(res->start >> DMC620_PA_SHIFT));
  592. if (!name) {
  593. dev_err(&pdev->dev,
  594. "Create name failed, PMU @%pa\n", &res->start);
  595. ret = -ENOMEM;
  596. goto out_teardown_dev;
  597. }
  598. ret = perf_pmu_register(&dmc620_pmu->pmu, name, -1);
  599. if (ret)
  600. goto out_teardown_dev;
  601. return 0;
  602. out_teardown_dev:
  603. dmc620_pmu_put_irq(dmc620_pmu);
  604. synchronize_rcu();
  605. return ret;
  606. }
  607. static void dmc620_pmu_device_remove(struct platform_device *pdev)
  608. {
  609. struct dmc620_pmu *dmc620_pmu = platform_get_drvdata(pdev);
  610. dmc620_pmu_put_irq(dmc620_pmu);
  611. /* perf will synchronise RCU before devres can free dmc620_pmu */
  612. perf_pmu_unregister(&dmc620_pmu->pmu);
  613. }
  614. static const struct acpi_device_id dmc620_acpi_match[] = {
  615. { "ARMHD620", 0},
  616. {},
  617. };
  618. MODULE_DEVICE_TABLE(acpi, dmc620_acpi_match);
  619. static struct platform_driver dmc620_pmu_driver = {
  620. .driver = {
  621. .name = DMC620_DRVNAME,
  622. .acpi_match_table = dmc620_acpi_match,
  623. .suppress_bind_attrs = true,
  624. },
  625. .probe = dmc620_pmu_device_probe,
  626. .remove_new = dmc620_pmu_device_remove,
  627. };
  628. static int __init dmc620_pmu_init(void)
  629. {
  630. int ret;
  631. cpuhp_state_num = cpuhp_setup_state_multi(CPUHP_AP_ONLINE_DYN,
  632. DMC620_DRVNAME,
  633. NULL,
  634. dmc620_pmu_cpu_teardown);
  635. if (cpuhp_state_num < 0)
  636. return cpuhp_state_num;
  637. ret = platform_driver_register(&dmc620_pmu_driver);
  638. if (ret)
  639. cpuhp_remove_multi_state(cpuhp_state_num);
  640. return ret;
  641. }
  642. static void __exit dmc620_pmu_exit(void)
  643. {
  644. platform_driver_unregister(&dmc620_pmu_driver);
  645. cpuhp_remove_multi_state(cpuhp_state_num);
  646. }
  647. module_init(dmc620_pmu_init);
  648. module_exit(dmc620_pmu_exit);
  649. MODULE_DESCRIPTION("Perf driver for the ARM DMC-620 memory controller");
  650. MODULE_AUTHOR("Tuan Phan <tuanphan@os.amperecomputing.com");
  651. MODULE_LICENSE("GPL v2");