pinctrl-paris.c 28 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * MediaTek Pinctrl Paris Driver, which implement the vendor per-pin
  4. * bindings for MediaTek SoC.
  5. *
  6. * Copyright (C) 2018 MediaTek Inc.
  7. * Author: Sean Wang <sean.wang@mediatek.com>
  8. * Zhiyong Tao <zhiyong.tao@mediatek.com>
  9. * Hongzhou.Yang <hongzhou.yang@mediatek.com>
  10. */
  11. #include <linux/gpio/driver.h>
  12. #include <linux/module.h>
  13. #include <linux/seq_file.h>
  14. #include <linux/pinctrl/consumer.h>
  15. #include <dt-bindings/pinctrl/mt65xx.h>
  16. #include "pinctrl-paris.h"
  17. #define PINCTRL_PINCTRL_DEV KBUILD_MODNAME
  18. /* Custom pinconf parameters */
  19. #define MTK_PIN_CONFIG_TDSEL (PIN_CONFIG_END + 1)
  20. #define MTK_PIN_CONFIG_RDSEL (PIN_CONFIG_END + 2)
  21. #define MTK_PIN_CONFIG_PU_ADV (PIN_CONFIG_END + 3)
  22. #define MTK_PIN_CONFIG_PD_ADV (PIN_CONFIG_END + 4)
  23. #define MTK_PIN_CONFIG_DRV_ADV (PIN_CONFIG_END + 5)
  24. static const struct pinconf_generic_params mtk_custom_bindings[] = {
  25. {"mediatek,tdsel", MTK_PIN_CONFIG_TDSEL, 0},
  26. {"mediatek,rdsel", MTK_PIN_CONFIG_RDSEL, 0},
  27. {"mediatek,pull-up-adv", MTK_PIN_CONFIG_PU_ADV, 1},
  28. {"mediatek,pull-down-adv", MTK_PIN_CONFIG_PD_ADV, 1},
  29. {"mediatek,drive-strength-adv", MTK_PIN_CONFIG_DRV_ADV, 2},
  30. };
  31. #ifdef CONFIG_DEBUG_FS
  32. static const struct pin_config_item mtk_conf_items[] = {
  33. PCONFDUMP(MTK_PIN_CONFIG_TDSEL, "tdsel", NULL, true),
  34. PCONFDUMP(MTK_PIN_CONFIG_RDSEL, "rdsel", NULL, true),
  35. PCONFDUMP(MTK_PIN_CONFIG_PU_ADV, "pu-adv", NULL, true),
  36. PCONFDUMP(MTK_PIN_CONFIG_PD_ADV, "pd-adv", NULL, true),
  37. PCONFDUMP(MTK_PIN_CONFIG_DRV_ADV, "drive-strength-adv", NULL, true),
  38. };
  39. #endif
  40. static const char * const mtk_gpio_functions[] = {
  41. "func0", "func1", "func2", "func3",
  42. "func4", "func5", "func6", "func7",
  43. "func8", "func9", "func10", "func11",
  44. "func12", "func13", "func14", "func15",
  45. };
  46. /*
  47. * This section supports converting to/from custom MTK_PIN_CONFIG_DRV_ADV
  48. * and standard PIN_CONFIG_DRIVE_STRENGTH_UA pin configs.
  49. *
  50. * The custom value encodes three hardware bits as follows:
  51. *
  52. * | Bits |
  53. * | 2 (E1) | 1 (E0) | 0 (EN) | drive strength (uA)
  54. * ------------------------------------------------
  55. * | x | x | 0 | disabled, use standard drive strength
  56. * -------------------------------------
  57. * | 0 | 0 | 1 | 125 uA
  58. * | 0 | 1 | 1 | 250 uA
  59. * | 1 | 0 | 1 | 500 uA
  60. * | 1 | 1 | 1 | 1000 uA
  61. */
  62. static const int mtk_drv_adv_uA[] = { 125, 250, 500, 1000 };
  63. static int mtk_drv_adv_to_uA(int val)
  64. {
  65. /* This should never happen. */
  66. if (WARN_ON_ONCE(val < 0 || val > 7))
  67. return -EINVAL;
  68. /* Bit 0 simply enables this hardware part */
  69. if (!(val & BIT(0)))
  70. return -EINVAL;
  71. return mtk_drv_adv_uA[(val >> 1)];
  72. }
  73. static int mtk_drv_uA_to_adv(int val)
  74. {
  75. switch (val) {
  76. case 125:
  77. return 0x1;
  78. case 250:
  79. return 0x3;
  80. case 500:
  81. return 0x5;
  82. case 1000:
  83. return 0x7;
  84. }
  85. return -EINVAL;
  86. }
  87. static int mtk_pinmux_gpio_request_enable(struct pinctrl_dev *pctldev,
  88. struct pinctrl_gpio_range *range,
  89. unsigned int pin)
  90. {
  91. struct mtk_pinctrl *hw = pinctrl_dev_get_drvdata(pctldev);
  92. const struct mtk_pin_desc *desc;
  93. desc = (const struct mtk_pin_desc *)&hw->soc->pins[pin];
  94. return mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_MODE,
  95. hw->soc->gpio_m);
  96. }
  97. static int mtk_pinmux_gpio_set_direction(struct pinctrl_dev *pctldev,
  98. struct pinctrl_gpio_range *range,
  99. unsigned int pin, bool input)
  100. {
  101. struct mtk_pinctrl *hw = pinctrl_dev_get_drvdata(pctldev);
  102. const struct mtk_pin_desc *desc;
  103. desc = (const struct mtk_pin_desc *)&hw->soc->pins[pin];
  104. /* hardware would take 0 as input direction */
  105. return mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_DIR, !input);
  106. }
  107. static int mtk_pinconf_get(struct pinctrl_dev *pctldev,
  108. unsigned int pin, unsigned long *config)
  109. {
  110. struct mtk_pinctrl *hw = pinctrl_dev_get_drvdata(pctldev);
  111. u32 param = pinconf_to_config_param(*config);
  112. int pullup, reg, err = -ENOTSUPP, ret = 1;
  113. const struct mtk_pin_desc *desc;
  114. if (pin >= hw->soc->npins)
  115. return -EINVAL;
  116. desc = (const struct mtk_pin_desc *)&hw->soc->pins[pin];
  117. switch (param) {
  118. case PIN_CONFIG_BIAS_DISABLE:
  119. case PIN_CONFIG_BIAS_PULL_UP:
  120. case PIN_CONFIG_BIAS_PULL_DOWN:
  121. if (!hw->soc->bias_get_combo)
  122. break;
  123. err = hw->soc->bias_get_combo(hw, desc, &pullup, &ret);
  124. if (err)
  125. break;
  126. if (ret == MTK_PUPD_SET_R1R0_00)
  127. ret = MTK_DISABLE;
  128. if (param == PIN_CONFIG_BIAS_DISABLE) {
  129. if (ret != MTK_DISABLE)
  130. err = -EINVAL;
  131. } else if (param == PIN_CONFIG_BIAS_PULL_UP) {
  132. if (!pullup || ret == MTK_DISABLE)
  133. err = -EINVAL;
  134. } else if (param == PIN_CONFIG_BIAS_PULL_DOWN) {
  135. if (pullup || ret == MTK_DISABLE)
  136. err = -EINVAL;
  137. }
  138. break;
  139. case PIN_CONFIG_SLEW_RATE:
  140. err = mtk_hw_get_value(hw, desc, PINCTRL_PIN_REG_SR, &ret);
  141. break;
  142. case PIN_CONFIG_INPUT_ENABLE:
  143. err = mtk_hw_get_value(hw, desc, PINCTRL_PIN_REG_IES, &ret);
  144. if (!ret)
  145. err = -EINVAL;
  146. break;
  147. case PIN_CONFIG_OUTPUT:
  148. err = mtk_hw_get_value(hw, desc, PINCTRL_PIN_REG_DIR, &ret);
  149. if (err)
  150. break;
  151. if (!ret) {
  152. err = -EINVAL;
  153. break;
  154. }
  155. err = mtk_hw_get_value(hw, desc, PINCTRL_PIN_REG_DO, &ret);
  156. break;
  157. case PIN_CONFIG_INPUT_SCHMITT_ENABLE:
  158. err = mtk_hw_get_value(hw, desc, PINCTRL_PIN_REG_DIR, &ret);
  159. if (err)
  160. break;
  161. /* return error when in output mode
  162. * because schmitt trigger only work in input mode
  163. */
  164. if (ret) {
  165. err = -EINVAL;
  166. break;
  167. }
  168. err = mtk_hw_get_value(hw, desc, PINCTRL_PIN_REG_SMT, &ret);
  169. if (!ret)
  170. err = -EINVAL;
  171. break;
  172. case PIN_CONFIG_DRIVE_STRENGTH:
  173. if (!hw->soc->drive_get)
  174. break;
  175. if (hw->soc->adv_drive_get) {
  176. err = hw->soc->adv_drive_get(hw, desc, &ret);
  177. if (!err) {
  178. err = mtk_drv_adv_to_uA(ret);
  179. if (err > 0) {
  180. /* PIN_CONFIG_DRIVE_STRENGTH_UA used */
  181. err = -EINVAL;
  182. break;
  183. }
  184. }
  185. }
  186. err = hw->soc->drive_get(hw, desc, &ret);
  187. break;
  188. case PIN_CONFIG_DRIVE_STRENGTH_UA:
  189. if (!hw->soc->adv_drive_get)
  190. break;
  191. err = hw->soc->adv_drive_get(hw, desc, &ret);
  192. if (err)
  193. break;
  194. err = mtk_drv_adv_to_uA(ret);
  195. if (err < 0)
  196. break;
  197. ret = err;
  198. err = 0;
  199. break;
  200. case MTK_PIN_CONFIG_TDSEL:
  201. case MTK_PIN_CONFIG_RDSEL:
  202. reg = (param == MTK_PIN_CONFIG_TDSEL) ?
  203. PINCTRL_PIN_REG_TDSEL : PINCTRL_PIN_REG_RDSEL;
  204. err = mtk_hw_get_value(hw, desc, reg, &ret);
  205. break;
  206. case MTK_PIN_CONFIG_PU_ADV:
  207. case MTK_PIN_CONFIG_PD_ADV:
  208. if (!hw->soc->adv_pull_get)
  209. break;
  210. pullup = param == MTK_PIN_CONFIG_PU_ADV;
  211. err = hw->soc->adv_pull_get(hw, desc, pullup, &ret);
  212. break;
  213. case MTK_PIN_CONFIG_DRV_ADV:
  214. if (!hw->soc->adv_drive_get)
  215. break;
  216. err = hw->soc->adv_drive_get(hw, desc, &ret);
  217. break;
  218. }
  219. if (!err)
  220. *config = pinconf_to_config_packed(param, ret);
  221. return err;
  222. }
  223. static int mtk_pinconf_set(struct pinctrl_dev *pctldev, unsigned int pin,
  224. enum pin_config_param param, u32 arg)
  225. {
  226. struct mtk_pinctrl *hw = pinctrl_dev_get_drvdata(pctldev);
  227. const struct mtk_pin_desc *desc;
  228. int err = -ENOTSUPP;
  229. u32 reg;
  230. if (pin >= hw->soc->npins)
  231. return -EINVAL;
  232. desc = (const struct mtk_pin_desc *)&hw->soc->pins[pin];
  233. switch ((u32)param) {
  234. case PIN_CONFIG_BIAS_DISABLE:
  235. if (!hw->soc->bias_set_combo)
  236. break;
  237. err = hw->soc->bias_set_combo(hw, desc, 0, MTK_DISABLE);
  238. break;
  239. case PIN_CONFIG_BIAS_PULL_UP:
  240. if (!hw->soc->bias_set_combo)
  241. break;
  242. err = hw->soc->bias_set_combo(hw, desc, 1, arg);
  243. break;
  244. case PIN_CONFIG_BIAS_PULL_DOWN:
  245. if (!hw->soc->bias_set_combo)
  246. break;
  247. err = hw->soc->bias_set_combo(hw, desc, 0, arg);
  248. break;
  249. case PIN_CONFIG_INPUT_ENABLE:
  250. /* regard all non-zero value as enable */
  251. err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_IES, !!arg);
  252. break;
  253. case PIN_CONFIG_SLEW_RATE:
  254. /* regard all non-zero value as enable */
  255. err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_SR, !!arg);
  256. break;
  257. case PIN_CONFIG_OUTPUT:
  258. err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_DO,
  259. arg);
  260. if (err)
  261. break;
  262. err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_DIR,
  263. MTK_OUTPUT);
  264. break;
  265. case PIN_CONFIG_INPUT_SCHMITT:
  266. case PIN_CONFIG_INPUT_SCHMITT_ENABLE:
  267. /* arg = 1: Input mode & SMT enable ;
  268. * arg = 0: Output mode & SMT disable
  269. */
  270. err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_DIR, !arg);
  271. if (err)
  272. break;
  273. err = mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_SMT, !!arg);
  274. break;
  275. case PIN_CONFIG_DRIVE_STRENGTH:
  276. if (!hw->soc->drive_set)
  277. break;
  278. err = hw->soc->drive_set(hw, desc, arg);
  279. break;
  280. case PIN_CONFIG_DRIVE_STRENGTH_UA:
  281. if (!hw->soc->adv_drive_set)
  282. break;
  283. err = mtk_drv_uA_to_adv(arg);
  284. if (err < 0)
  285. break;
  286. err = hw->soc->adv_drive_set(hw, desc, err);
  287. break;
  288. case MTK_PIN_CONFIG_TDSEL:
  289. case MTK_PIN_CONFIG_RDSEL:
  290. reg = (param == MTK_PIN_CONFIG_TDSEL) ?
  291. PINCTRL_PIN_REG_TDSEL : PINCTRL_PIN_REG_RDSEL;
  292. err = mtk_hw_set_value(hw, desc, reg, arg);
  293. break;
  294. case MTK_PIN_CONFIG_PU_ADV:
  295. case MTK_PIN_CONFIG_PD_ADV:
  296. if (!hw->soc->adv_pull_set)
  297. break;
  298. err = hw->soc->adv_pull_set(hw, desc,
  299. (param == MTK_PIN_CONFIG_PU_ADV),
  300. arg);
  301. break;
  302. case MTK_PIN_CONFIG_DRV_ADV:
  303. if (!hw->soc->adv_drive_set)
  304. break;
  305. err = hw->soc->adv_drive_set(hw, desc, arg);
  306. break;
  307. }
  308. return err;
  309. }
  310. static struct mtk_pinctrl_group *
  311. mtk_pctrl_find_group_by_pin(struct mtk_pinctrl *hw, u32 pin)
  312. {
  313. int i;
  314. for (i = 0; i < hw->soc->ngrps; i++) {
  315. struct mtk_pinctrl_group *grp = hw->groups + i;
  316. if (grp->pin == pin)
  317. return grp;
  318. }
  319. return NULL;
  320. }
  321. static const struct mtk_func_desc *
  322. mtk_pctrl_find_function_by_pin(struct mtk_pinctrl *hw, u32 pin_num, u32 fnum)
  323. {
  324. const struct mtk_pin_desc *pin = hw->soc->pins + pin_num;
  325. const struct mtk_func_desc *func = pin->funcs;
  326. while (func && func->name) {
  327. if (func->muxval == fnum)
  328. return func;
  329. func++;
  330. }
  331. return NULL;
  332. }
  333. static bool mtk_pctrl_is_function_valid(struct mtk_pinctrl *hw, u32 pin_num,
  334. u32 fnum)
  335. {
  336. int i;
  337. for (i = 0; i < hw->soc->npins; i++) {
  338. const struct mtk_pin_desc *pin = hw->soc->pins + i;
  339. if (pin->number == pin_num) {
  340. const struct mtk_func_desc *func = pin->funcs;
  341. while (func && func->name) {
  342. if (func->muxval == fnum)
  343. return true;
  344. func++;
  345. }
  346. break;
  347. }
  348. }
  349. return false;
  350. }
  351. static int mtk_pctrl_dt_node_to_map_func(struct mtk_pinctrl *pctl,
  352. u32 pin, u32 fnum,
  353. struct mtk_pinctrl_group *grp,
  354. struct pinctrl_map **map,
  355. unsigned *reserved_maps,
  356. unsigned *num_maps)
  357. {
  358. bool ret;
  359. if (*num_maps == *reserved_maps)
  360. return -ENOSPC;
  361. (*map)[*num_maps].type = PIN_MAP_TYPE_MUX_GROUP;
  362. (*map)[*num_maps].data.mux.group = grp->name;
  363. ret = mtk_pctrl_is_function_valid(pctl, pin, fnum);
  364. if (!ret) {
  365. dev_err(pctl->dev, "invalid function %d on pin %d .\n",
  366. fnum, pin);
  367. return -EINVAL;
  368. }
  369. (*map)[*num_maps].data.mux.function = mtk_gpio_functions[fnum];
  370. (*num_maps)++;
  371. return 0;
  372. }
  373. static int mtk_pctrl_dt_subnode_to_map(struct pinctrl_dev *pctldev,
  374. struct device_node *node,
  375. struct pinctrl_map **map,
  376. unsigned *reserved_maps,
  377. unsigned *num_maps)
  378. {
  379. struct mtk_pinctrl *hw = pinctrl_dev_get_drvdata(pctldev);
  380. int num_pins, num_funcs, maps_per_pin, i, err;
  381. struct mtk_pinctrl_group *grp;
  382. unsigned int num_configs;
  383. bool has_config = false;
  384. unsigned long *configs;
  385. u32 pinfunc, pin, func;
  386. struct property *pins;
  387. unsigned reserve = 0;
  388. pins = of_find_property(node, "pinmux", NULL);
  389. if (!pins) {
  390. dev_err(hw->dev, "missing pins property in node %pOFn .\n",
  391. node);
  392. return -EINVAL;
  393. }
  394. err = pinconf_generic_parse_dt_config(node, pctldev, &configs,
  395. &num_configs);
  396. if (err)
  397. return err;
  398. if (num_configs)
  399. has_config = true;
  400. num_pins = pins->length / sizeof(u32);
  401. num_funcs = num_pins;
  402. maps_per_pin = 0;
  403. if (num_funcs)
  404. maps_per_pin++;
  405. if (has_config && num_pins >= 1)
  406. maps_per_pin++;
  407. if (!num_pins || !maps_per_pin) {
  408. err = -EINVAL;
  409. goto exit;
  410. }
  411. reserve = num_pins * maps_per_pin;
  412. err = pinctrl_utils_reserve_map(pctldev, map, reserved_maps, num_maps,
  413. reserve);
  414. if (err < 0)
  415. goto exit;
  416. for (i = 0; i < num_pins; i++) {
  417. err = of_property_read_u32_index(node, "pinmux", i, &pinfunc);
  418. if (err)
  419. goto exit;
  420. pin = MTK_GET_PIN_NO(pinfunc);
  421. func = MTK_GET_PIN_FUNC(pinfunc);
  422. if (pin >= hw->soc->npins ||
  423. func >= ARRAY_SIZE(mtk_gpio_functions)) {
  424. dev_err(hw->dev, "invalid pins value.\n");
  425. err = -EINVAL;
  426. goto exit;
  427. }
  428. grp = mtk_pctrl_find_group_by_pin(hw, pin);
  429. if (!grp) {
  430. dev_err(hw->dev, "unable to match pin %d to group\n",
  431. pin);
  432. err = -EINVAL;
  433. goto exit;
  434. }
  435. err = mtk_pctrl_dt_node_to_map_func(hw, pin, func, grp, map,
  436. reserved_maps, num_maps);
  437. if (err < 0)
  438. goto exit;
  439. if (has_config) {
  440. err = pinctrl_utils_add_map_configs(pctldev, map,
  441. reserved_maps,
  442. num_maps,
  443. grp->name,
  444. configs,
  445. num_configs,
  446. PIN_MAP_TYPE_CONFIGS_GROUP);
  447. if (err < 0)
  448. goto exit;
  449. }
  450. }
  451. err = 0;
  452. exit:
  453. kfree(configs);
  454. return err;
  455. }
  456. static int mtk_pctrl_dt_node_to_map(struct pinctrl_dev *pctldev,
  457. struct device_node *np_config,
  458. struct pinctrl_map **map,
  459. unsigned *num_maps)
  460. {
  461. unsigned reserved_maps;
  462. int ret;
  463. *map = NULL;
  464. *num_maps = 0;
  465. reserved_maps = 0;
  466. for_each_child_of_node_scoped(np_config, np) {
  467. ret = mtk_pctrl_dt_subnode_to_map(pctldev, np, map,
  468. &reserved_maps,
  469. num_maps);
  470. if (ret < 0) {
  471. pinctrl_utils_free_map(pctldev, *map, *num_maps);
  472. return ret;
  473. }
  474. }
  475. return 0;
  476. }
  477. static int mtk_pctrl_get_groups_count(struct pinctrl_dev *pctldev)
  478. {
  479. struct mtk_pinctrl *hw = pinctrl_dev_get_drvdata(pctldev);
  480. return hw->soc->ngrps;
  481. }
  482. static const char *mtk_pctrl_get_group_name(struct pinctrl_dev *pctldev,
  483. unsigned group)
  484. {
  485. struct mtk_pinctrl *hw = pinctrl_dev_get_drvdata(pctldev);
  486. return hw->groups[group].name;
  487. }
  488. static int mtk_pctrl_get_group_pins(struct pinctrl_dev *pctldev,
  489. unsigned group, const unsigned **pins,
  490. unsigned *num_pins)
  491. {
  492. struct mtk_pinctrl *hw = pinctrl_dev_get_drvdata(pctldev);
  493. *pins = (unsigned *)&hw->groups[group].pin;
  494. *num_pins = 1;
  495. return 0;
  496. }
  497. static int mtk_hw_get_value_wrap(struct mtk_pinctrl *hw, unsigned int gpio, int field)
  498. {
  499. const struct mtk_pin_desc *desc;
  500. int value, err;
  501. if (gpio >= hw->soc->npins)
  502. return -EINVAL;
  503. desc = (const struct mtk_pin_desc *)&hw->soc->pins[gpio];
  504. err = mtk_hw_get_value(hw, desc, field, &value);
  505. if (err)
  506. return err;
  507. return value;
  508. }
  509. #define mtk_pctrl_get_pinmux(hw, gpio) \
  510. mtk_hw_get_value_wrap(hw, gpio, PINCTRL_PIN_REG_MODE)
  511. #define mtk_pctrl_get_direction(hw, gpio) \
  512. mtk_hw_get_value_wrap(hw, gpio, PINCTRL_PIN_REG_DIR)
  513. #define mtk_pctrl_get_out(hw, gpio) \
  514. mtk_hw_get_value_wrap(hw, gpio, PINCTRL_PIN_REG_DO)
  515. #define mtk_pctrl_get_in(hw, gpio) \
  516. mtk_hw_get_value_wrap(hw, gpio, PINCTRL_PIN_REG_DI)
  517. #define mtk_pctrl_get_smt(hw, gpio) \
  518. mtk_hw_get_value_wrap(hw, gpio, PINCTRL_PIN_REG_SMT)
  519. #define mtk_pctrl_get_ies(hw, gpio) \
  520. mtk_hw_get_value_wrap(hw, gpio, PINCTRL_PIN_REG_IES)
  521. #define mtk_pctrl_get_driving(hw, gpio) \
  522. mtk_hw_get_value_wrap(hw, gpio, PINCTRL_PIN_REG_DRV)
  523. ssize_t mtk_pctrl_show_one_pin(struct mtk_pinctrl *hw,
  524. unsigned int gpio, char *buf, unsigned int buf_len)
  525. {
  526. int pinmux, pullup = 0, pullen = 0, len = 0, r1 = -1, r0 = -1, rsel = -1;
  527. const struct mtk_pin_desc *desc;
  528. u32 try_all_type = 0;
  529. if (gpio >= hw->soc->npins)
  530. return -EINVAL;
  531. if (mtk_is_virt_gpio(hw, gpio))
  532. return -EINVAL;
  533. desc = (const struct mtk_pin_desc *)&hw->soc->pins[gpio];
  534. pinmux = mtk_pctrl_get_pinmux(hw, gpio);
  535. if (pinmux >= hw->soc->nfuncs)
  536. pinmux -= hw->soc->nfuncs;
  537. mtk_pinconf_bias_get_combo(hw, desc, &pullup, &pullen);
  538. if (hw->soc->pull_type)
  539. try_all_type = hw->soc->pull_type[desc->number];
  540. if (hw->rsel_si_unit && (try_all_type & MTK_PULL_RSEL_TYPE)) {
  541. rsel = pullen;
  542. pullen = 1;
  543. } else {
  544. /* Case for: R1R0 */
  545. if (pullen == MTK_PUPD_SET_R1R0_00) {
  546. pullen = 0;
  547. r1 = 0;
  548. r0 = 0;
  549. } else if (pullen == MTK_PUPD_SET_R1R0_01) {
  550. pullen = 1;
  551. r1 = 0;
  552. r0 = 1;
  553. } else if (pullen == MTK_PUPD_SET_R1R0_10) {
  554. pullen = 1;
  555. r1 = 1;
  556. r0 = 0;
  557. } else if (pullen == MTK_PUPD_SET_R1R0_11) {
  558. pullen = 1;
  559. r1 = 1;
  560. r0 = 1;
  561. }
  562. /* Case for: RSEL */
  563. if (pullen >= MTK_PULL_SET_RSEL_000 &&
  564. pullen <= MTK_PULL_SET_RSEL_111) {
  565. rsel = pullen - MTK_PULL_SET_RSEL_000;
  566. pullen = 1;
  567. }
  568. }
  569. len += scnprintf(buf + len, buf_len - len,
  570. "%03d: %1d%1d%1d%1d%02d%1d%1d%1d%1d",
  571. gpio,
  572. pinmux,
  573. mtk_pctrl_get_direction(hw, gpio),
  574. mtk_pctrl_get_out(hw, gpio),
  575. mtk_pctrl_get_in(hw, gpio),
  576. mtk_pctrl_get_driving(hw, gpio),
  577. mtk_pctrl_get_smt(hw, gpio),
  578. mtk_pctrl_get_ies(hw, gpio),
  579. pullen,
  580. pullup);
  581. if (r1 != -1)
  582. len += scnprintf(buf + len, buf_len - len, " (%1d %1d)", r1, r0);
  583. else if (rsel != -1)
  584. len += scnprintf(buf + len, buf_len - len, " (%1d)", rsel);
  585. return len;
  586. }
  587. EXPORT_SYMBOL_GPL(mtk_pctrl_show_one_pin);
  588. #define PIN_DBG_BUF_SZ 96
  589. static void mtk_pctrl_dbg_show(struct pinctrl_dev *pctldev, struct seq_file *s,
  590. unsigned int gpio)
  591. {
  592. struct mtk_pinctrl *hw = pinctrl_dev_get_drvdata(pctldev);
  593. char buf[PIN_DBG_BUF_SZ] = { 0 };
  594. (void)mtk_pctrl_show_one_pin(hw, gpio, buf, PIN_DBG_BUF_SZ);
  595. seq_printf(s, "%s", buf);
  596. }
  597. static const struct pinctrl_ops mtk_pctlops = {
  598. .dt_node_to_map = mtk_pctrl_dt_node_to_map,
  599. .dt_free_map = pinctrl_utils_free_map,
  600. .get_groups_count = mtk_pctrl_get_groups_count,
  601. .get_group_name = mtk_pctrl_get_group_name,
  602. .get_group_pins = mtk_pctrl_get_group_pins,
  603. .pin_dbg_show = mtk_pctrl_dbg_show,
  604. };
  605. static int mtk_pmx_get_funcs_cnt(struct pinctrl_dev *pctldev)
  606. {
  607. return ARRAY_SIZE(mtk_gpio_functions);
  608. }
  609. static const char *mtk_pmx_get_func_name(struct pinctrl_dev *pctldev,
  610. unsigned selector)
  611. {
  612. return mtk_gpio_functions[selector];
  613. }
  614. static int mtk_pmx_get_func_groups(struct pinctrl_dev *pctldev,
  615. unsigned function,
  616. const char * const **groups,
  617. unsigned * const num_groups)
  618. {
  619. struct mtk_pinctrl *hw = pinctrl_dev_get_drvdata(pctldev);
  620. *groups = hw->grp_names;
  621. *num_groups = hw->soc->ngrps;
  622. return 0;
  623. }
  624. static int mtk_pmx_set_mux(struct pinctrl_dev *pctldev,
  625. unsigned function,
  626. unsigned group)
  627. {
  628. struct mtk_pinctrl *hw = pinctrl_dev_get_drvdata(pctldev);
  629. struct mtk_pinctrl_group *grp = hw->groups + group;
  630. const struct mtk_func_desc *desc_func;
  631. const struct mtk_pin_desc *desc;
  632. bool ret;
  633. ret = mtk_pctrl_is_function_valid(hw, grp->pin, function);
  634. if (!ret) {
  635. dev_err(hw->dev, "invalid function %d on group %d .\n",
  636. function, group);
  637. return -EINVAL;
  638. }
  639. desc_func = mtk_pctrl_find_function_by_pin(hw, grp->pin, function);
  640. if (!desc_func)
  641. return -EINVAL;
  642. desc = (const struct mtk_pin_desc *)&hw->soc->pins[grp->pin];
  643. return mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_MODE, desc_func->muxval);
  644. }
  645. static const struct pinmux_ops mtk_pmxops = {
  646. .get_functions_count = mtk_pmx_get_funcs_cnt,
  647. .get_function_name = mtk_pmx_get_func_name,
  648. .get_function_groups = mtk_pmx_get_func_groups,
  649. .set_mux = mtk_pmx_set_mux,
  650. .gpio_set_direction = mtk_pinmux_gpio_set_direction,
  651. .gpio_request_enable = mtk_pinmux_gpio_request_enable,
  652. };
  653. static int mtk_pconf_group_get(struct pinctrl_dev *pctldev, unsigned group,
  654. unsigned long *config)
  655. {
  656. struct mtk_pinctrl *hw = pinctrl_dev_get_drvdata(pctldev);
  657. struct mtk_pinctrl_group *grp = &hw->groups[group];
  658. /* One pin per group only */
  659. return mtk_pinconf_get(pctldev, grp->pin, config);
  660. }
  661. static int mtk_pconf_group_set(struct pinctrl_dev *pctldev, unsigned group,
  662. unsigned long *configs, unsigned num_configs)
  663. {
  664. struct mtk_pinctrl *hw = pinctrl_dev_get_drvdata(pctldev);
  665. struct mtk_pinctrl_group *grp = &hw->groups[group];
  666. bool drive_strength_uA_found = false;
  667. bool adv_drve_strength_found = false;
  668. int i, ret;
  669. for (i = 0; i < num_configs; i++) {
  670. ret = mtk_pinconf_set(pctldev, grp->pin,
  671. pinconf_to_config_param(configs[i]),
  672. pinconf_to_config_argument(configs[i]));
  673. if (ret < 0)
  674. return ret;
  675. if (pinconf_to_config_param(configs[i]) == PIN_CONFIG_DRIVE_STRENGTH_UA)
  676. drive_strength_uA_found = true;
  677. if (pinconf_to_config_param(configs[i]) == MTK_PIN_CONFIG_DRV_ADV)
  678. adv_drve_strength_found = true;
  679. }
  680. /*
  681. * Disable advanced drive strength mode if drive-strength-microamp
  682. * is not set. However, mediatek,drive-strength-adv takes precedence
  683. * as its value can explicitly request the mode be enabled or not.
  684. */
  685. if (hw->soc->adv_drive_set && !drive_strength_uA_found &&
  686. !adv_drve_strength_found)
  687. hw->soc->adv_drive_set(hw, &hw->soc->pins[grp->pin], 0);
  688. return 0;
  689. }
  690. static const struct pinconf_ops mtk_confops = {
  691. .pin_config_get = mtk_pinconf_get,
  692. .pin_config_group_get = mtk_pconf_group_get,
  693. .pin_config_group_set = mtk_pconf_group_set,
  694. .is_generic = true,
  695. };
  696. static struct pinctrl_desc mtk_desc = {
  697. .name = PINCTRL_PINCTRL_DEV,
  698. .pctlops = &mtk_pctlops,
  699. .pmxops = &mtk_pmxops,
  700. .confops = &mtk_confops,
  701. .owner = THIS_MODULE,
  702. };
  703. static int mtk_gpio_get_direction(struct gpio_chip *chip, unsigned int gpio)
  704. {
  705. struct mtk_pinctrl *hw = gpiochip_get_data(chip);
  706. const struct mtk_pin_desc *desc;
  707. int value, err;
  708. if (gpio >= hw->soc->npins)
  709. return -EINVAL;
  710. /*
  711. * "Virtual" GPIOs are always and only used for interrupts
  712. * Since they are only used for interrupts, they are always inputs
  713. */
  714. if (mtk_is_virt_gpio(hw, gpio))
  715. return 1;
  716. desc = (const struct mtk_pin_desc *)&hw->soc->pins[gpio];
  717. err = mtk_hw_get_value(hw, desc, PINCTRL_PIN_REG_DIR, &value);
  718. if (err)
  719. return err;
  720. if (value)
  721. return GPIO_LINE_DIRECTION_OUT;
  722. return GPIO_LINE_DIRECTION_IN;
  723. }
  724. static int mtk_gpio_get(struct gpio_chip *chip, unsigned int gpio)
  725. {
  726. struct mtk_pinctrl *hw = gpiochip_get_data(chip);
  727. const struct mtk_pin_desc *desc;
  728. int value, err;
  729. if (gpio >= hw->soc->npins)
  730. return -EINVAL;
  731. desc = (const struct mtk_pin_desc *)&hw->soc->pins[gpio];
  732. err = mtk_hw_get_value(hw, desc, PINCTRL_PIN_REG_DI, &value);
  733. if (err)
  734. return err;
  735. return !!value;
  736. }
  737. static void mtk_gpio_set(struct gpio_chip *chip, unsigned int gpio, int value)
  738. {
  739. struct mtk_pinctrl *hw = gpiochip_get_data(chip);
  740. const struct mtk_pin_desc *desc;
  741. if (gpio >= hw->soc->npins)
  742. return;
  743. desc = (const struct mtk_pin_desc *)&hw->soc->pins[gpio];
  744. mtk_hw_set_value(hw, desc, PINCTRL_PIN_REG_DO, !!value);
  745. }
  746. static int mtk_gpio_direction_input(struct gpio_chip *chip, unsigned int gpio)
  747. {
  748. struct mtk_pinctrl *hw = gpiochip_get_data(chip);
  749. if (gpio >= hw->soc->npins)
  750. return -EINVAL;
  751. return pinctrl_gpio_direction_input(chip, gpio);
  752. }
  753. static int mtk_gpio_direction_output(struct gpio_chip *chip, unsigned int gpio,
  754. int value)
  755. {
  756. struct mtk_pinctrl *hw = gpiochip_get_data(chip);
  757. if (gpio >= hw->soc->npins)
  758. return -EINVAL;
  759. mtk_gpio_set(chip, gpio, value);
  760. return pinctrl_gpio_direction_output(chip, gpio);
  761. }
  762. static int mtk_gpio_to_irq(struct gpio_chip *chip, unsigned int offset)
  763. {
  764. struct mtk_pinctrl *hw = gpiochip_get_data(chip);
  765. const struct mtk_pin_desc *desc;
  766. if (!hw->eint)
  767. return -ENOTSUPP;
  768. desc = (const struct mtk_pin_desc *)&hw->soc->pins[offset];
  769. if (desc->eint.eint_n == EINT_NA)
  770. return -ENOTSUPP;
  771. return mtk_eint_find_irq(hw->eint, desc->eint.eint_n);
  772. }
  773. static int mtk_gpio_set_config(struct gpio_chip *chip, unsigned int offset,
  774. unsigned long config)
  775. {
  776. struct mtk_pinctrl *hw = gpiochip_get_data(chip);
  777. const struct mtk_pin_desc *desc;
  778. u32 debounce;
  779. desc = (const struct mtk_pin_desc *)&hw->soc->pins[offset];
  780. if (!hw->eint ||
  781. pinconf_to_config_param(config) != PIN_CONFIG_INPUT_DEBOUNCE ||
  782. desc->eint.eint_n == EINT_NA)
  783. return -ENOTSUPP;
  784. debounce = pinconf_to_config_argument(config);
  785. return mtk_eint_set_debounce(hw->eint, desc->eint.eint_n, debounce);
  786. }
  787. static int mtk_build_gpiochip(struct mtk_pinctrl *hw)
  788. {
  789. struct gpio_chip *chip = &hw->chip;
  790. int ret;
  791. chip->label = PINCTRL_PINCTRL_DEV;
  792. chip->parent = hw->dev;
  793. chip->request = gpiochip_generic_request;
  794. chip->free = gpiochip_generic_free;
  795. chip->get_direction = mtk_gpio_get_direction;
  796. chip->direction_input = mtk_gpio_direction_input;
  797. chip->direction_output = mtk_gpio_direction_output;
  798. chip->get = mtk_gpio_get;
  799. chip->set = mtk_gpio_set;
  800. chip->to_irq = mtk_gpio_to_irq;
  801. chip->set_config = mtk_gpio_set_config;
  802. chip->base = -1;
  803. chip->ngpio = hw->soc->npins;
  804. ret = gpiochip_add_data(chip, hw);
  805. if (ret < 0)
  806. return ret;
  807. return 0;
  808. }
  809. static int mtk_pctrl_build_state(struct platform_device *pdev)
  810. {
  811. struct mtk_pinctrl *hw = platform_get_drvdata(pdev);
  812. int i;
  813. /* Allocate groups */
  814. hw->groups = devm_kmalloc_array(&pdev->dev, hw->soc->ngrps,
  815. sizeof(*hw->groups), GFP_KERNEL);
  816. if (!hw->groups)
  817. return -ENOMEM;
  818. /* We assume that one pin is one group, use pin name as group name. */
  819. hw->grp_names = devm_kmalloc_array(&pdev->dev, hw->soc->ngrps,
  820. sizeof(*hw->grp_names), GFP_KERNEL);
  821. if (!hw->grp_names)
  822. return -ENOMEM;
  823. for (i = 0; i < hw->soc->npins; i++) {
  824. const struct mtk_pin_desc *pin = hw->soc->pins + i;
  825. struct mtk_pinctrl_group *group = hw->groups + i;
  826. group->name = pin->name;
  827. group->pin = pin->number;
  828. hw->grp_names[i] = pin->name;
  829. }
  830. return 0;
  831. }
  832. int mtk_paris_pinctrl_probe(struct platform_device *pdev)
  833. {
  834. struct device *dev = &pdev->dev;
  835. struct pinctrl_pin_desc *pins;
  836. struct mtk_pinctrl *hw;
  837. int err, i;
  838. hw = devm_kzalloc(&pdev->dev, sizeof(*hw), GFP_KERNEL);
  839. if (!hw)
  840. return -ENOMEM;
  841. platform_set_drvdata(pdev, hw);
  842. hw->soc = device_get_match_data(dev);
  843. if (!hw->soc)
  844. return -ENOENT;
  845. hw->dev = &pdev->dev;
  846. if (!hw->soc->nbase_names)
  847. return dev_err_probe(dev, -EINVAL,
  848. "SoC should be assigned at least one register base\n");
  849. hw->base = devm_kmalloc_array(&pdev->dev, hw->soc->nbase_names,
  850. sizeof(*hw->base), GFP_KERNEL);
  851. if (!hw->base)
  852. return -ENOMEM;
  853. for (i = 0; i < hw->soc->nbase_names; i++) {
  854. hw->base[i] = devm_platform_ioremap_resource_byname(pdev,
  855. hw->soc->base_names[i]);
  856. if (IS_ERR(hw->base[i]))
  857. return PTR_ERR(hw->base[i]);
  858. }
  859. hw->nbase = hw->soc->nbase_names;
  860. hw->rsel_si_unit = of_property_read_bool(hw->dev->of_node,
  861. "mediatek,rsel-resistance-in-si-unit");
  862. spin_lock_init(&hw->lock);
  863. err = mtk_pctrl_build_state(pdev);
  864. if (err)
  865. return dev_err_probe(dev, err, "build state failed\n");
  866. /* Copy from internal struct mtk_pin_desc to register to the core */
  867. pins = devm_kmalloc_array(&pdev->dev, hw->soc->npins, sizeof(*pins),
  868. GFP_KERNEL);
  869. if (!pins)
  870. return -ENOMEM;
  871. for (i = 0; i < hw->soc->npins; i++) {
  872. pins[i].number = hw->soc->pins[i].number;
  873. pins[i].name = hw->soc->pins[i].name;
  874. }
  875. /* Setup pins descriptions per SoC types */
  876. mtk_desc.pins = (const struct pinctrl_pin_desc *)pins;
  877. mtk_desc.npins = hw->soc->npins;
  878. mtk_desc.num_custom_params = ARRAY_SIZE(mtk_custom_bindings);
  879. mtk_desc.custom_params = mtk_custom_bindings;
  880. #ifdef CONFIG_DEBUG_FS
  881. mtk_desc.custom_conf_items = mtk_conf_items;
  882. #endif
  883. err = devm_pinctrl_register_and_init(&pdev->dev, &mtk_desc, hw,
  884. &hw->pctrl);
  885. if (err)
  886. return err;
  887. err = pinctrl_enable(hw->pctrl);
  888. if (err)
  889. return err;
  890. err = mtk_build_eint(hw, pdev);
  891. if (err)
  892. dev_warn(&pdev->dev,
  893. "Failed to add EINT, but pinctrl still can work\n");
  894. /* Build gpiochip should be after pinctrl_enable is done */
  895. err = mtk_build_gpiochip(hw);
  896. if (err)
  897. return dev_err_probe(dev, err, "Failed to add gpio_chip\n");
  898. platform_set_drvdata(pdev, hw);
  899. return 0;
  900. }
  901. EXPORT_SYMBOL_GPL(mtk_paris_pinctrl_probe);
  902. static int mtk_paris_pinctrl_suspend(struct device *device)
  903. {
  904. struct mtk_pinctrl *pctl = dev_get_drvdata(device);
  905. return mtk_eint_do_suspend(pctl->eint);
  906. }
  907. static int mtk_paris_pinctrl_resume(struct device *device)
  908. {
  909. struct mtk_pinctrl *pctl = dev_get_drvdata(device);
  910. return mtk_eint_do_resume(pctl->eint);
  911. }
  912. EXPORT_GPL_DEV_SLEEP_PM_OPS(mtk_paris_pinctrl_pm_ops) = {
  913. NOIRQ_SYSTEM_SLEEP_PM_OPS(mtk_paris_pinctrl_suspend, mtk_paris_pinctrl_resume)
  914. };
  915. MODULE_LICENSE("GPL v2");
  916. MODULE_DESCRIPTION("MediaTek Pinctrl Common Driver V2 Paris");