pwm-microchip-core.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * corePWM driver for Microchip "soft" FPGA IP cores.
  4. *
  5. * Copyright (c) 2021-2023 Microchip Corporation. All rights reserved.
  6. * Author: Conor Dooley <conor.dooley@microchip.com>
  7. * Documentation:
  8. * https://www.microsemi.com/document-portal/doc_download/1245275-corepwm-hb
  9. *
  10. * Limitations:
  11. * - If the IP block is configured without "shadow registers", all register
  12. * writes will take effect immediately, causing glitches on the output.
  13. * If shadow registers *are* enabled, setting the "SYNC_UPDATE" register
  14. * notifies the core that it needs to update the registers defining the
  15. * waveform from the contents of the "shadow registers". Otherwise, changes
  16. * will take effective immediately, even for those channels.
  17. * As setting the period/duty cycle takes 4 register writes, there is a window
  18. * in which this races against the start of a new period.
  19. * - The IP block has no concept of a duty cycle, only rising/falling edges of
  20. * the waveform. Unfortunately, if the rising & falling edges registers have
  21. * the same value written to them the IP block will do whichever of a rising
  22. * or a falling edge is possible. I.E. a 50% waveform at twice the requested
  23. * period. Therefore to get a 0% waveform, the output is set the max high/low
  24. * time depending on polarity.
  25. * If the duty cycle is 0%, and the requested period is less than the
  26. * available period resolution, this will manifest as a ~100% waveform (with
  27. * some output glitches) rather than 50%.
  28. * - The PWM period is set for the whole IP block not per channel. The driver
  29. * will only change the period if no other PWM output is enabled.
  30. */
  31. #include <linux/clk.h>
  32. #include <linux/delay.h>
  33. #include <linux/err.h>
  34. #include <linux/io.h>
  35. #include <linux/ktime.h>
  36. #include <linux/math.h>
  37. #include <linux/module.h>
  38. #include <linux/mutex.h>
  39. #include <linux/of.h>
  40. #include <linux/platform_device.h>
  41. #include <linux/pwm.h>
  42. #define MCHPCOREPWM_PRESCALE_MAX 0xff
  43. #define MCHPCOREPWM_PERIOD_STEPS_MAX 0xfe
  44. #define MCHPCOREPWM_PERIOD_MAX 0xff00
  45. #define MCHPCOREPWM_PRESCALE 0x00
  46. #define MCHPCOREPWM_PERIOD 0x04
  47. #define MCHPCOREPWM_EN(i) (0x08 + 0x04 * (i)) /* 0x08, 0x0c */
  48. #define MCHPCOREPWM_POSEDGE(i) (0x10 + 0x08 * (i)) /* 0x10, 0x18, ..., 0x88 */
  49. #define MCHPCOREPWM_NEGEDGE(i) (0x14 + 0x08 * (i)) /* 0x14, 0x1c, ..., 0x8c */
  50. #define MCHPCOREPWM_SYNC_UPD 0xe4
  51. #define MCHPCOREPWM_TIMEOUT_MS 100u
  52. struct mchp_core_pwm_chip {
  53. struct clk *clk;
  54. void __iomem *base;
  55. struct mutex lock; /* protects the shared period */
  56. ktime_t update_timestamp;
  57. u32 sync_update_mask;
  58. u16 channel_enabled;
  59. };
  60. static inline struct mchp_core_pwm_chip *to_mchp_core_pwm(struct pwm_chip *chip)
  61. {
  62. return pwmchip_get_drvdata(chip);
  63. }
  64. static void mchp_core_pwm_enable(struct pwm_chip *chip, struct pwm_device *pwm,
  65. bool enable, u64 period)
  66. {
  67. struct mchp_core_pwm_chip *mchp_core_pwm = to_mchp_core_pwm(chip);
  68. u8 channel_enable, reg_offset, shift;
  69. /*
  70. * There are two adjacent 8 bit control regs, the lower reg controls
  71. * 0-7 and the upper reg 8-15. Check if the pwm is in the upper reg
  72. * and if so, offset by the bus width.
  73. */
  74. reg_offset = MCHPCOREPWM_EN(pwm->hwpwm >> 3);
  75. shift = pwm->hwpwm & 7;
  76. channel_enable = readb_relaxed(mchp_core_pwm->base + reg_offset);
  77. channel_enable &= ~(1 << shift);
  78. channel_enable |= (enable << shift);
  79. writel_relaxed(channel_enable, mchp_core_pwm->base + reg_offset);
  80. mchp_core_pwm->channel_enabled &= ~BIT(pwm->hwpwm);
  81. mchp_core_pwm->channel_enabled |= enable << pwm->hwpwm;
  82. /*
  83. * The updated values will not appear on the bus until they have been
  84. * applied to the waveform at the beginning of the next period.
  85. * This is a NO-OP if the channel does not have shadow registers.
  86. */
  87. if (mchp_core_pwm->sync_update_mask & (1 << pwm->hwpwm))
  88. mchp_core_pwm->update_timestamp = ktime_add_ns(ktime_get(), period);
  89. }
  90. static void mchp_core_pwm_wait_for_sync_update(struct mchp_core_pwm_chip *mchp_core_pwm,
  91. unsigned int channel)
  92. {
  93. /*
  94. * If a shadow register is used for this PWM channel, and iff there is
  95. * a pending update to the waveform, we must wait for it to be applied
  96. * before attempting to read its state. Reading the registers yields
  97. * the currently implemented settings & the new ones are only readable
  98. * once the current period has ended.
  99. */
  100. if (mchp_core_pwm->sync_update_mask & (1 << channel)) {
  101. ktime_t current_time = ktime_get();
  102. s64 remaining_ns;
  103. u32 delay_us;
  104. remaining_ns = ktime_to_ns(ktime_sub(mchp_core_pwm->update_timestamp,
  105. current_time));
  106. /*
  107. * If the update has gone through, don't bother waiting for
  108. * obvious reasons. Otherwise wait around for an appropriate
  109. * amount of time for the update to go through.
  110. */
  111. if (remaining_ns <= 0)
  112. return;
  113. delay_us = DIV_ROUND_UP_ULL(remaining_ns, NSEC_PER_USEC);
  114. fsleep(delay_us);
  115. }
  116. }
  117. static u64 mchp_core_pwm_calc_duty(const struct pwm_state *state, u64 clk_rate,
  118. u8 prescale, u8 period_steps)
  119. {
  120. u64 duty_steps, tmp;
  121. /*
  122. * Calculate the duty cycle in multiples of the prescaled period:
  123. * duty_steps = duty_in_ns / step_in_ns
  124. * step_in_ns = (prescale * NSEC_PER_SEC) / clk_rate
  125. * The code below is rearranged slightly to only divide once.
  126. */
  127. tmp = (((u64)prescale) + 1) * NSEC_PER_SEC;
  128. duty_steps = mul_u64_u64_div_u64(state->duty_cycle, clk_rate, tmp);
  129. return duty_steps;
  130. }
  131. static void mchp_core_pwm_apply_duty(struct pwm_chip *chip, struct pwm_device *pwm,
  132. const struct pwm_state *state, u64 duty_steps,
  133. u16 period_steps)
  134. {
  135. struct mchp_core_pwm_chip *mchp_core_pwm = to_mchp_core_pwm(chip);
  136. u8 posedge, negedge;
  137. u8 first_edge = 0, second_edge = duty_steps;
  138. /*
  139. * Setting posedge == negedge doesn't yield a constant output,
  140. * so that's an unsuitable setting to model duty_steps = 0.
  141. * In that case set the unwanted edge to a value that never
  142. * triggers.
  143. */
  144. if (duty_steps == 0)
  145. first_edge = period_steps + 1;
  146. if (state->polarity == PWM_POLARITY_INVERSED) {
  147. negedge = first_edge;
  148. posedge = second_edge;
  149. } else {
  150. posedge = first_edge;
  151. negedge = second_edge;
  152. }
  153. /*
  154. * Set the sync bit which ensures that periods that already started are
  155. * completed unaltered. At each counter reset event the values are
  156. * updated from the shadow registers.
  157. */
  158. writel_relaxed(posedge, mchp_core_pwm->base + MCHPCOREPWM_POSEDGE(pwm->hwpwm));
  159. writel_relaxed(negedge, mchp_core_pwm->base + MCHPCOREPWM_NEGEDGE(pwm->hwpwm));
  160. }
  161. static int mchp_core_pwm_calc_period(const struct pwm_state *state, unsigned long clk_rate,
  162. u16 *prescale, u16 *period_steps)
  163. {
  164. u64 tmp;
  165. /*
  166. * Calculate the period cycles and prescale values.
  167. * The registers are each 8 bits wide & multiplied to compute the period
  168. * using the formula:
  169. * (prescale + 1) * (period_steps + 1)
  170. * period = -------------------------------------
  171. * clk_rate
  172. * so the maximum period that can be generated is 0x10000 times the
  173. * period of the input clock.
  174. * However, due to the design of the "hardware", it is not possible to
  175. * attain a 100% duty cycle if the full range of period_steps is used.
  176. * Therefore period_steps is restricted to 0xfe and the maximum multiple
  177. * of the clock period attainable is (0xff + 1) * (0xfe + 1) = 0xff00
  178. *
  179. * The prescale and period_steps registers operate similarly to
  180. * CLK_DIVIDER_ONE_BASED, where the value used by the hardware is that
  181. * in the register plus one.
  182. * It's therefore not possible to set a period lower than 1/clk_rate, so
  183. * if tmp is 0, abort. Without aborting, we will set a period that is
  184. * greater than that requested and, more importantly, will trigger the
  185. * neg-/pos-edge issue described in the limitations.
  186. */
  187. tmp = mul_u64_u64_div_u64(state->period, clk_rate, NSEC_PER_SEC);
  188. if (tmp >= MCHPCOREPWM_PERIOD_MAX) {
  189. *prescale = MCHPCOREPWM_PRESCALE_MAX;
  190. *period_steps = MCHPCOREPWM_PERIOD_STEPS_MAX;
  191. return 0;
  192. }
  193. /*
  194. * There are multiple strategies that could be used to choose the
  195. * prescale & period_steps values.
  196. * Here the idea is to pick values so that the selection of duty cycles
  197. * is as finegrain as possible, while also keeping the period less than
  198. * that requested.
  199. *
  200. * A simple way to satisfy the first condition is to always set
  201. * period_steps to its maximum value. This neatly also satisfies the
  202. * second condition too, since using the maximum value of period_steps
  203. * to calculate prescale actually calculates its upper bound.
  204. * Integer division will ensure a round down, so the period will thereby
  205. * always be less than that requested.
  206. *
  207. * The downside of this approach is a significant degree of inaccuracy,
  208. * especially as tmp approaches integer multiples of
  209. * MCHPCOREPWM_PERIOD_STEPS_MAX.
  210. *
  211. * As we must produce a period less than that requested, and for the
  212. * sake of creating a simple algorithm, disallow small values of tmp
  213. * that would need special handling.
  214. */
  215. if (tmp < MCHPCOREPWM_PERIOD_STEPS_MAX + 1)
  216. return -EINVAL;
  217. /*
  218. * This "optimal" value for prescale is be calculated using the maximum
  219. * permitted value of period_steps, 0xfe.
  220. *
  221. * period * clk_rate
  222. * prescale = ------------------------- - 1
  223. * NSEC_PER_SEC * (0xfe + 1)
  224. *
  225. *
  226. * period * clk_rate
  227. * ------------------- was precomputed as `tmp`
  228. * NSEC_PER_SEC
  229. */
  230. *prescale = ((u16)tmp) / (MCHPCOREPWM_PERIOD_STEPS_MAX + 1) - 1;
  231. /*
  232. * period_steps can be computed from prescale:
  233. * period * clk_rate
  234. * period_steps = ----------------------------- - 1
  235. * NSEC_PER_SEC * (prescale + 1)
  236. *
  237. * However, in this approximation, we simply use the maximum value that
  238. * was used to compute prescale.
  239. */
  240. *period_steps = MCHPCOREPWM_PERIOD_STEPS_MAX;
  241. return 0;
  242. }
  243. static int mchp_core_pwm_apply_locked(struct pwm_chip *chip, struct pwm_device *pwm,
  244. const struct pwm_state *state)
  245. {
  246. struct mchp_core_pwm_chip *mchp_core_pwm = to_mchp_core_pwm(chip);
  247. bool period_locked;
  248. unsigned long clk_rate;
  249. u64 duty_steps;
  250. u16 prescale, period_steps;
  251. int ret;
  252. if (!state->enabled) {
  253. mchp_core_pwm_enable(chip, pwm, false, pwm->state.period);
  254. return 0;
  255. }
  256. /*
  257. * If clk_rate is too big, the following multiplication might overflow.
  258. * However this is implausible, as the fabric of current FPGAs cannot
  259. * provide clocks at a rate high enough.
  260. */
  261. clk_rate = clk_get_rate(mchp_core_pwm->clk);
  262. if (clk_rate >= NSEC_PER_SEC)
  263. return -EINVAL;
  264. ret = mchp_core_pwm_calc_period(state, clk_rate, &prescale, &period_steps);
  265. if (ret)
  266. return ret;
  267. /*
  268. * If the only thing that has changed is the duty cycle or the polarity,
  269. * we can shortcut the calculations and just compute/apply the new duty
  270. * cycle pos & neg edges
  271. * As all the channels share the same period, do not allow it to be
  272. * changed if any other channels are enabled.
  273. * If the period is locked, it may not be possible to use a period
  274. * less than that requested. In that case, we just abort.
  275. */
  276. period_locked = mchp_core_pwm->channel_enabled & ~(1 << pwm->hwpwm);
  277. if (period_locked) {
  278. u16 hw_prescale;
  279. u16 hw_period_steps;
  280. hw_prescale = readb_relaxed(mchp_core_pwm->base + MCHPCOREPWM_PRESCALE);
  281. hw_period_steps = readb_relaxed(mchp_core_pwm->base + MCHPCOREPWM_PERIOD);
  282. if ((period_steps + 1) * (prescale + 1) <
  283. (hw_period_steps + 1) * (hw_prescale + 1))
  284. return -EINVAL;
  285. /*
  286. * It is possible that something could have set the period_steps
  287. * register to 0xff, which would prevent us from setting a 100%
  288. * or 0% relative duty cycle, as explained above in
  289. * mchp_core_pwm_calc_period().
  290. * The period is locked and we cannot change this, so we abort.
  291. */
  292. if (hw_period_steps > MCHPCOREPWM_PERIOD_STEPS_MAX)
  293. return -EINVAL;
  294. prescale = hw_prescale;
  295. period_steps = hw_period_steps;
  296. }
  297. duty_steps = mchp_core_pwm_calc_duty(state, clk_rate, prescale, period_steps);
  298. /*
  299. * Because the period is not per channel, it is possible that the
  300. * requested duty cycle is longer than the period, in which case cap it
  301. * to the period, IOW a 100% duty cycle.
  302. */
  303. if (duty_steps > period_steps)
  304. duty_steps = period_steps + 1;
  305. if (!period_locked) {
  306. writel_relaxed(prescale, mchp_core_pwm->base + MCHPCOREPWM_PRESCALE);
  307. writel_relaxed(period_steps, mchp_core_pwm->base + MCHPCOREPWM_PERIOD);
  308. }
  309. mchp_core_pwm_apply_duty(chip, pwm, state, duty_steps, period_steps);
  310. mchp_core_pwm_enable(chip, pwm, true, pwm->state.period);
  311. return 0;
  312. }
  313. static int mchp_core_pwm_apply(struct pwm_chip *chip, struct pwm_device *pwm,
  314. const struct pwm_state *state)
  315. {
  316. struct mchp_core_pwm_chip *mchp_core_pwm = to_mchp_core_pwm(chip);
  317. int ret;
  318. mutex_lock(&mchp_core_pwm->lock);
  319. mchp_core_pwm_wait_for_sync_update(mchp_core_pwm, pwm->hwpwm);
  320. ret = mchp_core_pwm_apply_locked(chip, pwm, state);
  321. mutex_unlock(&mchp_core_pwm->lock);
  322. return ret;
  323. }
  324. static int mchp_core_pwm_get_state(struct pwm_chip *chip, struct pwm_device *pwm,
  325. struct pwm_state *state)
  326. {
  327. struct mchp_core_pwm_chip *mchp_core_pwm = to_mchp_core_pwm(chip);
  328. u64 rate;
  329. u16 prescale, period_steps;
  330. u8 duty_steps, posedge, negedge;
  331. mutex_lock(&mchp_core_pwm->lock);
  332. mchp_core_pwm_wait_for_sync_update(mchp_core_pwm, pwm->hwpwm);
  333. if (mchp_core_pwm->channel_enabled & (1 << pwm->hwpwm))
  334. state->enabled = true;
  335. else
  336. state->enabled = false;
  337. rate = clk_get_rate(mchp_core_pwm->clk);
  338. /*
  339. * Calculating the period:
  340. * The registers are each 8 bits wide & multiplied to compute the period
  341. * using the formula:
  342. * (prescale + 1) * (period_steps + 1)
  343. * period = -------------------------------------
  344. * clk_rate
  345. *
  346. * Note:
  347. * The prescale and period_steps registers operate similarly to
  348. * CLK_DIVIDER_ONE_BASED, where the value used by the hardware is that
  349. * in the register plus one.
  350. */
  351. prescale = readb_relaxed(mchp_core_pwm->base + MCHPCOREPWM_PRESCALE);
  352. period_steps = readb_relaxed(mchp_core_pwm->base + MCHPCOREPWM_PERIOD);
  353. state->period = (period_steps + 1) * (prescale + 1);
  354. state->period *= NSEC_PER_SEC;
  355. state->period = DIV64_U64_ROUND_UP(state->period, rate);
  356. posedge = readb_relaxed(mchp_core_pwm->base + MCHPCOREPWM_POSEDGE(pwm->hwpwm));
  357. negedge = readb_relaxed(mchp_core_pwm->base + MCHPCOREPWM_NEGEDGE(pwm->hwpwm));
  358. mutex_unlock(&mchp_core_pwm->lock);
  359. if (negedge == posedge) {
  360. state->duty_cycle = state->period;
  361. state->period *= 2;
  362. } else {
  363. duty_steps = abs((s16)posedge - (s16)negedge);
  364. state->duty_cycle = duty_steps * (prescale + 1) * NSEC_PER_SEC;
  365. state->duty_cycle = DIV64_U64_ROUND_UP(state->duty_cycle, rate);
  366. }
  367. state->polarity = negedge < posedge ? PWM_POLARITY_INVERSED : PWM_POLARITY_NORMAL;
  368. return 0;
  369. }
  370. static const struct pwm_ops mchp_core_pwm_ops = {
  371. .apply = mchp_core_pwm_apply,
  372. .get_state = mchp_core_pwm_get_state,
  373. };
  374. static const struct of_device_id mchp_core_of_match[] = {
  375. {
  376. .compatible = "microchip,corepwm-rtl-v4",
  377. },
  378. { /* sentinel */ }
  379. };
  380. MODULE_DEVICE_TABLE(of, mchp_core_of_match);
  381. static int mchp_core_pwm_probe(struct platform_device *pdev)
  382. {
  383. struct pwm_chip *chip;
  384. struct mchp_core_pwm_chip *mchp_core_pwm;
  385. struct resource *regs;
  386. int ret;
  387. chip = devm_pwmchip_alloc(&pdev->dev, 16, sizeof(*mchp_core_pwm));
  388. if (IS_ERR(chip))
  389. return PTR_ERR(chip);
  390. mchp_core_pwm = to_mchp_core_pwm(chip);
  391. mchp_core_pwm->base = devm_platform_get_and_ioremap_resource(pdev, 0, &regs);
  392. if (IS_ERR(mchp_core_pwm->base))
  393. return PTR_ERR(mchp_core_pwm->base);
  394. mchp_core_pwm->clk = devm_clk_get_enabled(&pdev->dev, NULL);
  395. if (IS_ERR(mchp_core_pwm->clk))
  396. return dev_err_probe(&pdev->dev, PTR_ERR(mchp_core_pwm->clk),
  397. "failed to get PWM clock\n");
  398. if (of_property_read_u32(pdev->dev.of_node, "microchip,sync-update-mask",
  399. &mchp_core_pwm->sync_update_mask))
  400. mchp_core_pwm->sync_update_mask = 0;
  401. mutex_init(&mchp_core_pwm->lock);
  402. chip->ops = &mchp_core_pwm_ops;
  403. mchp_core_pwm->channel_enabled = readb_relaxed(mchp_core_pwm->base + MCHPCOREPWM_EN(0));
  404. mchp_core_pwm->channel_enabled |=
  405. readb_relaxed(mchp_core_pwm->base + MCHPCOREPWM_EN(1)) << 8;
  406. /*
  407. * Enable synchronous update mode for all channels for which shadow
  408. * registers have been synthesised.
  409. */
  410. writel_relaxed(1U, mchp_core_pwm->base + MCHPCOREPWM_SYNC_UPD);
  411. mchp_core_pwm->update_timestamp = ktime_get();
  412. ret = devm_pwmchip_add(&pdev->dev, chip);
  413. if (ret)
  414. return dev_err_probe(&pdev->dev, ret, "Failed to add pwmchip\n");
  415. return 0;
  416. }
  417. static struct platform_driver mchp_core_pwm_driver = {
  418. .driver = {
  419. .name = "mchp-core-pwm",
  420. .of_match_table = mchp_core_of_match,
  421. },
  422. .probe = mchp_core_pwm_probe,
  423. };
  424. module_platform_driver(mchp_core_pwm_driver);
  425. MODULE_LICENSE("GPL");
  426. MODULE_AUTHOR("Conor Dooley <conor.dooley@microchip.com>");
  427. MODULE_DESCRIPTION("corePWM driver for Microchip FPGAs");